mips3_pte.h revision 1.26 1 1.26 rmind /* $NetBSD: mips3_pte.h,v 1.26 2011/02/08 20:20:19 rmind Exp $ */
2 1.2 thorpej
3 1.1 jonathan /*
4 1.26 rmind * Copyright (c) 1988 University of Utah.
5 1.1 jonathan * Copyright (c) 1992, 1993
6 1.1 jonathan * The Regents of the University of California. All rights reserved.
7 1.16 agc *
8 1.16 agc * This code is derived from software contributed to Berkeley by
9 1.16 agc * the Systems Programming Group of the University of Utah Computer
10 1.16 agc * Science Department and Ralph Campbell.
11 1.16 agc *
12 1.16 agc * Redistribution and use in source and binary forms, with or without
13 1.16 agc * modification, are permitted provided that the following conditions
14 1.16 agc * are met:
15 1.16 agc * 1. Redistributions of source code must retain the above copyright
16 1.16 agc * notice, this list of conditions and the following disclaimer.
17 1.16 agc * 2. Redistributions in binary form must reproduce the above copyright
18 1.16 agc * notice, this list of conditions and the following disclaimer in the
19 1.16 agc * documentation and/or other materials provided with the distribution.
20 1.16 agc * 3. Neither the name of the University nor the names of its contributors
21 1.16 agc * may be used to endorse or promote products derived from this software
22 1.16 agc * without specific prior written permission.
23 1.16 agc *
24 1.16 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.16 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.16 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.16 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.16 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.16 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.16 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.16 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.16 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.16 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.16 agc * SUCH DAMAGE.
35 1.16 agc *
36 1.16 agc * from: Utah Hdr: pte.h 1.11 89/09/03
37 1.16 agc *
38 1.16 agc * from: @(#)pte.h 8.1 (Berkeley) 6/10/93
39 1.16 agc */
40 1.1 jonathan
41 1.1 jonathan /*
42 1.1 jonathan * R4000 hardware page table entry
43 1.1 jonathan */
44 1.1 jonathan
45 1.3 jonathan #ifndef _LOCORE
46 1.7 jonathan struct mips3_pte {
47 1.1 jonathan #if BYTE_ORDER == BIG_ENDIAN
48 1.1 jonathan unsigned int pg_prot:2, /* SW: access control */
49 1.1 jonathan pg_pfnum:24, /* HW: core page frame number or 0 */
50 1.1 jonathan pg_attr:3, /* HW: cache attribute */
51 1.9 nisimura pg_m:1, /* HW: dirty bit */
52 1.1 jonathan pg_v:1, /* HW: valid bit */
53 1.9 nisimura pg_g:1; /* HW: ignore asid bit */
54 1.1 jonathan #endif
55 1.1 jonathan #if BYTE_ORDER == LITTLE_ENDIAN
56 1.9 nisimura unsigned int pg_g:1, /* HW: ignore asid bit */
57 1.1 jonathan pg_v:1, /* HW: valid bit */
58 1.9 nisimura pg_m:1, /* HW: dirty bit */
59 1.9 nisimura pg_attr:3, /* HW: cache attribute */
60 1.1 jonathan pg_pfnum:24, /* HW: core page frame number or 0 */
61 1.1 jonathan pg_prot:2; /* SW: access control */
62 1.1 jonathan #endif
63 1.1 jonathan };
64 1.1 jonathan
65 1.1 jonathan /*
66 1.1 jonathan * Structure defining an tlb entry data set.
67 1.1 jonathan */
68 1.1 jonathan
69 1.1 jonathan struct tlb {
70 1.1 jonathan int tlb_mask;
71 1.14 simonb int tlb_hi; /* XXX should be 64 bits */
72 1.14 simonb int tlb_lo0; /* XXX maybe 64 bits (only 32 really used) */
73 1.14 simonb int tlb_lo1; /* XXX maybe 64 bits (only 32 really used) */
74 1.1 jonathan };
75 1.3 jonathan #endif /* _LOCORE */
76 1.1 jonathan
77 1.7 jonathan #define MIPS3_PG_WIRED 0x80000000 /* SW */
78 1.7 jonathan #define MIPS3_PG_RO 0x40000000 /* SW */
79 1.1 jonathan
80 1.24 matt #ifdef ENABLE_MIPS_16KB_PAGE
81 1.24 matt #define MIPS3_PG_SVPN 0xffffc000 /* Software page no mask */
82 1.24 matt #define MIPS3_PG_HVPN 0xffff8000 /* Hardware page no mask */
83 1.24 matt #define MIPS3_PG_ODDPG 0x00004000 /* Odd even pte entry */
84 1.24 matt #elif defined(ENABLE_MIPS_4KB_PAGE) || 1
85 1.7 jonathan #define MIPS3_PG_SVPN 0xfffff000 /* Software page no mask */
86 1.7 jonathan #define MIPS3_PG_HVPN 0xffffe000 /* Hardware page no mask */
87 1.7 jonathan #define MIPS3_PG_ODDPG 0x00001000 /* Odd even pte entry */
88 1.24 matt #endif
89 1.7 jonathan #define MIPS3_PG_ASID 0x000000ff /* Address space ID */
90 1.7 jonathan #define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
91 1.7 jonathan #define MIPS3_PG_V 0x00000002 /* Valid */
92 1.7 jonathan #define MIPS3_PG_NV 0x00000000
93 1.9 nisimura #define MIPS3_PG_D 0x00000004 /* Dirty */
94 1.7 jonathan #define MIPS3_PG_ATTR 0x0000003f
95 1.14 simonb
96 1.14 simonb #define MIPS3_CCA_TO_PG(cca) ((cca) << 3)
97 1.25 matt #define MIPS3_PG_TO_CCA(cca) (((cca) >> 3) & 7)
98 1.14 simonb
99 1.25 matt #define MIPS3_XPHYS_UNCACHED MIPS_PHYS_TO_XKPHYS(2, 0)
100 1.14 simonb #define MIPS3_PG_UNCACHED MIPS3_CCA_TO_PG(2)
101 1.10 shin #ifdef HPCMIPS_L1CACHE_DISABLE /* MIPS3_L1CACHE_DISABLE */
102 1.25 matt #define MIPS3_DEFAULT_XKPHYS_CACHED MIPS3_DEFAULT_XKPHYS_UNCACHED
103 1.14 simonb #define MIPS3_PG_CACHED MIPS3_PG_UNCACHED /* XXX: brain damaged!!! */
104 1.10 shin #else /* HPCMIPS_L1CACHE_DISABLE */
105 1.25 matt #define MIPS3_DEFAULT_XKPHYS_CACHED MIPS_PHYS_TO_XKPHYS(3, 0)
106 1.14 simonb #define MIPS3_PG_CACHED mips3_pg_cached
107 1.14 simonb #define MIPS3_DEFAULT_PG_CACHED MIPS3_CCA_TO_PG(3)
108 1.10 shin #endif /* ! HPCMIPS_L1CACHE_DISABLE */
109 1.14 simonb #define MIPS3_PG_CACHEMODE MIPS3_CCA_TO_PG(7)
110 1.14 simonb
111 1.7 jonathan /* Write protected */
112 1.7 jonathan #define MIPS3_PG_ROPAGE (MIPS3_PG_V | MIPS3_PG_RO | MIPS3_PG_CACHED)
113 1.7 jonathan
114 1.7 jonathan /* Not wr-prot not clean */
115 1.9 nisimura #define MIPS3_PG_RWPAGE (MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_CACHED)
116 1.7 jonathan
117 1.22 macallan /* Not wr-prot not clean not cached */
118 1.22 macallan #define MIPS3_PG_RWNCPAGE (MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_UNCACHED)
119 1.22 macallan
120 1.7 jonathan /* Not wr-prot but clean */
121 1.7 jonathan #define MIPS3_PG_CWPAGE (MIPS3_PG_V | MIPS3_PG_CACHED)
122 1.22 macallan
123 1.22 macallan /* Not wr-prot but clean not cached*/
124 1.22 macallan #define MIPS3_PG_CWNCPAGE (MIPS3_PG_V | MIPS3_PG_UNCACHED)
125 1.22 macallan
126 1.14 simonb #define MIPS3_PG_IOPAGE(cca) \
127 1.14 simonb (MIPS3_PG_G | MIPS3_PG_V | MIPS3_PG_D | MIPS3_CCA_TO_PG(cca))
128 1.7 jonathan #define MIPS3_PG_FRAME 0x3fffffc0
129 1.20 tsutsui
130 1.20 tsutsui #define MIPS3_DEFAULT_PG_SHIFT 6
131 1.20 tsutsui #define MIPS3_4100_PG_SHIFT 4
132 1.20 tsutsui
133 1.20 tsutsui /* NEC Vr4100 CPUs have different PFN layout to support 1kbytes/page */
134 1.20 tsutsui #if defined(MIPS3_4100)
135 1.20 tsutsui #define MIPS3_PG_SHIFT mips3_pg_shift
136 1.10 shin #else
137 1.20 tsutsui #define MIPS3_PG_SHIFT MIPS3_DEFAULT_PG_SHIFT
138 1.10 shin #endif
139 1.4 jonathan
140 1.4 jonathan /* pte accessor macros */
141 1.4 jonathan
142 1.8 jonathan #define mips3_pfn_is_ext(x) ((x) & 0x3c000000)
143 1.13 soda #define mips3_paddr_to_tlbpfn(x) \
144 1.13 soda (((paddr_t)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
145 1.13 soda #define mips3_tlbpfn_to_paddr(x) \
146 1.13 soda ((paddr_t)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
147 1.12 soda #define mips3_vad_to_vpn(x) ((vaddr_t)(x) & MIPS3_PG_SVPN)
148 1.7 jonathan #define mips3_vpn_to_vad(x) ((x) & MIPS3_PG_SVPN)
149 1.4 jonathan
150 1.13 soda #define MIPS3_PTE_TO_PADDR(pte) (mips3_tlbpfn_to_paddr(pte))
151 1.7 jonathan #define MIPS3_PAGE_IS_RDONLY(pte,va) \
152 1.5 jonathan (pmap_is_page_ro(pmap_kernel(), mips_trunc_page(va), (pte)))
153 1.5 jonathan
154 1.4 jonathan
155 1.7 jonathan #define MIPS3_PG_SIZE_4K 0x00000000
156 1.7 jonathan #define MIPS3_PG_SIZE_16K 0x00006000
157 1.7 jonathan #define MIPS3_PG_SIZE_64K 0x0001e000
158 1.7 jonathan #define MIPS3_PG_SIZE_256K 0x0007e000
159 1.7 jonathan #define MIPS3_PG_SIZE_1M 0x001fe000
160 1.7 jonathan #define MIPS3_PG_SIZE_4M 0x007fe000
161 1.7 jonathan #define MIPS3_PG_SIZE_16M 0x01ffe000
162 1.15 simonb #define MIPS3_PG_SIZE_64M 0x07ffe000
163 1.15 simonb #define MIPS3_PG_SIZE_256M 0x1fffe000
164 1.17 tsutsui
165 1.18 tsutsui #define MIPS3_PG_SIZE_MASK_TO_SIZE(pg_mask) \
166 1.18 tsutsui ((((pg_mask) | 0x00001fff) + 1) / 2)
167 1.18 tsutsui
168 1.19 tsutsui #define MIPS3_PG_SIZE_TO_MASK(pg_size) \
169 1.19 tsutsui ((((pg_size) * 2) - 1) & ~0x00001fff)
170 1.19 tsutsui
171 1.17 tsutsui /* NEC Vr41xx uses different pagemask values. */
172 1.17 tsutsui #define MIPS4100_PG_SIZE_1K 0x00000000
173 1.17 tsutsui #define MIPS4100_PG_SIZE_4K 0x00001800
174 1.17 tsutsui #define MIPS4100_PG_SIZE_16K 0x00007800
175 1.17 tsutsui #define MIPS4100_PG_SIZE_64K 0x0001f800
176 1.17 tsutsui #define MIPS4100_PG_SIZE_256K 0x0007f800
177 1.18 tsutsui
178 1.18 tsutsui #define MIPS4100_PG_SIZE_MASK_TO_SIZE(pg_mask) \
179 1.18 tsutsui ((((pg_mask) | 0x000007ff) + 1) / 2)
180 1.19 tsutsui
181 1.19 tsutsui #define MIPS4100_PG_SIZE_TO_MASK(pg_size) \
182 1.19 tsutsui ((((pg_size) * 2) - 1) & ~0x000007ff)
183 1.19 tsutsui
184