Home | History | Annotate | Line # | Download | only in include
mips3_pte.h revision 1.28
      1 /*	$NetBSD: mips3_pte.h,v 1.28 2011/09/22 05:08:52 macallan Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1988 University of Utah.
      5  * Copyright (c) 1992, 1993
      6  *	The Regents of the University of California.  All rights reserved.
      7  *
      8  * This code is derived from software contributed to Berkeley by
      9  * the Systems Programming Group of the University of Utah Computer
     10  * Science Department and Ralph Campbell.
     11  *
     12  * Redistribution and use in source and binary forms, with or without
     13  * modification, are permitted provided that the following conditions
     14  * are met:
     15  * 1. Redistributions of source code must retain the above copyright
     16  *    notice, this list of conditions and the following disclaimer.
     17  * 2. Redistributions in binary form must reproduce the above copyright
     18  *    notice, this list of conditions and the following disclaimer in the
     19  *    documentation and/or other materials provided with the distribution.
     20  * 3. Neither the name of the University nor the names of its contributors
     21  *    may be used to endorse or promote products derived from this software
     22  *    without specific prior written permission.
     23  *
     24  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  * SUCH DAMAGE.
     35  *
     36  * from: Utah Hdr: pte.h 1.11 89/09/03
     37  *
     38  *	from: @(#)pte.h	8.1 (Berkeley) 6/10/93
     39  */
     40 
     41 #ifndef _MIPS_MIPS3_PTE_H_
     42 #define _MIPS_MIPS3_PTE_H_
     43 /*
     44  * R4000 hardware page table entry
     45  */
     46 
     47 #ifndef _LOCORE
     48 struct mips3_pte {
     49 #if BYTE_ORDER == BIG_ENDIAN
     50 unsigned int	pg_prot:2,		/* SW: access control */
     51 		pg_pfnum:24,		/* HW: core page frame number or 0 */
     52 		pg_attr:3,		/* HW: cache attribute */
     53 		pg_m:1,			/* HW: dirty bit */
     54 		pg_v:1,			/* HW: valid bit */
     55 		pg_g:1;			/* HW: ignore asid bit */
     56 #endif
     57 #if BYTE_ORDER == LITTLE_ENDIAN
     58 unsigned int 	pg_g:1,			/* HW: ignore asid bit */
     59 		pg_v:1,			/* HW: valid bit */
     60 		pg_m:1,			/* HW: dirty bit */
     61 		pg_attr:3,		/* HW: cache attribute */
     62 		pg_pfnum:24,		/* HW: core page frame number or 0 */
     63 		pg_prot:2;		/* SW: access control */
     64 #endif
     65 };
     66 #endif /* _LOCORE */
     67 
     68 #define MIPS3_PG_WIRED	0x80000000	/* SW */
     69 #define MIPS3_PG_RO	0x40000000	/* SW */
     70 
     71 #ifdef ENABLE_MIPS_16KB_PAGE
     72 #define	MIPS3_PG_SVPN	0xffffc000	/* Software page no mask */
     73 #define	MIPS3_PG_HVPN	0xffff8000	/* Hardware page no mask */
     74 #define	MIPS3_PG_ODDPG	0x00004000	/* Odd even pte entry */
     75 #elif defined(ENABLE_MIPS_4KB_PAGE) || 1
     76 #define	MIPS3_PG_SVPN	0xfffff000	/* Software page no mask */
     77 #define	MIPS3_PG_HVPN	0xffffe000	/* Hardware page no mask */
     78 #define	MIPS3_PG_ODDPG	0x00001000	/* Odd even pte entry */
     79 #endif
     80 #define	MIPS3_PG_ASID	0x000000ff	/* Address space ID */
     81 #define	MIPS3_PG_G	0x00000001	/* Global; ignore ASID if in lo0 & lo1 */
     82 #define	MIPS3_PG_V	0x00000002	/* Valid */
     83 #define	MIPS3_PG_NV	0x00000000
     84 #define	MIPS3_PG_D	0x00000004	/* Dirty */
     85 #define	MIPS3_PG_ATTR	0x0000003f
     86 
     87 #define	MIPS3_CCA_TO_PG(cca)	((cca) << 3)
     88 #define	MIPS3_PG_TO_CCA(cca)	(((cca) >> 3) & 7)
     89 
     90 #define	MIPS3_XPHYS_UNCACHED	MIPS_PHYS_TO_XKPHYS(2, 0)
     91 #define	MIPS3_XPHYS_ACC		MIPS_PHYS_TO_XKPHYS(mips_options.mips3_cca_devmem, 0)
     92 
     93 #define	MIPS3_PG_UNCACHED	MIPS3_CCA_TO_PG(2)
     94 #define	MIPS3_PG_WT		MIPS3_CCA_TO_PG(5)
     95 #define	MIPS3_PG_ACC		MIPS3_CCA_TO_PG(mips_options.mips3_cca_devmem)
     96 #ifdef HPCMIPS_L1CACHE_DISABLE		/* MIPS3_L1CACHE_DISABLE */
     97 #define	MIPS3_DEFAULT_XKPHYS_CACHED	MIPS3_DEFAULT_XKPHYS_UNCACHED
     98 #define	MIPS3_PG_CACHED		MIPS3_PG_UNCACHED	/* XXX: brain damaged!!! */
     99 #else /* HPCMIPS_L1CACHE_DISABLE */
    100 #define	MIPS3_DEFAULT_XKPHYS_CACHED	MIPS_PHYS_TO_XKPHYS(3, 0)
    101 #define	MIPS3_PG_CACHED		mips_options.mips3_pg_cached
    102 #define	MIPS3_DEFAULT_PG_CACHED	MIPS3_CCA_TO_PG(3)
    103 #endif /* ! HPCMIPS_L1CACHE_DISABLE */
    104 #define	MIPS3_PG_CACHEMODE	MIPS3_CCA_TO_PG(7)
    105 
    106 /* Write protected */
    107 #define	MIPS3_PG_ROPAGE	(MIPS3_PG_V | MIPS3_PG_RO | MIPS3_PG_CACHED)
    108 
    109 /* Not wr-prot not clean */
    110 #define	MIPS3_PG_RWPAGE	(MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_CACHED)
    111 
    112 /* Not wr-prot not clean not cached */
    113 #define	MIPS3_PG_RWNCPAGE	(MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_UNCACHED)
    114 
    115 /* Not wr-prot not clean not cached, accel */
    116 #define	MIPS3_PG_RWAPAGE	(MIPS3_PG_V | MIPS3_PG_D | MIPS3_PG_ACC)
    117 
    118 /* Not wr-prot but clean */
    119 #define	MIPS3_PG_CWPAGE	(MIPS3_PG_V | MIPS3_PG_CACHED)
    120 
    121 /* Not wr-prot but clean not cached*/
    122 #define	MIPS3_PG_CWNCPAGE	(MIPS3_PG_V | MIPS3_PG_UNCACHED)
    123 
    124 /* Not wr-prot but clean not cached, accel*/
    125 #define	MIPS3_PG_CWAPAGE	(MIPS3_PG_V | MIPS3_PG_ACC)
    126 
    127 #define	MIPS3_PG_IOPAGE(cca) \
    128 	(MIPS3_PG_G | MIPS3_PG_V | MIPS3_PG_D | MIPS3_CCA_TO_PG(cca))
    129 #define	MIPS3_PG_FRAME	0x3fffffc0
    130 
    131 #define MIPS3_DEFAULT_PG_SHIFT	6
    132 #define MIPS3_4100_PG_SHIFT	4
    133 
    134 /* NEC Vr4100 CPUs have different PFN layout to support 1kbytes/page */
    135 #if defined(MIPS3_4100)
    136 #define MIPS3_PG_SHIFT	mips_options.mips3_pg_shift
    137 #else
    138 #define MIPS3_PG_SHIFT	MIPS3_DEFAULT_PG_SHIFT
    139 #endif
    140 
    141 /* pte accessor macros */
    142 
    143 #define mips3_pfn_is_ext(x) ((x) & 0x3c000000)
    144 #define mips3_paddr_to_tlbpfn(x) \
    145     (((paddr_t)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
    146 #define mips3_tlbpfn_to_paddr(x) \
    147     ((paddr_t)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
    148 #define mips3_vad_to_vpn(x) ((vaddr_t)(x) & MIPS3_PG_SVPN)
    149 #define mips3_vpn_to_vad(x) ((x) & MIPS3_PG_SVPN)
    150 
    151 #define MIPS3_PTE_TO_PADDR(pte) (mips3_tlbpfn_to_paddr(pte))
    152 #define MIPS3_PAGE_IS_RDONLY(pte,va) \
    153     (pmap_is_page_ro_p(pmap_kernel(), mips_trunc_page(va), (pte)))
    154 
    155 
    156 #define	MIPS3_PG_SIZE_4K	0x00000000
    157 #define	MIPS3_PG_SIZE_16K	0x00006000
    158 #define	MIPS3_PG_SIZE_64K	0x0001e000
    159 #define	MIPS3_PG_SIZE_256K	0x0007e000
    160 #define	MIPS3_PG_SIZE_1M	0x001fe000
    161 #define	MIPS3_PG_SIZE_4M	0x007fe000
    162 #define	MIPS3_PG_SIZE_16M	0x01ffe000
    163 #define	MIPS3_PG_SIZE_64M	0x07ffe000
    164 #define	MIPS3_PG_SIZE_256M	0x1fffe000
    165 
    166 #define	MIPS3_PG_SIZE_MASK_TO_SIZE(pg_mask)	\
    167     ((((pg_mask) | 0x00001fff) + 1) / 2)
    168 
    169 #define	MIPS3_PG_SIZE_TO_MASK(pg_size)		\
    170     ((((pg_size) * 2) - 1) & ~0x00001fff)
    171 
    172 /* NEC Vr41xx uses different pagemask values. */
    173 #define	MIPS4100_PG_SIZE_1K	0x00000000
    174 #define	MIPS4100_PG_SIZE_4K	0x00001800
    175 #define	MIPS4100_PG_SIZE_16K	0x00007800
    176 #define	MIPS4100_PG_SIZE_64K	0x0001f800
    177 #define	MIPS4100_PG_SIZE_256K	0x0007f800
    178 
    179 #define	MIPS4100_PG_SIZE_MASK_TO_SIZE(pg_mask)	\
    180     ((((pg_mask) | 0x000007ff) + 1) / 2)
    181 
    182 #define	MIPS4100_PG_SIZE_TO_MASK(pg_size)		\
    183     ((((pg_size) * 2) - 1) & ~0x000007ff)
    184 
    185 #endif /* !_MIPS_MIPS3_PTE_H_ */
    186