pmap.h revision 1.54.26.28 1 /* pmap.h,v 1.54.26.23 2012/01/19 08:28:48 matt Exp */
2
3 /*
4 * Copyright (c) 1992, 1993
5 * The Regents of the University of California. All rights reserved.
6 *
7 * This code is derived from software contributed to Berkeley by
8 * Ralph Campbell.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. Neither the name of the University nor the names of its contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * SUCH DAMAGE.
33 *
34 * @(#)pmap.h 8.1 (Berkeley) 6/10/93
35 */
36
37 /*
38 * Copyright (c) 1987 Carnegie-Mellon University
39 *
40 * This code is derived from software contributed to Berkeley by
41 * Ralph Campbell.
42 *
43 * Redistribution and use in source and binary forms, with or without
44 * modification, are permitted provided that the following conditions
45 * are met:
46 * 1. Redistributions of source code must retain the above copyright
47 * notice, this list of conditions and the following disclaimer.
48 * 2. Redistributions in binary form must reproduce the above copyright
49 * notice, this list of conditions and the following disclaimer in the
50 * documentation and/or other materials provided with the distribution.
51 * 3. All advertising materials mentioning features or use of this software
52 * must display the following acknowledgement:
53 * This product includes software developed by the University of
54 * California, Berkeley and its contributors.
55 * 4. Neither the name of the University nor the names of its contributors
56 * may be used to endorse or promote products derived from this software
57 * without specific prior written permission.
58 *
59 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
60 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
63 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
64 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
65 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 * SUCH DAMAGE.
70 *
71 * @(#)pmap.h 8.1 (Berkeley) 6/10/93
72 */
73
74 #ifndef _MIPS_PMAP_H_
75 #define _MIPS_PMAP_H_
76
77 #ifdef _KERNEL_OPT
78 #include "opt_multiprocessor.h"
79 #endif
80
81 #include <mips/cpuregs.h> /* for KSEG0 below */
82 //#include <mips/pte.h>
83
84 #if !defined(_MODULE) && !defined(_LKM)
85 /*
86 * The user address space is 2Gb (0x0 - 0x80000000).
87 * User programs are laid out in memory as follows:
88 * address
89 * USRTEXT 0x00001000
90 * USRDATA USRTEXT + text_size
91 * USRSTACK 0x7FFFFFFF
92 *
93 * The user address space is mapped using a two level structure where
94 * virtual address bits 30..22 are used to index into a segment table which
95 * points to a page worth of PTEs (4096 page can hold 1024 PTEs).
96 * Bits 21..12 are then used to index a PTE which describes a page within
97 * a segment.
98 *
99 * The wired entries in the TLB will contain the following:
100 * 0-1 (UPAGES) for curproc user struct and kernel stack.
101 *
102 * Note: The kernel doesn't use the same data structures as user programs.
103 * All the PTE entries are stored in a single array in Sysmap which is
104 * dynamically allocated at boot time.
105 */
106
107 #define KERNEL_PID 0
108
109 #define mips_trunc_seg(x) ((vaddr_t)(x) & ~SEGOFSET)
110 #define mips_round_seg(x) (((vaddr_t)(x) + SEGOFSET) & ~SEGOFSET)
111
112 union pt_entry;
113
114 typedef union pmap_segtab {
115 union pmap_segtab * seg_seg[NSEGPG];
116 union pt_entry * seg_tab[NSEGPG];
117 } pmap_segtab_t;
118 #else
119 /*
120 * Modules don't need to know this.
121 */
122 typedef union pmap_segtab pmap_segtab_t;
123 #endif
124
125 /*
126 * Structure defining an tlb entry data set.
127 */
128 struct tlb {
129 vaddr_t tlb_hi; /* should be 64 bits */
130 uint32_t tlb_lo0; /* XXX maybe 64 bits (only 32 really used) */
131 uint32_t tlb_lo1; /* XXX maybe 64 bits (only 32 really used) */
132 };
133
134 struct tlbmask {
135 vaddr_t tlb_hi; /* should be 64 bits */
136 uint32_t tlb_lo0; /* XXX maybe 64 bits (only 32 really used) */
137 uint32_t tlb_lo1; /* XXX maybe 64 bits (only 32 really used) */
138 uint32_t tlb_mask;
139 };
140
141 #ifdef _KERNEL
142 struct pmap;
143 typedef bool (*pte_callback_t)(struct pmap *, vaddr_t, vaddr_t,
144 union pt_entry *, uintptr_t);
145 union pt_entry *pmap_pte_lookup(struct pmap *, vaddr_t);
146 union pt_entry *pmap_pte_reserve(struct pmap *, vaddr_t, int);
147 void pmap_pte_process(struct pmap *, vaddr_t, vaddr_t, pte_callback_t,
148 uintptr_t);
149 void pmap_segtab_activate(struct pmap *, struct lwp *);
150 void pmap_segtab_init(struct pmap *);
151 void pmap_segtab_destroy(struct pmap *, pte_callback_t, uintptr_t);
152 extern kmutex_t pmap_segtab_lock;
153 #endif /* _KERNEL */
154
155 /*
156 * Per TLB (normally same as CPU) asid info
157 */
158 struct pmap_asid_info {
159 LIST_ENTRY(pmap_asid_info) pai_link;
160 uint32_t pai_asid; /* TLB address space tag */
161 };
162
163 #define TLBINFO_LOCK(ti) mutex_spin_enter((ti)->ti_lock)
164 #define TLBINFO_UNLOCK(ti) mutex_spin_exit((ti)->ti_lock)
165 #define PMAP_PAI_ASIDVALID_P(pai, ti) ((pai)->pai_asid != 0)
166 #define PMAP_PAI(pmap, ti) (&(pmap)->pm_pai[tlbinfo_index(ti)])
167 #define PAI_PMAP(pai, ti) \
168 ((pmap_t)((intptr_t)(pai) \
169 - offsetof(struct pmap, pm_pai[tlbinfo_index(ti)])))
170
171 /*
172 * Machine dependent pmap structure.
173 */
174 typedef struct pmap {
175 #ifdef MULTIPROCESSOR
176 volatile uint32_t pm_active; /* pmap was active on ... */
177 volatile uint32_t pm_onproc; /* pmap is active on ... */
178 volatile uint32_t pm_shootdown_pending;
179 #endif
180 pmap_segtab_t * pm_segtab; /* pointers to pages of PTEs */
181 u_int pm_count; /* pmap reference count */
182 u_int pm_flags;
183 #define PMAP_DEFERRED_ACTIVATE 0x0001
184 struct pmap_statistics pm_stats; /* pmap statistics */
185 struct pmap_asid_info pm_pai[1];
186 } *pmap_t;
187
188 enum tlb_invalidate_op {
189 TLBINV_NOBODY=0,
190 TLBINV_ONE=1,
191 TLBINV_ALLUSER=2,
192 TLBINV_ALLKERNEL=3,
193 TLBINV_ALL=4
194 };
195
196 struct pmap_tlb_info {
197 char ti_name[8];
198 uint32_t ti_asid_hint; /* probable next ASID to use */
199 uint32_t ti_asids_free; /* # of ASIDs free */
200 #define tlbinfo_noasids_p(ti) ((ti)->ti_asids_free == 0)
201 kmutex_t *ti_lock;
202 u_int ti_wired; /* # of wired TLB entries */
203 uint32_t ti_asid_mask;
204 uint32_t ti_asid_max;
205 LIST_HEAD(, pmap_asid_info) ti_pais; /* list of active ASIDs */
206 #ifdef MULTIPROCESSOR
207 kmutex_t *ti_hwlock;
208 pmap_t ti_victim;
209 uint32_t ti_cpu_mask; /* bitmask of CPUs sharing this TLB */
210 enum tlb_invalidate_op ti_tlbinvop;
211 u_int ti_index;
212 #define tlbinfo_index(ti) ((ti)->ti_index)
213 #else
214 #define tlbinfo_index(ti) (0)
215 #endif
216 struct evcnt ti_evcnt_asid_reinits;
217 struct evcnt ti_evcnt_asid_reclaims;
218 u_long ti_asid_bitmap[1024 / (sizeof(u_long) * 8)];
219 };
220
221 #ifdef _KERNEL
222
223 struct pmap_kernel {
224 struct pmap kernel_pmap;
225 #ifdef MULTIPROCESSOR
226 struct pmap_asid_info kernel_pai[MAXCPUS-1];
227 #endif
228 };
229
230 extern struct pmap_kernel kernel_pmap_store;
231 extern struct pmap_tlb_info pmap_tlb0_info;
232 #ifdef MULTIPROCESSOR
233 extern struct pmap_tlb_info *pmap_tlbs[MAXCPUS];
234 extern u_int pmap_ntlbs;
235 #endif
236 extern u_int pmap_syncipage_page_mask;
237 extern u_int pmap_syncipage_map_mask;
238 extern paddr_t mips_avail_start;
239 extern paddr_t mips_avail_end;
240 extern vaddr_t mips_virtual_end;
241
242 #define pmap_kernel() (&kernel_pmap_store.kernel_pmap)
243 #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
244 #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
245
246 #define pmap_phys_address(x) mips_ptob(x)
247
248 /*
249 * Bootstrap the system enough to run with virtual memory.
250 */
251 void pmap_bootstrap(void);
252 void pmap_ksegx_bootstrap(void);
253
254 void pmap_remove_all(pmap_t);
255 void pmap_set_modified(paddr_t);
256 void pmap_procwr(struct proc *, vaddr_t, size_t);
257 #define PMAP_NEED_PROCWR
258
259 #ifdef MULTIPROCESSOR
260 void pmap_tlb_shootdown_process(void);
261 bool pmap_tlb_shootdown_bystanders(pmap_t pmap, uint32_t);
262 void pmap_tlb_info_attach(struct pmap_tlb_info *, struct cpu_info *);
263 #endif
264 void pmap_syncicache_page(struct vm_page *, uint32_t);
265 void pmap_tlb_info_init(struct pmap_tlb_info *);
266 void pmap_tlb_info_evcnt_attach(struct pmap_tlb_info *);
267 void pmap_tlb_asid_acquire(pmap_t pmap, struct lwp *l);
268 void pmap_tlb_asid_deactivate(pmap_t pmap);
269 void pmap_tlb_asid_check(void);
270 void pmap_tlb_asid_release_all(pmap_t pmap);
271 int pmap_tlb_update_addr(pmap_t pmap, vaddr_t, uint32_t, bool);
272 void pmap_tlb_invalidate_addr(pmap_t pmap, vaddr_t);
273
274 /*
275 * pmap_prefer() helps reduce virtual-coherency exceptions in
276 * the virtually-indexed cache on mips3 CPUs.
277 */
278 #ifdef MIPS3_PLUS
279 #define PMAP_PREFER(pa, va, sz, td) pmap_prefer((pa), (va), (sz), (td))
280 void pmap_prefer(vaddr_t, vaddr_t *, vsize_t, int);
281 #endif /* MIPS3_PLUS */
282
283 #define PMAP_STEAL_MEMORY /* enable pmap_steal_memory() */
284
285 /*
286 * Alternate mapping hooks for pool pages. Avoids thrashing the TLB.
287 */
288 vaddr_t mips_pmap_map_poolpage(paddr_t);
289 paddr_t mips_pmap_unmap_poolpage(vaddr_t);
290 struct vm_page *mips_pmap_alloc_poolpage(int);
291 #define PMAP_ALLOC_POOLPAGE(flags) mips_pmap_alloc_poolpage(flags)
292 #define PMAP_MAP_POOLPAGE(pa) mips_pmap_map_poolpage(pa)
293 #define PMAP_UNMAP_POOLPAGE(va) mips_pmap_unmap_poolpage(va)
294
295 /*
296 * Other hooks for the pool allocator.
297 */
298 #ifdef _LP64
299 #define POOL_VTOPHYS(va) (MIPS_KSEG0_P(va) \
300 ? MIPS_KSEG0_TO_PHYS(va) \
301 : MIPS_XKPHYS_TO_PHYS(va))
302 #define POOL_PHYSTOV(pa) MIPS_PHYS_TO_XKPHYS_CACHED((paddr_t)(pa))
303 #else
304 #define POOL_VTOPHYS(va) MIPS_KSEG0_TO_PHYS((vaddr_t)(va))
305 #define POOL_PHYSTOV(pa) MIPS_PHYS_TO_KSEG0((paddr_t)(pa))
306 #endif
307
308 /*
309 * Select CCA to use for unmanaged pages.
310 */
311 #define PMAP_CCA_FOR_PA(pa) CCA_UNCACHED /* uncached */
312
313 #if defined(_MIPS_PADDR_T_64BIT) || defined(_LP64)
314 #define PMAP_NOCACHE 0x4000000000000000ULL
315 #endif
316
317 uint16_t pmap_pvlist_lock(struct vm_page_md *, bool);
318
319 #endif /* _KERNEL */
320 #endif /* _MIPS_PMAP_H_ */
321