ingenic_ehci.c revision 1.3.2.3 1 1.3.2.3 skrll /* $NetBSD: ingenic_ehci.c,v 1.3.2.3 2016/03/19 11:30:02 skrll Exp $ */
2 1.3.2.2 skrll
3 1.3.2.2 skrll /*-
4 1.3.2.2 skrll * Copyright (c) 2015 Michael Lorenz
5 1.3.2.2 skrll * All rights reserved.
6 1.3.2.2 skrll *
7 1.3.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.3.2.2 skrll * modification, are permitted provided that the following conditions
9 1.3.2.2 skrll * are met:
10 1.3.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.3.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.3.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.3.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.3.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.3.2.2 skrll *
16 1.3.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.3.2.2 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.3.2.2 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.3.2.2 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.3.2.2 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.3.2.2 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.3.2.2 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.3.2.2 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.3.2.2 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.3.2.2 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.3.2.2 skrll * POSSIBILITY OF SUCH DAMAGE.
27 1.3.2.2 skrll */
28 1.3.2.2 skrll
29 1.3.2.2 skrll #include <sys/cdefs.h>
30 1.3.2.3 skrll __KERNEL_RCSID(0, "$NetBSD: ingenic_ehci.c,v 1.3.2.3 2016/03/19 11:30:02 skrll Exp $");
31 1.3.2.2 skrll
32 1.3.2.2 skrll #include <sys/param.h>
33 1.3.2.2 skrll #include <sys/systm.h>
34 1.3.2.2 skrll #include <sys/device.h>
35 1.3.2.2 skrll #include <sys/mutex.h>
36 1.3.2.2 skrll #include <sys/bus.h>
37 1.3.2.2 skrll #include <sys/workqueue.h>
38 1.3.2.2 skrll
39 1.3.2.2 skrll #include <mips/ingenic/ingenic_var.h>
40 1.3.2.2 skrll #include <mips/ingenic/ingenic_regs.h>
41 1.3.2.2 skrll
42 1.3.2.2 skrll #include <dev/usb/usb.h>
43 1.3.2.2 skrll #include <dev/usb/usbdi.h>
44 1.3.2.2 skrll #include <dev/usb/usbdivar.h>
45 1.3.2.2 skrll #include <dev/usb/usb_mem.h>
46 1.3.2.2 skrll
47 1.3.2.2 skrll #include <dev/usb/ehcireg.h>
48 1.3.2.2 skrll #include <dev/usb/ehcivar.h>
49 1.3.2.2 skrll
50 1.3.2.2 skrll #include <dev/usb/usbdevs.h>
51 1.3.2.2 skrll
52 1.3.2.2 skrll #include "opt_ingenic.h"
53 1.3.2.2 skrll #include "ohci.h"
54 1.3.2.2 skrll
55 1.3.2.2 skrll static int ingenic_ehci_match(device_t, struct cfdata *, void *);
56 1.3.2.2 skrll static void ingenic_ehci_attach(device_t, device_t, void *);
57 1.3.2.2 skrll
58 1.3.2.2 skrll CFATTACH_DECL_NEW(ingenic_ehci, sizeof(struct ehci_softc),
59 1.3.2.2 skrll ingenic_ehci_match, ingenic_ehci_attach, NULL, NULL);
60 1.3.2.2 skrll
61 1.3.2.2 skrll #if NOHCI > 0
62 1.3.2.2 skrll extern device_t ingenic_ohci;
63 1.3.2.2 skrll #endif
64 1.3.2.2 skrll
65 1.3.2.2 skrll /* ARGSUSED */
66 1.3.2.2 skrll static int
67 1.3.2.2 skrll ingenic_ehci_match(device_t parent, struct cfdata *match, void *aux)
68 1.3.2.2 skrll {
69 1.3.2.2 skrll struct apbus_attach_args *aa = aux;
70 1.3.2.2 skrll
71 1.3.2.2 skrll if (strcmp(aa->aa_name, "ehci") != 0)
72 1.3.2.2 skrll return 0;
73 1.3.2.2 skrll
74 1.3.2.2 skrll return 1;
75 1.3.2.2 skrll }
76 1.3.2.2 skrll
77 1.3.2.3 skrll static int
78 1.3.2.3 skrll ingenic_ehci_enable(struct ehci_softc *sc)
79 1.3.2.3 skrll {
80 1.3.2.3 skrll uint32_t reg;
81 1.3.2.3 skrll
82 1.3.2.3 skrll /* Togle VBUS pin */
83 1.3.2.3 skrll gpio_set(5, 15, 0);
84 1.3.2.3 skrll delay(250000);
85 1.3.2.3 skrll gpio_set(5, 15, 1);
86 1.3.2.3 skrll delay(250000);
87 1.3.2.3 skrll
88 1.3.2.3 skrll /* Enable OTG, should not be necessary since we use PLL clock */
89 1.3.2.3 skrll reg = readreg(JZ_USBPCR);
90 1.3.2.3 skrll reg &= ~(PCR_OTG_DISABLE);
91 1.3.2.3 skrll writereg(JZ_USBPCR, reg);
92 1.3.2.3 skrll
93 1.3.2.3 skrll /* Select CORE as PLL reference */
94 1.3.2.3 skrll reg = readreg(JZ_USBPCR1);
95 1.3.2.3 skrll reg |= PCR_REFCLK_CORE;
96 1.3.2.3 skrll writereg(JZ_USBPCR1, reg);
97 1.3.2.3 skrll
98 1.3.2.3 skrll /* Configure OTG PHY clock frequency */
99 1.3.2.3 skrll reg = readreg(JZ_USBPCR1);
100 1.3.2.3 skrll reg &= ~PCR_CLK_M;
101 1.3.2.3 skrll reg |= PCR_CLK_48;
102 1.3.2.3 skrll writereg(JZ_USBPCR1, reg);
103 1.3.2.3 skrll
104 1.3.2.3 skrll /* Do not force port1 to suspend mode */
105 1.3.2.3 skrll reg = readreg(JZ_OPCR);
106 1.3.2.3 skrll reg |= OPCR_SPENDN1;
107 1.3.2.3 skrll writereg(JZ_OPCR, reg);
108 1.3.2.3 skrll
109 1.3.2.3 skrll /* D- pulldown */
110 1.3.2.3 skrll reg = readreg(JZ_USBPCR1);
111 1.3.2.3 skrll reg |= PCR_DMPD1;
112 1.3.2.3 skrll writereg(JZ_USBPCR1, reg);
113 1.3.2.3 skrll
114 1.3.2.3 skrll /* D+ pulldown */
115 1.3.2.3 skrll reg = readreg(JZ_USBPCR1);
116 1.3.2.3 skrll reg |= PCR_DPPD1;
117 1.3.2.3 skrll writereg(JZ_USBPCR1, reg);
118 1.3.2.3 skrll
119 1.3.2.3 skrll /* 16 bit bus witdth for port 1 (and 0) */
120 1.3.2.3 skrll reg = readreg(JZ_USBPCR1);
121 1.3.2.3 skrll reg |= PCR_WORD_I_F1 | PCR_WORD_I_F0;
122 1.3.2.3 skrll writereg(JZ_USBPCR1, reg);
123 1.3.2.3 skrll
124 1.3.2.3 skrll /* Reset USB */
125 1.3.2.3 skrll reg = readreg(JZ_USBPCR);
126 1.3.2.3 skrll reg |= PCR_POR;
127 1.3.2.3 skrll writereg(JZ_USBPCR, reg);
128 1.3.2.3 skrll delay(1);
129 1.3.2.3 skrll reg = readreg(JZ_USBPCR);
130 1.3.2.3 skrll reg &= ~(PCR_POR);
131 1.3.2.3 skrll writereg(JZ_USBPCR, reg);
132 1.3.2.3 skrll
133 1.3.2.3 skrll /* Soft-reset USB */
134 1.3.2.3 skrll reg = readreg(JZ_SRBC);
135 1.3.2.3 skrll reg |= (1 << 14);
136 1.3.2.3 skrll writereg(JZ_SRBC, reg);
137 1.3.2.3 skrll /* 300ms */
138 1.3.2.3 skrll delay(300000);
139 1.3.2.3 skrll
140 1.3.2.3 skrll reg = readreg(JZ_SRBC);
141 1.3.2.3 skrll reg &= ~(1 << 14);
142 1.3.2.3 skrll writereg(JZ_SRBC, reg);
143 1.3.2.3 skrll
144 1.3.2.3 skrll /* 300ms */
145 1.3.2.3 skrll delay(300000);
146 1.3.2.3 skrll
147 1.3.2.3 skrll return (0);
148 1.3.2.3 skrll }
149 1.3.2.3 skrll
150 1.3.2.2 skrll /* ARGSUSED */
151 1.3.2.2 skrll static void
152 1.3.2.2 skrll ingenic_ehci_attach(device_t parent, device_t self, void *aux)
153 1.3.2.2 skrll {
154 1.3.2.2 skrll struct ehci_softc *sc = device_private(self);
155 1.3.2.2 skrll struct apbus_attach_args *aa = aux;
156 1.3.2.2 skrll void *ih;
157 1.3.2.2 skrll int error;
158 1.3.2.2 skrll uint32_t reg;
159 1.3.2.2 skrll
160 1.3.2.2 skrll sc->sc_dev = self;
161 1.3.2.2 skrll
162 1.3.2.2 skrll sc->iot = aa->aa_bst;
163 1.3.2.2 skrll sc->sc_bus.dmatag = aa->aa_dmat;
164 1.3.2.2 skrll sc->sc_bus.hci_private = sc;
165 1.3.2.2 skrll sc->sc_size = 0x1000;
166 1.3.2.2 skrll sc->sc_bus.usbrev = USBREV_2_0;
167 1.3.2.2 skrll
168 1.3.2.2 skrll if (aa->aa_addr == 0)
169 1.3.2.2 skrll aa->aa_addr = JZ_EHCI_BASE;
170 1.3.2.2 skrll
171 1.3.2.2 skrll error = bus_space_map(aa->aa_bst, aa->aa_addr, 0x1000, 0, &sc->ioh);
172 1.3.2.2 skrll if (error) {
173 1.3.2.2 skrll aprint_error_dev(self,
174 1.3.2.2 skrll "can't map registers for %s: %d\n", aa->aa_name, error);
175 1.3.2.2 skrll return;
176 1.3.2.2 skrll }
177 1.3.2.2 skrll
178 1.3.2.2 skrll aprint_naive(": EHCI USB controller\n");
179 1.3.2.2 skrll aprint_normal(": EHCI USB controller\n");
180 1.3.2.2 skrll
181 1.3.2.3 skrll ingenic_ehci_enable(sc);
182 1.3.2.2 skrll
183 1.3.2.2 skrll /* Disable EHCI interrupts */
184 1.3.2.2 skrll bus_space_write_4(sc->iot, sc->ioh, EHCI_USBINTR, 0);
185 1.3.2.2 skrll
186 1.3.2.2 skrll ih = evbmips_intr_establish(aa->aa_irq, ehci_intr, sc);
187 1.3.2.3 skrll
188 1.3.2.2 skrll if (ih == NULL) {
189 1.3.2.2 skrll aprint_error_dev(self, "failed to establish interrupt %d\n",
190 1.3.2.2 skrll aa->aa_irq);
191 1.3.2.2 skrll goto fail;
192 1.3.2.2 skrll }
193 1.3.2.2 skrll
194 1.3.2.2 skrll #if NOHCI > 0
195 1.3.2.2 skrll if (ingenic_ohci != NULL) {
196 1.3.2.2 skrll sc->sc_ncomp = 1;
197 1.3.2.2 skrll sc->sc_comps[0] = ingenic_ohci;
198 1.3.2.2 skrll } else
199 1.3.2.2 skrll sc->sc_ncomp = 0;
200 1.3.2.2 skrll #else
201 1.3.2.2 skrll sc->sc_ncomp = 0;
202 1.3.2.3 skrll sc->sc_npcomp = 0;
203 1.3.2.2 skrll #endif
204 1.3.2.2 skrll sc->sc_id_vendor = USB_VENDOR_INGENIC;
205 1.3.2.2 skrll strlcpy(sc->sc_vendor, "Ingenic", sizeof(sc->sc_vendor));
206 1.3.2.2 skrll
207 1.3.2.2 skrll error = ehci_init(sc);
208 1.3.2.2 skrll if (error) {
209 1.3.2.2 skrll aprint_error_dev(self, "init failed, error=%d\n", error);
210 1.3.2.2 skrll goto fail;
211 1.3.2.2 skrll }
212 1.3.2.2 skrll
213 1.3.2.3 skrll /*
214 1.3.2.3 skrll * voodoo from the linux driver:
215 1.3.2.3 skrll * select utmi data bus width of controller to 16bit
216 1.3.2.3 skrll */
217 1.3.2.3 skrll reg = bus_space_read_4(sc->iot, sc->ioh, 0xb0);
218 1.3.2.3 skrll reg |= 1 << 6;
219 1.3.2.3 skrll bus_space_write_4(sc->iot, sc->ioh, 0xb0, reg);
220 1.3.2.3 skrll
221 1.3.2.2 skrll /* Attach USB device */
222 1.3.2.2 skrll sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
223 1.3.2.2 skrll
224 1.3.2.2 skrll return;
225 1.3.2.2 skrll
226 1.3.2.2 skrll fail:
227 1.3.2.2 skrll if (ih) {
228 1.3.2.2 skrll evbmips_intr_disestablish(ih);
229 1.3.2.2 skrll }
230 1.3.2.2 skrll bus_space_unmap(sc->iot, sc->ioh, 0x1000);
231 1.3.2.2 skrll }
232