ralink_reg.h revision 1.7 1 1.7 matt /* $NetBSD: ralink_reg.h,v 1.7 2014/04/30 00:53:31 matt Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2011 CradlePoint Technology, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt *
7 1.2 matt * Redistribution and use in source and binary forms, with or without
8 1.2 matt * modification, are permitted provided that the following conditions
9 1.2 matt * are met:
10 1.2 matt * 1. Redistributions of source code must retain the above copyright
11 1.2 matt * notice, this list of conditions and the following disclaimer.
12 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
13 1.2 matt * notice, this list of conditions and the following disclaimer in the
14 1.2 matt * documentation and/or other materials provided with the distribution.
15 1.2 matt *
16 1.2 matt * THIS SOFTWARE IS PROVIDED BY CRADLEPOINT TECHNOLOGY, INC. AND CONTRIBUTORS
17 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS
20 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
27 1.2 matt */
28 1.2 matt
29 1.2 matt /*
30 1.2 matt * This file contains the configuration parameters for the RT3052 board.
31 1.2 matt */
32 1.2 matt
33 1.2 matt #ifndef _RALINK_REG_H_
34 1.2 matt #define _RALINK_REG_H_
35 1.2 matt
36 1.6 matt #ifdef _KERNEL_OPT
37 1.6 matt #include "opt_rasoc.h"
38 1.6 matt #endif
39 1.6 matt
40 1.2 matt #include <mips/cpuregs.h>
41 1.2 matt
42 1.2 matt #if defined(RT3050)
43 1.5 matt #define RA_CLOCK_RATE 320000000
44 1.5 matt #define RA_BUS_FREQ (RA_CLOCK_RATE / 3)
45 1.5 matt #define RA_UART_FREQ RA_BUS_FREQ
46 1.2 matt #elif defined(RT3052)
47 1.5 matt #define RA_CLOCK_RATE 384000000
48 1.5 matt #define RA_BUS_FREQ (RA_CLOCK_RATE / 3)
49 1.5 matt #define RA_UART_FREQ RA_BUS_FREQ
50 1.2 matt #elif defined(RT3883)
51 1.2 matt #if 0
52 1.5 matt #define RA_CLOCK_RATE 480000000
53 1.2 matt #else
54 1.5 matt #define RA_CLOCK_RATE 500000000
55 1.2 matt #endif
56 1.5 matt #define RA_BUS_FREQ 166000000 /* DDR speed */
57 1.5 matt #define RA_UART_FREQ 40000000
58 1.7 matt #elif defined(MT7620)
59 1.7 matt #define RA_CLOCK_RATE 580000000
60 1.7 matt #define RA_BUS_FREQ (RA_CLOCK_RATE / 3)
61 1.7 matt #define RA_UART_FREQ 40000000
62 1.2 matt #else
63 1.2 matt /* Ralink dev board */
64 1.5 matt #define RA_CLOCK_RATE 384000000
65 1.5 matt #define RA_BUS_FREQ (RA_CLOCK_RATE / 3)
66 1.5 matt #define RA_UART_FREQ RA_BUS_FREQ
67 1.2 matt #endif
68 1.2 matt
69 1.5 matt #define RA_BAUDRATE CONSPEED
70 1.5 matt #define RA_SERIAL_CLKDIV 16
71 1.5 matt
72 1.5 matt #define RA_SRAM_BASE 0x00000000
73 1.5 matt #define RA_SRAM_END 0x0FFFFFFF
74 1.5 matt #define RA_SYSCTL_BASE 0x10000000
75 1.5 matt #define RA_TIMER_BASE 0x10000100
76 1.5 matt #define RA_INTCTL_BASE 0x10000200
77 1.5 matt #define RA_MEMCTL_BASE 0x10000300
78 1.2 matt #if defined(RT3052) || defined(RT3050)
79 1.5 matt #define RA_PCM_BASE 0x10000400
80 1.2 matt #endif
81 1.5 matt #define RA_UART_BASE 0x10000500
82 1.5 matt #define RA_PIO_BASE 0x10000600
83 1.2 matt #if defined(RT3052) || defined(RT3050)
84 1.5 matt #define RA_GDMA_BASE 0x10000700
85 1.2 matt #elif defined(RT3883)
86 1.5 matt #define RA_FLASHCTL_BASE 0x10000700
87 1.2 matt #endif
88 1.5 matt #define RA_NANDCTL_BASE 0x10000800
89 1.5 matt #define RA_I2C_BASE 0x10000900
90 1.5 matt #define RA_I2S_BASE 0x10000A00
91 1.5 matt #define RA_SPI_BASE 0x10000B00
92 1.5 matt #define RA_UART_LITE_BASE 0x10000C00
93 1.2 matt #if defined(RT3883)
94 1.5 matt #define RA_PCM_BASE 0x10002000
95 1.5 matt #define RA_GDMA_BASE 0x10002800
96 1.5 matt #define RA_CODEC1_BASE 0x10003000
97 1.5 matt #define RA_CODEC2_BASE 0x10003800
98 1.5 matt #endif
99 1.5 matt #define RA_FRAME_ENGINE_BASE 0x10100000
100 1.5 matt #define RA_ETH_SW_BASE 0x10110000
101 1.5 matt #define RA_ROM_BASE 0x10118000
102 1.5 matt #if defined(RT3883) || defined(MT7620)
103 1.5 matt #define RA_USB_DEVICE_BASE 0x10120000
104 1.5 matt #if defined(MT7620)
105 1.5 matt #define RA_SDHC_BASE 0x10130000
106 1.5 matt #endif
107 1.5 matt #define RA_PCI_BASE 0x10140000
108 1.5 matt #define RA_PCIWIN_BASE 0x10150000
109 1.2 matt #endif
110 1.5 matt #define RA_11N_MAC_BASE 0x10180000
111 1.5 matt #define RA_USB_OTG_BASE 0x101C0000
112 1.5 matt #if defined(RT3883) || defined(MT7620)
113 1.5 matt #define RA_USB_HOST_BASE 0x101C0000
114 1.6 matt #define RA_USB_BLOCK_SIZE 0x1000
115 1.6 matt #define RA_USB_EHCI_BASE (RA_USB_HOST_BASE + 0x0000)
116 1.6 matt #define RA_USB_OHCI_BASE (RA_USB_EHCI_BASE + RA_USB_BLOCK_SIZE)
117 1.2 matt #endif
118 1.2 matt #if defined(RT3052) || defined(RT3050)
119 1.5 matt #define RA_FLASH_BASE 0x1F000000
120 1.5 matt #define RA_FLASH_END 0x1F7FFFFF
121 1.7 matt #elif defined(RT3883) || defined(MT7620)
122 1.5 matt #define RA_FLASH_BASE 0x1C000000
123 1.5 matt #define RA_FLASH_END 0x1DFFFFFF
124 1.2 matt #endif
125 1.2 matt
126 1.2 matt #define RA_IOREG_VADDR(base, offset) \
127 1.2 matt (volatile uint32_t *)MIPS_PHYS_TO_KSEG1((base) + (offset))
128 1.2 matt
129 1.2 matt #define FLD_GET(val,pos,mask) (((val) >> (pos)) & (mask))
130 1.2 matt #define FLD_SET(val,pos,mask) (((val) & (mask)) << (pos))
131 1.2 matt
132 1.2 matt /*
133 1.2 matt * System Control Registers
134 1.2 matt */
135 1.5 matt #define RA_SYSCTL_ID0 0x00
136 1.5 matt #define RA_SYSCTL_ID1 0x04
137 1.5 matt #define RA_SYSCTL_REVID 0x0c
138 1.5 matt #define RA_SYSCTL_CFG0 0x10
139 1.5 matt #define RA_SYSCTL_CFG1 0x14
140 1.5 matt #define RA_SYSCTL_CLKCFG0 0x2C
141 1.5 matt #define RA_SYSCTL_CLKCFG1 0x30
142 1.5 matt #define RA_SYSCTL_RST 0x34
143 1.5 matt #define RA_SYSCTL_RSTSTAT 0x38
144 1.5 matt #define RA_SYSCTL_GPIOMODE 0x60
145 1.2 matt
146 1.4 oki #if defined(RT3050) || defined(RT3052)
147 1.4 oki #define SYSCTL_CFG0_INIC_EE_SDRAM __BIT(29)
148 1.4 oki #define SYSCTL_CFG0_INIC_8MB_SDRAM __BIT(28)
149 1.4 oki #define SYSCTL_CFG0_GE0_MODE __BITS(24,25)
150 1.4 oki #define SYSCTL_CFG0_BYPASS_PLL __BIT(21)
151 1.4 oki #define SYSCTL_CFG0_BE __BIT(20)
152 1.4 oki #define SYSCTL_CFG0_CPU_CLK_SEL __BIT(18)
153 1.4 oki #define SYSCTL_CFG0_BOOT_FROM __BITS(16,17)
154 1.4 oki #define SYSCTL_CFG0_TEST_CODE __BITS(8,15)
155 1.4 oki #define SYSCTL_CFG0_SRAM_CS_MODE __BITS(2,3)
156 1.4 oki #define SYSCTL_CFG0_SDRAM_CLK_DRV __BIT(0)
157 1.5 matt #elif defined(RT3883)
158 1.5 matt #define SYSCTL_CFG0_BE __BIT(19)
159 1.5 matt #define SYSCTL_CFG0_DRAM_SIZE __BITS(12,14)
160 1.5 matt #define SYSCTL_CFG0_DRAM_2MB 0
161 1.5 matt #define SYSCTL_CFG0_DRAM_8MB 1
162 1.5 matt #define SYSCTL_CFG0_DRAM_16MB 2
163 1.5 matt #define SYSCTL_CFG0_DRAM_32MB 3
164 1.5 matt #define SYSCTL_CFG0_DRAM_64MB 4
165 1.5 matt #define SYSCTL_CFG0_DRAM_128MB 5
166 1.5 matt #define SYSCTL_CFG0_DRAM_256MB 6
167 1.5 matt #elif defined(MT7620)
168 1.5 matt #define SYSCTL_CFG0_TEST_CODE __BITS(31,24)
169 1.5 matt #define SYSCTL_CFG0_BS_SHADOW __BITS(22,12)
170 1.5 matt #define SYSCTL_CFG0_DRAM_FROM_EE __BIT(8)
171 1.5 matt #define SYSCTL_CFG0_DBG_JTAG_MODE __BIT(7)
172 1.5 matt #define SYSCTL_CFG0_XTAL_FREQ_SEL __BIT(6)
173 1.5 matt #define SYSCTL_CFG0_DRAM_TYPE __BITS(5,4)
174 1.5 matt #define SYSCTL_CFG0_CHIP_MODE __BITS(3,0)
175 1.4 oki #endif
176 1.3 matt
177 1.5 matt #if defined(RT3883) || defined(MT7620)
178 1.6 matt #define SYSCTL_CFG1_GE2_MODE __BITS(15,14)
179 1.6 matt #define SYSCTL_CFG1_GE1_MODE __BITS(13,12)
180 1.6 matt #define GE_MODE_RGMII 0 // RGMII mode (10/100/1000)
181 1.6 matt #define GE_MODE_MII 1 // MII mode (10/100)
182 1.6 matt #define GE_MODE_RMII 2 // Reverse MMI (10/100)
183 1.6 matt #define SYSCTL_CFG1_USB0_HOST_MODE __BIT(10)
184 1.6 matt #define SYSCTL_CFG1_PCIE_RC_MODE __BIT(8)
185 1.6 matt #endif
186 1.6 matt #if defined(RT3883)
187 1.6 matt #define SYSCTL_CFG1_PCI_HOST_MODE __BIT(7)
188 1.6 matt #define SYSCTL_CFG1_PCI_66M_MODE __BIT(6)
189 1.6 matt #endif
190 1.6 matt
191 1.6 matt #if defined(RT3883) || defined(MT7620)
192 1.6 matt #define SYSCTL_CLKCFG0_REFCLK0_RATE __BITS(11,9)
193 1.6 matt #endif
194 1.6 matt #if defined(RT3883)
195 1.6 matt #define SYSCTL_CLKCFG0_OSC_1US_DIV_3883 __BITS(21,16)
196 1.6 matt #define SYSCTL_CLKCFG0_REFCLK1_RATE __BITS(15,13)
197 1.6 matt #define SYSCTL_CLKCFG0_REFCLK0_IS_OUT __BIT(8)
198 1.6 matt #define SYSCTL_CLKCFG0_CPU_FREQ_ADJ __BITS(3,0)
199 1.6 matt #endif
200 1.6 matt #if defined(MT7620)
201 1.6 matt #define SYSCTL_CLKCFG0_OSC_1US_DIV_7620 __BITS(29,24)
202 1.6 matt #define SYSCTL_CLKCFG0_INT_CLK_FDIV __BITS(22,18)
203 1.6 matt #define SYSCTL_CLKCFG0_INT_CLK_FFRAC __BITS(16,12)
204 1.6 matt #define SYSCTL_CLKCFG0_PERI_CLK_SEL __BIT(4)
205 1.6 matt #define SYSCTL_CLKCFG0_EPHY_USE_25M __BIT(3)
206 1.6 matt #endif
207 1.6 matt
208 1.6 matt #if defined(RT3883)
209 1.6 matt #define SYSCTL_CLKCFG1_PBUS_DIV2 __BIT(30)
210 1.6 matt #define SYSCTL_CLKCFG1_SYS_TCK_EN __BIT(29)
211 1.6 matt #define SYSCTL_CLKCFG1_FE_GDMA_PCLK_EN __BIT(22)
212 1.6 matt #define SYSCTL_CLKCFG1_PCIE_CLK_EN_3883 __BIT(21)
213 1.6 matt #define SYSCTL_CLKCFG1_UPHY1_CLK_EN __BIT(20)
214 1.7 matt #define SYSCTL_CLKCFG1_PCI_CLK_EN __BIT(19)
215 1.6 matt #define SYSCTL_CLKCFG1_UPHY0_CLK_EN_3883 __BIT(18)
216 1.6 matt #define SYSCTL_CLKCFG1_GE2_CLK_EN_3883 __BIT(17)
217 1.6 matt #define SYSCTL_CLKCFG1_GE1_CLK_EN_3883 __BIT(16)
218 1.6 matt #endif
219 1.6 matt #if defined(MT7620)
220 1.6 matt #define SYSCTL_CLKCFG1_SDHC_CLK_EN __BIT(30)
221 1.6 matt #define SYSCTL_CLKCFG1_AUX_SYS_TCK_EN __BIT(28)
222 1.6 matt #define SYSCTL_CLKCFG1_PCIE_CLK_EN_7620 __BIT(26)
223 1.6 matt #define SYSCTL_CLKCFG1_UPHY0_CLK_EN_7620 __BIT(25)
224 1.6 matt #define SYSCTL_CLKCFG1_ESW_CLK_EN __BIT(23)
225 1.6 matt #define SYSCTL_CLKCFG1_FE_CLK_EN __BIT(21)
226 1.7 matt #define SYSCTL_CLKCFG1_UARTL_CLK_EN __BIT(19)
227 1.6 matt #define SYSCTL_CLKCFG1_SPI_CLK_EN __BIT(18)
228 1.6 matt #define SYSCTL_CLKCFG1_I2S_CLK_EN __BIT(17)
229 1.6 matt #define SYSCTL_CLKCFG1_I2C_CLK_EN __BIT(16)
230 1.6 matt #define SYSCTL_CLKCFG1_NAND_CLK_EN __BIT(15)
231 1.6 matt #define SYSCTL_CLKCFG1_GDMA_CLK_EN __BIT(14)
232 1.6 matt #define SYSCTL_CLKCFG1_GPIO_CLK_EN __BIT(13)
233 1.6 matt #define SYSCTL_CLKCFG1_UART_CLK_EN __BIT(12)
234 1.6 matt #define SYSCTL_CLKCFG1_PCM_CLK_EN __BIT(11)
235 1.6 matt #define SYSCTL_CLKCFG1_MC_CLK_EN __BIT(10)
236 1.6 matt #define SYSCTL_CLKCFG1_INTC_CLK_EN __BIT(9)
237 1.6 matt #define SYSCTL_CLKCFG1_TIMER_CLK_EN __BIT(8)
238 1.6 matt #define SYSCTL_CLKCFG1_GE2_CLK_EN_7620 __BIT(7)
239 1.6 matt #define SYSCTL_CLKCFG1_GE1_CLK_EN_7620 __BIT(6)
240 1.6 matt #endif
241 1.6 matt
242 1.6 matt #if defined(RT3883) || defined(MT7620)
243 1.2 matt /* 3883 doesn't have memo regs, use teststat instead */
244 1.5 matt #define RA_SYSCTL_MEMO0 0x18
245 1.5 matt #define RA_SYSCTL_MEMO1 0x1C
246 1.2 matt #else
247 1.5 matt #define RA_SYSCTL_MEMO0 0x68
248 1.5 matt #define RA_SYSCTL_MEMO1 0x6C
249 1.2 matt #endif
250 1.2 matt
251 1.6 matt #define RST_PPE_7620 __BIT(31)
252 1.6 matt #define RST_SDHC_7620 __BIT(30)
253 1.6 matt #define RST_MIPS_CNT_7620 __BIT(28)
254 1.6 matt #define RST_PCIPCIE_3883 __BIT(27)
255 1.6 matt #define RST_FLASH_3883 __BIT(26)
256 1.6 matt #define RST_PCIE0_7620 __BIT(26)
257 1.6 matt #define RST_UDEV_3883 __BIT(25)
258 1.6 matt #define RST_UHST0_7620 __BIT(25)
259 1.6 matt #define RST_PCI_3883 __BIT(24)
260 1.6 matt #define RST_EPHY_7620 __BIT(24)
261 1.6 matt #define RST_PCIE_3883 __BIT(23)
262 1.6 matt #define RST_ESW_7620 __BIT(23)
263 1.7 matt #define RST_UHST __BIT(22)
264 1.5 matt #define RST_FE __BIT(21)
265 1.5 matt #define RST_WLAN __BIT(20)
266 1.5 matt #define RST_UARTL __BIT(19)
267 1.5 matt #define RST_SPI __BIT(18)
268 1.5 matt #define RST_I2S __BIT(17)
269 1.5 matt #define RST_I2C __BIT(16)
270 1.5 matt #define RST_NAND __BIT(15)
271 1.5 matt #define RST_DMA __BIT(14)
272 1.5 matt #define RST_PIO __BIT(13)
273 1.5 matt #define RST_UART __BIT(12)
274 1.5 matt #define RST_PCM __BIT(11)
275 1.5 matt #define RST_MC __BIT(10)
276 1.5 matt #define RST_INTC __BIT(9)
277 1.5 matt #define RST_TIMER __BIT(8)
278 1.5 matt #define RST_GE2 __BIT(7)
279 1.5 matt #define RST_GE1 __BIT(6)
280 1.5 matt #define RST_SYS __BIT(0)
281 1.6 matt
282 1.5 matt #define GPIOMODE_RGMII __BIT(9)
283 1.5 matt #define GPIOMODE_SDRAM __BIT(8)
284 1.5 matt #define GPIOMODE_MDIO __BIT(7)
285 1.5 matt #define GPIOMODE_JTAG __BIT(6)
286 1.5 matt #define GPIOMODE_UARTL __BIT(5)
287 1.5 matt #define GPIOMODE_UARTF2 __BIT(4)
288 1.5 matt #define GPIOMODE_UARTF1 __BIT(3)
289 1.5 matt #define GPIOMODE_UARTF0 __BIT(2)
290 1.2 matt #define GPIOMODE_UARTF_0_2 \
291 1.5 matt (GPIOMODE_UARTF0|GPIOMODE_UARTF1|GPIOMODE_UARTF2)
292 1.5 matt #define GPIOMODE_SPI __BIT(1)
293 1.5 matt #define GPIOMODE_I2C __BIT(0)
294 1.2 matt
295 1.2 matt /*
296 1.2 matt * Timer Registers
297 1.2 matt */
298 1.5 matt #define RA_TIMER_STAT 0x00
299 1.5 matt #define RA_TIMER_0_LOAD 0x10
300 1.5 matt #define RA_TIMER_0_VALUE 0x14
301 1.5 matt #define RA_TIMER_0_CNTRL 0x18
302 1.5 matt #define RA_TIMER_1_LOAD 0x20
303 1.5 matt #define RA_TIMER_1_VALUE 0x24
304 1.5 matt #define RA_TIMER_1_CNTRL 0x28
305 1.5 matt
306 1.5 matt #define TIMER_1_RESET __BIT(5)
307 1.5 matt #define TIMER_0_RESET __BIT(4)
308 1.5 matt #define TIMER_1_INT_STATUS __BIT(1)
309 1.5 matt #define TIMER_0_INT_STATUS __BIT(0)
310 1.5 matt #define TIMER_TEST_EN __BIT(15)
311 1.5 matt #define TIMER_EN __BIT(7)
312 1.5 matt #define TIMER_MODE(x) (((x) & 0x3) << 4)
313 1.5 matt #define TIMER_MODE_FREE 0
314 1.5 matt #define TIMER_MODE_PERIODIC 1
315 1.5 matt #define TIMER_MODE_TIMEOUT 2
316 1.5 matt #define TIMER_MODE_WDOG 3 /* only valid for TIMER_1 */
317 1.5 matt #define TIMER_PRESCALE(x) (((x) & 0xf) << 0)
318 1.5 matt #define TIMER_PRESCALE_DIV_1 0
319 1.5 matt #define TIMER_PRESCALE_DIV_4 1
320 1.5 matt #define TIMER_PRESCALE_DIV_8 2
321 1.5 matt #define TIMER_PRESCALE_DIV_16 3
322 1.5 matt #define TIMER_PRESCALE_DIV_32 4
323 1.5 matt #define TIMER_PRESCALE_DIV_64 5
324 1.5 matt #define TIMER_PRESCALE_DIV_128 6
325 1.5 matt #define TIMER_PRESCALE_DIV_256 7
326 1.5 matt #define TIMER_PRESCALE_DIV_512 8
327 1.5 matt #define TIMER_PRESCALE_DIV_1024 9
328 1.5 matt #define TIMER_PRESCALE_DIV_2048 10
329 1.5 matt #define TIMER_PRESCALE_DIV_4096 11
330 1.5 matt #define TIMER_PRESCALE_DIV_8192 12
331 1.5 matt #define TIMER_PRESCALE_DIV_16384 13
332 1.5 matt #define TIMER_PRESCALE_DIV_32768 14
333 1.5 matt #define TIMER_PRESCALE_DIV_65536 15
334 1.2 matt
335 1.2 matt /*
336 1.2 matt * Interrupt Controller Registers
337 1.2 matt */
338 1.5 matt #define RA_INTCTL_IRQ0STAT 0x00
339 1.5 matt #define RA_INTCTL_IRQ1STAT 0x04
340 1.5 matt #define RA_INTCTL_TYPE 0x20
341 1.5 matt #define RA_INTCTL_RAW 0x30
342 1.5 matt #define RA_INTCTL_ENABLE 0x34
343 1.5 matt #define RA_INTCTL_DISABLE 0x38
344 1.5 matt
345 1.5 matt
346 1.5 matt #define INT_GLOBAL __BIT(31)
347 1.5 matt #define INT_UDEV __BIT(19)
348 1.5 matt #define INT_USB __BIT(18)
349 1.5 matt #define INT_ETHSW __BIT(17)
350 1.5 matt #define INT_R2P __BIT(15)
351 1.5 matt #define INT_SDHC __BIT(14)
352 1.5 matt #define INT_UARTL __BIT(12)
353 1.5 matt #define INT_SPI __BIT(11)
354 1.5 matt #define INT_I2S __BIT(10)
355 1.5 matt #define INT_PERF __BIT(9)
356 1.5 matt #define INT_NAND __BIT(8)
357 1.5 matt #define INT_DMA __BIT(7)
358 1.5 matt #define INT_PIO __BIT(6)
359 1.5 matt #define INT_UARTF __BIT(5)
360 1.5 matt #define INT_PCM __BIT(4)
361 1.5 matt #define INT_ILLACC __BIT(3)
362 1.5 matt #define INT_WDOG __BIT(2)
363 1.5 matt #define INT_TIMER0 __BIT(1)
364 1.5 matt #define INT_SYSCTL __BIT(0)
365 1.2 matt
366 1.2 matt /*
367 1.2 matt * Ralink Linear CPU Interrupt Mapping For Lists
368 1.2 matt */
369 1.5 matt #define RA_IRQ_LOW 0
370 1.5 matt #define RA_IRQ_HIGH 1
371 1.5 matt #define RA_IRQ_PCI 2
372 1.5 matt #define RA_IRQ_FENGINE 3
373 1.5 matt #define RA_IRQ_WLAN 4
374 1.5 matt #define RA_IRQ_TIMER 5
375 1.5 matt #define RA_IRQ_SYSCTL 6
376 1.5 matt #define RA_IRQ_TIMER0 7
377 1.5 matt #define RA_IRQ_WDOG 8
378 1.5 matt #define RA_IRQ_ILLACC 9
379 1.5 matt #define RA_IRQ_PCM 10
380 1.5 matt #define RA_IRQ_UARTF 11
381 1.5 matt #define RA_IRQ_PIO 12
382 1.5 matt #define RA_IRQ_DMA 13
383 1.5 matt #define RA_IRQ_NAND 14
384 1.5 matt #define RA_IRQ_PERF 15
385 1.5 matt #define RA_IRQ_I2S 16
386 1.5 matt #define RA_IRQ_UARTL 17
387 1.5 matt #define RA_IRQ_ETHSW 18
388 1.5 matt #define RA_IRQ_USB 19
389 1.5 matt #define RA_IRQ_MAX 20
390 1.2 matt
391 1.2 matt /*
392 1.2 matt * General Purpose I/O
393 1.2 matt */
394 1.5 matt #define RA_PIO_00_23_INT 0x00
395 1.2 matt #define RA_PIO_00_23_EDGE_INT 0x04
396 1.2 matt #define RA_PIO_00_23_INT_RISE_EN 0x08
397 1.2 matt #define RA_PIO_00_23_INT_FALL_EN 0x0C
398 1.5 matt #define RA_PIO_00_23_DATA 0x20
399 1.5 matt #define RA_PIO_00_23_DIR 0x24
400 1.2 matt #define RA_PIO_00_23_POLARITY 0x28
401 1.2 matt #define RA_PIO_00_23_SET_BIT 0x2C
402 1.2 matt #define RA_PIO_00_23_CLR_BIT 0x30
403 1.2 matt #define RA_PIO_00_23_TGL_BIT 0x34
404 1.5 matt #define RA_PIO_24_39_INT 0x38
405 1.2 matt #define RA_PIO_24_39_EDGE_INT 0x3C
406 1.2 matt #define RA_PIO_24_39_INT_RISE_EN 0x40
407 1.2 matt #define RA_PIO_24_39_INT_FALL_EN 0x44
408 1.5 matt #define RA_PIO_24_39_DATA 0x48
409 1.5 matt #define RA_PIO_24_39_DIR 0x4C
410 1.2 matt #define RA_PIO_24_39_POLARITY 0x50
411 1.2 matt #define RA_PIO_24_39_SET_BIT 0x54
412 1.2 matt #define RA_PIO_24_39_CLR_BIT 0x58
413 1.2 matt #define RA_PIO_24_39_TGL_BIT 0x5C
414 1.5 matt #define RA_PIO_40_51_INT 0x60
415 1.2 matt #define RA_PIO_40_51_EDGE_INT 0x64
416 1.2 matt #define RA_PIO_40_51_INT_RISE_EN 0x68
417 1.2 matt #define RA_PIO_40_51_INT_FALL_EN 0x6C
418 1.5 matt #define RA_PIO_40_51_DATA 0x70
419 1.5 matt #define RA_PIO_40_51_DIR 0x74
420 1.2 matt #define RA_PIO_40_51_POLARITY 0x78
421 1.2 matt #define RA_PIO_40_51_SET_BIT 0x7C
422 1.2 matt #define RA_PIO_40_51_CLR_BIT 0x80
423 1.2 matt #define RA_PIO_40_51_TGL_BIT 0x84
424 1.5 matt #define RA_PIO_72_95_INT 0x88
425 1.2 matt #define RA_PIO_72_95_EDGE_INT 0x8c
426 1.2 matt #define RA_PIO_72_95_INT_RISE_EN 0x90
427 1.2 matt #define RA_PIO_72_95_INT_FALL_EN 0x94
428 1.5 matt #define RA_PIO_72_95_DATA 0x98
429 1.5 matt #define RA_PIO_72_95_DIR 0x9c
430 1.2 matt #define RA_PIO_72_95_POLARITY 0xa0
431 1.2 matt #define RA_PIO_72_95_SET_BIT 0xa4
432 1.2 matt #define RA_PIO_72_95_CLR_BIT 0xa8
433 1.2 matt #define RA_PIO_72_95_TGL_BIT 0xac
434 1.2 matt
435 1.2 matt
436 1.2 matt /*
437 1.2 matt * UART registers
438 1.2 matt */
439 1.2 matt
440 1.2 matt #define RA_UART_RBR 0x00
441 1.2 matt #define RA_UART_TBR 0x04
442 1.2 matt #define RA_UART_IER 0x08
443 1.2 matt #define RA_UART_IIR 0x0C
444 1.2 matt #define RA_UART_FCR 0x10
445 1.2 matt #define RA_UART_LCR 0x14
446 1.2 matt #define RA_UART_MCR 0x18
447 1.2 matt #define RA_UART_LSR 0x1C
448 1.2 matt #define RA_UART_MSR 0x20
449 1.2 matt #define RA_UART_DLL 0x28
450 1.2 matt
451 1.2 matt
452 1.5 matt #define UART_IER_ELSI __BIT(2)
453 1.2 matt /* Receiver Line Status Interrupt Enable */
454 1.5 matt #define UART_IER_ETBEI __BIT(1)
455 1.2 matt /* Transmit Buffer Empty Interrupt Enable */
456 1.5 matt #define UART_IER_ERBFI __BIT(0)
457 1.2 matt /* Data Ready or Character Time-Out Interrupt Enable */
458 1.2 matt
459 1.5 matt #define UART_IIR_FIFOES1 __BIT(7) /* FIFO Mode Enable Status */
460 1.5 matt #define UART_IIR_FIFOES0 __BIT(6) /* FIFO Mode Enable Status */
461 1.5 matt #define UART_IIR_IID3 __BIT(3) /* Interrupt Source Encoded */
462 1.5 matt #define UART_IIR_IID2 __BIT(2) /* Interrupt Source Encoded */
463 1.5 matt #define UART_IIR_IID1 __BIT(1) /* Interrupt Source Encoded */
464 1.5 matt #define UART_IIR_IP __BIT(0) /* Interrupt Pending (active low) */
465 1.5 matt
466 1.5 matt #define UART_FCR_RXTRIG1 __BIT(7) /* Receiver Interrupt Trigger Level */
467 1.5 matt #define UART_FCR_RXTRIG0 __BIT(6) /* Receiver Interrupt Trigger Level */
468 1.5 matt #define UART_FCR_TXTRIG1 __BIT(5) /* Transmitter Interrupt Trigger Level */
469 1.5 matt #define UART_FCR_TXTRIG0 __BIT(4) /* Transmitter Interrupt Trigger Level */
470 1.5 matt #define UART_FCR_DMAMODE __BIT(3) /* Enable DMA transfers */
471 1.5 matt #define UART_FCR_TXRST __BIT(2) /* Reset Transmitter FIFO */
472 1.5 matt #define UART_FCR_RXRST __BIT(1) /* Reset Receiver FIFO */
473 1.5 matt #define UART_FCR_FIFOE __BIT(0) /* Transmit and Receive FIFO Enable */
474 1.5 matt
475 1.5 matt #define UART_LCR_DLAB __BIT(7) /* Divisor Latch Access Bit */
476 1.5 matt #define UART_LCR_SB __BIT(6) /* Set Break */
477 1.5 matt #define UART_LCR_STKYP __BIT(5) /* Sticky Parity */
478 1.5 matt #define UART_LCR_EPS __BIT(4) /* Even Parity Select */
479 1.5 matt #define UART_LCR_PEN __BIT(3) /* Parity Enable */
480 1.5 matt #define UART_LCR_STB __BIT(2) /* Stop Bit */
481 1.5 matt #define UART_LCR_WLS1 __BIT(1) /* Word Length Select */
482 1.5 matt #define UART_LCR_WLS0 __BIT(0) /* Word Length Select */
483 1.5 matt
484 1.5 matt #define UART_MCR_LOOP __BIT(4) /* Loop-back Mode Enable */
485 1.5 matt
486 1.5 matt #define UART_MSR_DCD __BIT(7) /* Data Carrier Detect */
487 1.5 matt #define UART_MSR_RI __BIT(6) /* Ring Indicator */
488 1.5 matt #define UART_MSR_DSR __BIT(5) /* Data Set Ready */
489 1.5 matt #define UART_MSR_CTS __BIT(4) /* Clear To Send */
490 1.5 matt #define UART_MSR_DDCD __BIT(3) /* Delta Data Carrier Detect */
491 1.5 matt #define UART_MSR_TERI __BIT(2) /* Trailing Edge Ring Indicator */
492 1.5 matt #define UART_MSR_DDSR __BIT(1) /* Delta Data Set Ready */
493 1.5 matt #define UART_MSR_DCTS __BIT(0) /* Delta Clear To Send */
494 1.5 matt
495 1.5 matt #define UART_LSR_FIFOE __BIT(7) /* FIFO Error Status */
496 1.5 matt #define UART_LSR_TEMT __BIT(6) /* Transmitter Empty */
497 1.5 matt #define UART_LSR_TDRQ __BIT(5) /* Transmit Data Request */
498 1.5 matt #define UART_LSR_BI __BIT(4) /* Break Interrupt */
499 1.5 matt #define UART_LSR_FE __BIT(3) /* Framing Error */
500 1.5 matt #define UART_LSR_PE __BIT(2) /* Parity Error */
501 1.5 matt #define UART_LSR_OE __BIT(1) /* Overrun Error */
502 1.5 matt #define UART_LSR_DR __BIT(0) /* Data Ready */
503 1.2 matt
504 1.2 matt /*
505 1.2 matt * I2C registers
506 1.2 matt */
507 1.5 matt #define RA_I2C_CONFIG 0x00
508 1.5 matt #define RA_I2C_CLKDIV 0x04
509 1.5 matt #define RA_I2C_DEVADDR 0x08
510 1.5 matt #define RA_I2C_ADDR 0x0C
511 1.5 matt #define RA_I2C_DATAOUT 0x10
512 1.5 matt #define RA_I2C_DATAIN 0x14
513 1.5 matt #define RA_I2C_STATUS 0x18
514 1.5 matt #define RA_I2C_STARTXFR 0x1C
515 1.5 matt #define RA_I2C_BYTECNT 0x20
516 1.2 matt
517 1.2 matt #define I2C_CONFIG_ADDRLEN(x) (((x) & 0x7) << 5)
518 1.2 matt #define I2C_CONFIG_ADDRLEN_7 6
519 1.2 matt #define I2C_CONFIG_ADDRLEN_8 7
520 1.2 matt #define I2C_CONFIG_DEVADLEN(x) (((x) & 0x7) << 2)
521 1.2 matt #define I2C_CONFIG_DEVADLEN_6 5
522 1.2 matt #define I2C_CONFIG_DEVADLEN_7 6
523 1.5 matt #define I2C_CONFIG_ADDRDIS __BIT(1)
524 1.5 matt #define I2C_CONFIG_DEVDIS __BIT(0)
525 1.5 matt #define I2C_STATUS_STARTERR __BIT(4)
526 1.5 matt #define I2C_STATUS_ACKERR __BIT(3)
527 1.5 matt #define I2C_STATUS_DATARDY __BIT(2)
528 1.5 matt #define I2C_STATUS_SDOEMPTY __BIT(1)
529 1.5 matt #define I2C_STATUS_BUSY __BIT(0)
530 1.2 matt
531 1.2 matt /*
532 1.2 matt * SPI registers
533 1.2 matt */
534 1.5 matt #define RA_SPI_STATUS 0x00
535 1.5 matt #define RA_SPI_CONFIG 0x10
536 1.5 matt #define RA_SPI_CONTROL 0x14
537 1.5 matt #define RA_SPI_DATA 0x20
538 1.5 matt
539 1.5 matt #define SPI_STATUS_BUSY __BIT(0)
540 1.5 matt #define SPI_CONFIG_MSBFIRST __BIT(8)
541 1.5 matt #define SPI_CONFIG_CLK __BIT(6)
542 1.5 matt #define SPI_CONFIG_RXCLKEDGE_FALL __BIT(5)
543 1.5 matt #define SPI_CONFIG_TXCLKEDGE_FALL __BIT(4)
544 1.5 matt #define SPI_CONFIG_TRISTATE __BIT(3)
545 1.5 matt #define SPI_CONFIG_RATE(x) ((x) & 0x7)
546 1.2 matt #define SPI_CONFIG_RATE_DIV_2 0
547 1.2 matt #define SPI_CONFIG_RATE_DIV_4 1
548 1.2 matt #define SPI_CONFIG_RATE_DIV_8 2
549 1.2 matt #define SPI_CONFIG_RATE_DIV_16 3
550 1.2 matt #define SPI_CONFIG_RATE_DIV_32 4
551 1.2 matt #define SPI_CONFIG_RATE_DIV_64 5
552 1.2 matt #define SPI_CONFIG_RATE_DIV_128 6
553 1.2 matt #define SPI_CONFIG_RATE_DIV_NONE 7
554 1.5 matt #define SPI_CONTROL_TRISTATE __BIT(3)
555 1.5 matt #define SPI_CONTROL_STARTWR __BIT(2)
556 1.5 matt #define SPI_CONTROL_STARTRD __BIT(1)
557 1.2 matt #define SPI_CONTROL_ENABLE_LOW (0 << 0)
558 1.5 matt #define SPI_CONTROL_ENABLE_HIGH __BIT(0)
559 1.5 matt #define SPI_DATA_VAL(x) ((x) & 0xff)
560 1.2 matt
561 1.2 matt /*
562 1.2 matt * Frame Engine registers
563 1.2 matt */
564 1.2 matt #define RA_FE_MDIO_ACCESS 0x000
565 1.5 matt #define RA_FE_MDIO_CFG1 0x004
566 1.2 matt #define RA_FE_GLOBAL_CFG 0x008
567 1.2 matt #define RA_FE_GLOBAL_RESET 0x00C
568 1.2 matt #define RA_FE_INT_STATUS 0x010
569 1.2 matt #define RA_FE_INT_ENABLE 0x014
570 1.5 matt #define RA_FE_MDIO_CFG2 0x018
571 1.2 matt #define RA_FE_TIME_STAMP 0x01C
572 1.2 matt #define RA_FE_GDMA1_FWD_CFG 0x020
573 1.2 matt #define RA_FE_GDMA1_SCHED_CFG 0x024
574 1.2 matt #define RA_FE_GDMA1_SHAPE_CFG 0x028
575 1.2 matt #define RA_FE_GDMA1_MAC_LSB 0x02C
576 1.2 matt #define RA_FE_GDMA1_MAC_MSB 0x030
577 1.2 matt #define RA_FE_PSE_FQ_CFG 0x040
578 1.2 matt #define RA_FE_CDMA_FC_CFG 0x044
579 1.2 matt #define RA_FE_GDMA1_FC_CFG 0x048
580 1.2 matt #define RA_FE_GDMA2_FC_CFG 0x04C
581 1.2 matt #define RA_FE_CDMA_OQ_STA 0x050
582 1.2 matt #define RA_FE_GDMA1_OQ_STA 0x054
583 1.2 matt #define RA_FE_GDMA2_OQ_STA 0x058
584 1.2 matt #define RA_FE_PSE_IQ_STA 0x05C
585 1.2 matt #define RA_FE_GDMA2_FWD_CFG 0x060
586 1.2 matt #define RA_FE_GDMA2_SCHED_CFG 0x064
587 1.2 matt #define RA_FE_GDMA2_SHAPE_CFG 0x068
588 1.2 matt #define RA_FE_GDMA2_MAC_LSB 0x06C
589 1.2 matt #define RA_FE_GDMA2_MAC_MSB 0x070
590 1.2 matt #define RA_FE_CDMA_CSG_CFG 0x080
591 1.2 matt #define RA_FE_CDMA_SCHED_CFG 0x084
592 1.2 matt #define RA_FE_PPPOE_SID_0001 0x088
593 1.2 matt #define RA_FE_PPPOE_SID_0203 0x08C
594 1.2 matt #define RA_FE_PPPOE_SID_0405 0x090
595 1.2 matt #define RA_FE_PPPOE_SID_0607 0x094
596 1.2 matt #define RA_FE_PPPOE_SID_0809 0x098
597 1.2 matt #define RA_FE_PPPOE_SID_1011 0x09C
598 1.2 matt #define RA_FE_PPPOE_SID_1213 0x0A0
599 1.2 matt #define RA_FE_PPPOE_SID_1415 0x0A4
600 1.2 matt #define RA_FE_VLAN_ID_0001 0x0A8
601 1.2 matt #define RA_FE_VLAN_ID_0203 0x0AC
602 1.2 matt #define RA_FE_VLAN_ID_0405 0x0B0
603 1.2 matt #define RA_FE_VLAN_ID_0607 0x0B4
604 1.2 matt #define RA_FE_VLAN_ID_0809 0x0B8
605 1.2 matt #define RA_FE_VLAN_ID_1011 0x0BC
606 1.2 matt #define RA_FE_VLAN_ID_1213 0x0C0
607 1.2 matt #define RA_FE_VLAN_ID_1415 0x0C4
608 1.2 matt #define RA_FE_PDMA_GLOBAL_CFG 0x100
609 1.2 matt #define RA_FE_PDMA_RESET_IDX 0x104
610 1.2 matt #define RA_FE_PDMA_SCHED_CFG 0x108
611 1.2 matt #define RA_FE_PDMA_DLY_INT_CFG 0x10C
612 1.2 matt #define RA_FE_PDMA_TX0_PTR 0x110
613 1.2 matt #define RA_FE_PDMA_TX0_COUNT 0x114
614 1.2 matt #define RA_FE_PDMA_TX0_CPU_IDX 0x118
615 1.2 matt #define RA_FE_PDMA_TX0_DMA_IDX 0x11C
616 1.2 matt #define RA_FE_PDMA_TX1_PTR 0x120
617 1.2 matt #define RA_FE_PDMA_TX1_COUNT 0x124
618 1.2 matt #define RA_FE_PDMA_TX1_CPU_IDX 0x128
619 1.2 matt #define RA_FE_PDMA_TX1_DMA_IDX 0x12C
620 1.2 matt #define RA_FE_PDMA_RX0_PTR 0x130
621 1.2 matt #define RA_FE_PDMA_RX0_COUNT 0x134
622 1.2 matt #define RA_FE_PDMA_RX0_CPU_IDX 0x138
623 1.2 matt #define RA_FE_PDMA_RX0_DMA_IDX 0x13C
624 1.2 matt #define RA_FE_PDMA_TX2_PTR 0x140
625 1.2 matt #define RA_FE_PDMA_TX2_COUNT 0x144
626 1.2 matt #define RA_FE_PDMA_TX2_CPU_IDX 0x148
627 1.2 matt #define RA_FE_PDMA_TX2_DMA_IDX 0x14C
628 1.2 matt #define RA_FE_PDMA_TX3_PTR 0x150
629 1.2 matt #define RA_FE_PDMA_TX3_COUNT 0x154
630 1.2 matt #define RA_FE_PDMA_TX3_CPU_IDX 0x158
631 1.2 matt #define RA_FE_PDMA_TX3_DMA_IDX 0x15C
632 1.2 matt #define RA_FE_PDMA_FC_CFG 0x1F0
633 1.2 matt /* TODO: FE_COUNTERS */
634 1.2 matt
635 1.5 matt #define MDIO_ACCESS_TRG __BIT(31)
636 1.5 matt #define MDIO_ACCESS_WR __BIT(30)
637 1.2 matt #define MDIO_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 24)
638 1.2 matt #define MDIO_ACCESS_REG(x) (((x) & 0x1f) << 16)
639 1.2 matt #define MDIO_ACCESS_DATA(x) ((x) & 0xffff)
640 1.5 matt #define MDIO_CFG_AUTO_POLL __BIT(29)
641 1.2 matt #define MDIO_CFG_PHY_ADDR(x) (((x) & 0x1f) << 24)
642 1.5 matt #define MDIO_CFG_BP_EN __BIT(16)
643 1.5 matt #define MDIO_CFG_FORCE_CFG __BIT(15)
644 1.2 matt #define MDIO_CFG_SPEED(x) (((x) & 0x3) << 13)
645 1.2 matt #define MDIO_CFG_SPEED_1000M 2
646 1.2 matt #define MDIO_CFG_SPEED_100M 1
647 1.2 matt #define MDIO_CFG_SPEED_10M 0
648 1.5 matt #define MDIO_CFG_FULL_DUPLEX __BIT(12)
649 1.5 matt #define MDIO_CFG_FC_TX __BIT(11)
650 1.5 matt #define MDIO_CFG_FC_RX __BIT(10)
651 1.5 matt #define MDIO_CFG_LINK_DOWN __BIT(9)
652 1.5 matt #define MDIO_CFG_AUTO_DONE __BIT(8)
653 1.2 matt #define MDIO_CFG_MDC_CLKDIV(x) (((x) & 0x3) << 6)
654 1.2 matt #define MDIO_CFG_MDC_512KHZ 3
655 1.2 matt #define MDIO_CFG_MDC_1MHZ 2
656 1.2 matt #define MDIO_CFG_MDC_2MHZ 1
657 1.2 matt #define MDIO_CFG_MDC_4MHZ 0
658 1.5 matt #define MDIO_CFG_TURBO_50MHZ __BIT(5)
659 1.5 matt #define MDIO_CFG_TURBO_EN __BIT(4)
660 1.2 matt #define MDIO_CFG_RX_CLK_SKEW (((x) & 0x3) << 2)
661 1.2 matt #define MDIO_CFG_RX_SKEW_INV 3
662 1.2 matt #define MDIO_CFG_RX_SKEW_400PS 2
663 1.2 matt #define MDIO_CFG_RX_SKEW_200PS 1
664 1.2 matt #define MDIO_CFG_RX_SKEW_ZERO 0
665 1.2 matt #define MDIO_CFG_TX_CLK_MODE(x) (((x) & 0x1) << 0)
666 1.2 matt #define MDIO_CFG_TX_CLK_MODE_3COM 1
667 1.2 matt #define MDIO_CFG_TX_CLK_MODE_HP 0
668 1.2 matt #define FE_GLOBAL_CFG_EXT_VLAN(x) (((x) & 0xffff) << 16)
669 1.2 matt #define FE_GLOBAL_CFG_US_CLK(x) (((x) & 0xff) << 8)
670 1.2 matt #define FE_GLOBAL_CFG_L2_SPACE(x) (((x) & 0xf) << 4)
671 1.5 matt #define FE_GLOBAL_RESET_PSE __BIT(0)
672 1.5 matt #define FE_INT_PPE_COUNT_HIGH __BIT(31)
673 1.5 matt #define FE_INT_DMA_COUNT_HIGH __BIT(29)
674 1.5 matt #define FE_INT_PSE_P2_FC_ASSERT __BIT(26)
675 1.5 matt #define FE_INT_PSE_FC_DROP __BIT(24)
676 1.5 matt #define FE_INT_GDMA_DROP_OTHER __BIT(23)
677 1.5 matt #define FE_INT_PSE_P1_FC_ASSERT __BIT(22)
678 1.5 matt #define FE_INT_PSE_P0_FC_ASSERT __BIT(21)
679 1.5 matt #define FE_INT_PSE_FQ_EMPTY __BIT(20)
680 1.5 matt #define FE_INT_TX_COHERENT __BIT(17)
681 1.5 matt #define FE_INT_RX_COHERENT __BIT(16)
682 1.5 matt #define FE_INT_TX3 __BIT(11)
683 1.5 matt #define FE_INT_TX2 __BIT(10)
684 1.5 matt #define FE_INT_TX1 __BIT(9)
685 1.5 matt #define FE_INT_TX0 __BIT(8)
686 1.5 matt #define FE_INT_RX __BIT(2)
687 1.5 matt #define FE_INT_TX_DELAY __BIT(1)
688 1.5 matt #define FE_INT_RX_DELAY __BIT(0)
689 1.2 matt #define FE_GDMA_FWD_CFG_JUMBO_LEN(x) (((x) & 0xf) << 28)
690 1.5 matt #define FE_GDMA_FWD_CFG_DROP_256B __BIT(23)
691 1.5 matt #define FE_GDMA_FWD_CFG_IP4_CRC_EN __BIT(22)
692 1.5 matt #define FE_GDMA_FWD_CFG_TCP_CRC_EN __BIT(21)
693 1.5 matt #define FE_GDMA_FWD_CFG_UDP_CRC_EN __BIT(20)
694 1.5 matt #define FE_GDMA_FWD_CFG_JUMBO_EN __BIT(19)
695 1.5 matt #define FE_GDMA_FWD_CFG_DIS_TX_PAD __BIT(18)
696 1.5 matt #define FE_GDMA_FWD_CFG_DIS_TX_CRC __BIT(17)
697 1.5 matt #define FE_GDMA_FWD_CFG_STRIP_RX_CRC __BIT(16)
698 1.2 matt #define FE_GDMA_FWD_CFG_UNICA_PORT(x) (((x) & 0x3) << 12)
699 1.2 matt #define FE_GDMA_FWD_CFG_BROAD_PORT(x) (((x) & 0x3) << 8)
700 1.2 matt #define FE_GDMA_FWD_CFG_MULTI_PORT(x) (((x) & 0x3) << 6)
701 1.2 matt #define FE_GDMA_FWD_CFG_OTHER_PORT(x) (((x) & 0x3) << 0)
702 1.2 matt #define FE_GDMA_FWD_CFG_PORT_DROP 7
703 1.2 matt #define FE_GDMA_FWD_CFG_PORT_PPE 6
704 1.2 matt #define FE_GDMA_FWD_CFG_PORT_GDMA2 2
705 1.2 matt #define FE_GDMA_FWD_CFG_PORT_GDMA1 1
706 1.2 matt #define FE_GDMA_FWD_CFG_PORT_CPU 0
707 1.2 matt #define FE_PSE_FQ_MAX_COUNT(x) (((x) & 0xff) << 24)
708 1.2 matt #define FE_PSE_FQ_FC_RELEASE(x) (((x) & 0xff) << 16)
709 1.2 matt #define FE_PSE_FQ_FC_ASSERT(x) (((x) & 0xff) << 8)
710 1.2 matt #define FE_PSE_FQ_FC_DROP(x) (((x) & 0xff) << 0)
711 1.2 matt #define FE_CDMA_CSG_CFG_VLAN_TAG(x) (((x) & 0xffff) << 16)
712 1.5 matt #define FE_CDMA_CSG_CFG_IP4_CRC_EN __BIT(2)
713 1.5 matt #define FE_CDMA_CSG_CFG_UDP_CRC_EN __BIT(1)
714 1.5 matt #define FE_CDMA_CSG_CFG_TCP_CRC_EN __BIT(0)
715 1.5 matt #define FE_PDMA_GLOBAL_CFG_HDR_SEG_LEN __BIT(16)
716 1.5 matt #define FE_PDMA_GLOBAL_CFG_TX_WB_DDONE __BIT(6)
717 1.2 matt #define FE_PDMA_GLOBAL_CFG_BURST_SZ(x) (((x) & 0x3) << 4)
718 1.2 matt #define FE_PDMA_GLOBAL_CFG_BURST_SZ_4 (0 << 4)
719 1.5 matt #define FE_PDMA_GLOBAL_CFG_BURST_SZ_8 __BIT(4)
720 1.2 matt #define FE_PDMA_GLOBAL_CFG_BURST_SZ_16 (2 << 4)
721 1.5 matt #define FE_PDMA_GLOBAL_CFG_RX_DMA_BUSY __BIT(3)
722 1.5 matt #define FE_PDMA_GLOBAL_CFG_RX_DMA_EN __BIT(2)
723 1.5 matt #define FE_PDMA_GLOBAL_CFG_TX_DMA_BUSY __BIT(1)
724 1.5 matt #define FE_PDMA_GLOBAL_CFG_TX_DMA_EN __BIT(0)
725 1.5 matt #define PDMA_RST_RX0 __BIT(16)
726 1.5 matt #define PDMA_RST_TX3 __BIT(3)
727 1.5 matt #define PDMA_RST_TX2 __BIT(2)
728 1.5 matt #define PDMA_RST_TX1 __BIT(1)
729 1.5 matt #define PDMA_RST_TX0 __BIT(0)
730 1.2 matt
731 1.2 matt /*
732 1.2 matt * 10/100 Switch registers
733 1.2 matt */
734 1.2 matt
735 1.2 matt #define RA_ETH_SW_ISR 0x00
736 1.2 matt #define RA_ETH_SW_IMR 0x04
737 1.2 matt #define RA_ETH_SW_FCT0 0x08
738 1.2 matt #define RA_ETH_SW_FCT1 0x0C
739 1.2 matt #define RA_ETH_SW_PFC0 0x10
740 1.2 matt #define RA_ETH_SW_PFC1 0x14
741 1.2 matt #define RA_ETH_SW_PFC2 0x18
742 1.2 matt #define RA_ETH_SW_QCS0 0x1C
743 1.2 matt #define RA_ETH_SW_QCS1 0x20
744 1.2 matt #define RA_ETH_SW_ATS 0x24
745 1.2 matt #define RA_ETH_SW_ATS0 0x28
746 1.2 matt #define RA_ETH_SW_ATS1 0x2C
747 1.2 matt #define RA_ETH_SW_ATS2 0x30
748 1.2 matt #define RA_ETH_SW_WMAD0 0x34
749 1.2 matt #define RA_ETH_SW_WMAD1 0x38
750 1.2 matt #define RA_ETH_SW_WMAD2 0x3C
751 1.2 matt #define RA_ETH_SW_PVIDC0 0x40
752 1.2 matt #define RA_ETH_SW_PVIDC1 0x44
753 1.2 matt #define RA_ETH_SW_PVIDC2 0x48
754 1.2 matt #define RA_ETH_SW_PVIDC3 0x4C
755 1.2 matt #define RA_ETH_SW_VLANI0 0x50
756 1.2 matt #define RA_ETH_SW_VLANI1 0x54
757 1.2 matt #define RA_ETH_SW_VLANI2 0x58
758 1.2 matt #define RA_ETH_SW_VLANI3 0x5C
759 1.2 matt #define RA_ETH_SW_VLANI4 0x60
760 1.2 matt #define RA_ETH_SW_VLANI5 0x64
761 1.2 matt #define RA_ETH_SW_VLANI6 0x68
762 1.2 matt #define RA_ETH_SW_VLANI7 0x6C
763 1.2 matt #define RA_ETH_SW_VMSC0 0x70
764 1.2 matt #define RA_ETH_SW_VMSC1 0x74
765 1.2 matt #define RA_ETH_SW_VMSC2 0x78
766 1.2 matt #define RA_ETH_SW_VMSC3 0x7C
767 1.2 matt #define RA_ETH_SW_POA 0x80
768 1.2 matt #define RA_ETH_SW_FPA 0x84
769 1.2 matt #define RA_ETH_SW_PTS 0x88
770 1.2 matt #define RA_ETH_SW_SOCPC 0x8C
771 1.2 matt #define RA_ETH_SW_POC0 0x90
772 1.2 matt #define RA_ETH_SW_POC1 0x94
773 1.2 matt #define RA_ETH_SW_POC2 0x98
774 1.2 matt #define RA_ETH_SW_SWGC 0x9C
775 1.2 matt #define RA_ETH_SW_RST 0xA0
776 1.2 matt #define RA_ETH_SW_LEDP0 0xA4
777 1.2 matt #define RA_ETH_SW_LEDP1 0xA8
778 1.2 matt #define RA_ETH_SW_LEDP2 0xAC
779 1.2 matt #define RA_ETH_SW_LEDP3 0xB0
780 1.2 matt #define RA_ETH_SW_LEDP4 0xB4
781 1.2 matt #define RA_ETH_SW_WDOG 0xB8
782 1.2 matt #define RA_ETH_SW_DBG 0xBC
783 1.2 matt #define RA_ETH_SW_PCTL0 0xC0
784 1.2 matt #define RA_ETH_SW_PCTL1 0xC4
785 1.2 matt #define RA_ETH_SW_FPORT 0xC8
786 1.2 matt #define RA_ETH_SW_FTC2 0xCC
787 1.2 matt #define RA_ETH_SW_QSS0 0xD0
788 1.2 matt #define RA_ETH_SW_QSS1 0xD4
789 1.2 matt #define RA_ETH_SW_DBGC 0xD8
790 1.2 matt #define RA_ETH_SW_MTI1 0xDC
791 1.2 matt #define RA_ETH_SW_PPC 0xE0
792 1.2 matt #define RA_ETH_SW_SGC2 0xE4
793 1.2 matt #define RA_ETH_SW_PCNT0 0xE8
794 1.2 matt #define RA_ETH_SW_PCNT1 0xEC
795 1.2 matt #define RA_ETH_SW_PCNT2 0xF0
796 1.2 matt #define RA_ETH_SW_PCNT3 0xF4
797 1.2 matt #define RA_ETH_SW_PCNT4 0xF8
798 1.2 matt #define RA_ETH_SW_PCNT5 0xFC
799 1.2 matt
800 1.5 matt #define ISR_WDOG1_EXPIRED __BIT(29)
801 1.5 matt #define ISR_WDOG0_EXPIRED __BIT(28)
802 1.5 matt #define ISR_HAS_INTRUDER __BIT(27)
803 1.5 matt #define ISR_PORT_STS_CHNG __BIT(26)
804 1.5 matt #define ISR_BRDCAST_STORM __BIT(25)
805 1.5 matt #define ISR_MUST_DROP_LAN __BIT(24)
806 1.5 matt #define ISR_GLOB_QUE_FULL __BIT(23)
807 1.5 matt #define ISR_LAN_QUE6_FULL __BIT(20)
808 1.5 matt #define ISR_LAN_QUE5_FULL __BIT(19)
809 1.5 matt #define ISR_LAN_QUE4_FULL __BIT(18)
810 1.5 matt #define ISR_LAN_QUE3_FULL __BIT(17)
811 1.5 matt #define ISR_LAN_QUE2_FULL __BIT(16)
812 1.5 matt #define ISR_LAN_QUE1_FULL __BIT(15)
813 1.5 matt #define ISR_LAN_QUE0_FULL __BIT(14)
814 1.5 matt #define FTC0_REL_THR 24
815 1.5 matt #define FTC0_SET_THR 16
816 1.2 matt #define FTC0_DROP_REL_THR 8
817 1.2 matt #define FTC0_DROP_SET_THR 0
818 1.2 matt #define FTC1_PER_PORT_THR 0
819 1.2 matt #define PCTL0_WR_VAL(x) (((x) & 0xffff) << 16)
820 1.5 matt #define PCTL0_RD_CMD __BIT(14)
821 1.5 matt #define PCTL0_WR_CMD __BIT(13)
822 1.2 matt #define PCTL0_REG(x) (((x) & 0x1f) << 8)
823 1.2 matt #define PCTL0_ADDR(x) (((x) & 0x1f) << 0)
824 1.2 matt #define PCTL1_RD_VAL(x) (((x) >> 16) & 0xffff)
825 1.5 matt #define PCTL1_RD_DONE __BIT(1) /* read clear */
826 1.5 matt #define PCTL1_WR_DONE __BIT(0) /* read clear */
827 1.5 matt #define SGC2_WL_FC_EN __BIT(30)
828 1.5 matt #define SGC2_PORT5_IS_LAN __BIT(29)
829 1.5 matt #define SGC2_PORT4_IS_LAN __BIT(28)
830 1.5 matt #define SGC2_PORT3_IS_LAN __BIT(27)
831 1.5 matt #define SGC2_PORT2_IS_LAN __BIT(26)
832 1.5 matt #define SGC2_PORT1_IS_LAN __BIT(25)
833 1.5 matt #define SGC2_PORT0_IS_LAN __BIT(24)
834 1.2 matt #define SGC2_TX_CPU_TPID(x) ((x) << 16)
835 1.5 matt #define SGC2_ARBITER_LAN_EN __BIT(11)
836 1.5 matt #define SGC2_CPU_TPID_EN __BIT(10)
837 1.5 matt #define SGC2_DBL_TAG_EN5 __BIT(5)
838 1.5 matt #define SGC2_DBL_TAG_EN4 __BIT(4)
839 1.5 matt #define SGC2_DBL_TAG_EN3 __BIT(3)
840 1.5 matt #define SGC2_DBL_TAG_EN2 __BIT(2)
841 1.5 matt #define SGC2_DBL_TAG_EN1 __BIT(1)
842 1.5 matt #define SGC2_DBL_TAG_EN0 __BIT(0)
843 1.2 matt
844 1.2 matt
845 1.5 matt #define FTC_THR_MSK 0xff
846 1.2 matt
847 1.2 matt #define PFC0_MTCC_LIMIT 24
848 1.2 matt #define PFC0_TURN_OFF_CF 16
849 1.2 matt #define PFC0_TURN_OFF_CF_MSK 0xff
850 1.5 matt #define PFC0_VO_NUM 12
851 1.5 matt #define PFC0_CL_NUM 8
852 1.5 matt #define PFC0_BE_NUM 4
853 1.5 matt #define PFC0_BK_NUM 0
854 1.5 matt #define PFC0_NUM_MSK 0xf
855 1.5 matt
856 1.5 matt #define PFC1_P6_Q1_EN __BIT(31)
857 1.5 matt #define PFC1_P6_TOS_EN __BIT(30)
858 1.5 matt #define PFC1_P5_TOS_EN __BIT(29)
859 1.5 matt #define PFC1_P4_TOS_EN __BIT(28)
860 1.5 matt #define PFC1_P3_TOS_EN __BIT(27)
861 1.5 matt
862 1.5 matt #define PFC1_P1_TOS_EN __BIT(25)
863 1.5 matt #define PFC1_P0_TOS_EN __BIT(24)
864 1.5 matt #define PFC1_PORT_PRI6 12
865 1.5 matt #define PFC1_PORT_PRI5 10
866 1.5 matt #define PFC1_PORT_PRI4 8
867 1.5 matt #define PFC1_PORT_PRI3 6
868 1.5 matt #define PFC1_PORT_PRI2 4
869 1.5 matt #define PFC1_PORT_PRI1 2
870 1.5 matt #define PFC1_PORT_PRI0 0
871 1.5 matt #define PFC1_PORT_MSK 0x3
872 1.2 matt
873 1.2 matt #define PFC2_PRI_THR_VO 24
874 1.2 matt #define PFC2_PRI_THR_CL 16
875 1.2 matt #define PFC2_PRI_THR_BE 8
876 1.2 matt #define PFC2_PRI_THR_BK 0
877 1.2 matt #define PFC2_PRI_THR_MSK 0xff
878 1.2 matt
879 1.2 matt #define GQC0_EMPTY_BLOCKS 0
880 1.2 matt #define GQC0_EMPTY_BLOCKS_MSK 0xff
881 1.2 matt
882 1.2 matt /*
883 1.2 matt * USB OTG Registers
884 1.2 matt */
885 1.2 matt #define RA_USB_OTG_OTG_CNTRL 0x000
886 1.5 matt #define RA_USB_OTG_OTG_INT 0x004
887 1.5 matt #define RA_USB_OTG_AHB_CFG 0x008
888 1.5 matt #define RA_USB_OTG_CFG 0x00C
889 1.5 matt #define RA_USB_OTG_RESET 0x010
890 1.5 matt #define RA_USB_OTG_INT 0x014
891 1.5 matt #define RA_USB_OTG_INT_MASK 0x018
892 1.5 matt #define RA_USB_OTG_RX_STAT 0x01C
893 1.2 matt #define RA_USB_OTG_RX_POP_STAT 0x020
894 1.2 matt #define RA_USB_OTG_RX_FIFO_SZ 0x024
895 1.2 matt #define RA_USB_OTG_TX_FIFO_SZ 0x028
896 1.2 matt #define RA_USB_OTG_TX_FIFO_STAT 0x02C
897 1.2 matt #define RA_USB_OTG_I2C_ACCESS 0x030
898 1.5 matt #define RA_USB_OTG_PHY_CTL 0x034
899 1.5 matt #define RA_USB_OTG_GPIO 0x038
900 1.5 matt #define RA_USB_OTG_GUID 0x03C
901 1.5 matt #define RA_USB_OTG_SNPSID 0x040
902 1.5 matt #define RA_USB_OTG_HWCFG1 0x044
903 1.5 matt #define RA_USB_OTG_HWCFG2 0x048
904 1.5 matt #define RA_USB_OTG_HWCFG3 0x04C
905 1.5 matt #define RA_USB_OTG_HWCFG4 0x050
906 1.2 matt #define RA_USB_OTG_HC_TX_FIFO_SZ 0x100
907 1.2 matt #define RA_USB_OTG_DV_TX_FIFO_SZ 0x104
908 1.5 matt #define RA_USB_OTG_HC_CFG 0x400
909 1.2 matt #define RA_USB_OTG_HC_FRM_INTRVL 0x404
910 1.2 matt #define RA_USB_OTG_HC_FRM_NUM 0x408
911 1.2 matt #define RA_USB_OTG_HC_TX_STAT 0x410
912 1.5 matt #define RA_USB_OTG_HC_INT 0x414
913 1.2 matt #define RA_USB_OTG_HC_INT_MASK 0x418
914 1.5 matt #define RA_USB_OTG_HC_PORT 0x440
915 1.2 matt #define RA_USB_OTG_HC_CH_CFG 0x500
916 1.2 matt #define RA_USB_OTG_HC_CH_SPLT 0x504
917 1.2 matt #define RA_USB_OTG_HC_CH_INT 0x508
918 1.2 matt #define RA_USB_OTG_HC_CH_INT_MASK 0x50C
919 1.2 matt #define RA_USB_OTG_HC_CH_XFER 0x510
920 1.2 matt #define RA_USB_OTG_HC_CH_DMA_ADDR 0x514
921 1.5 matt #define RA_USB_OTG_DV_CFG 0x800
922 1.5 matt #define RA_USB_OTG_DV_CTL 0x804
923 1.5 matt #define RA_USB_OTG_DV_STAT 0x808
924 1.2 matt #define RA_USB_OTG_DV_IN_INT_MASK 0x810
925 1.2 matt #define RA_USB_OTG_DV_OUT_INT_MASK 0x814
926 1.2 matt #define RA_USB_OTG_DV_ALL_INT 0x818
927 1.2 matt #define RA_USB_OTG_DV_EP_INT_MASK 0x81c
928 1.2 matt #define RA_USB_OTG_DV_IN_SEQ_RQ1 0x820
929 1.2 matt #define RA_USB_OTG_DV_IN_SEQ_RQ2 0x824
930 1.2 matt #define RA_USB_OTG_DV_IN_SEQ_RQ3 0x830
931 1.2 matt #define RA_USB_OTG_DV_IN_SEQ_RQ4 0x834
932 1.2 matt #define RA_USB_OTG_DV_VBUS_DISCH 0x828
933 1.2 matt #define RA_USB_OTG_DV_VBUS_PULSE 0x82c
934 1.2 matt #define RA_USB_OTG_DV_THRESH_CTL 0x830
935 1.2 matt #define RA_USB_OTG_DV_IN_FIFO_INT 0x834
936 1.2 matt #define RA_USB_OTG_DV_IN0_CTL 0x900
937 1.2 matt
938 1.5 matt #define OTG_OTG_CNTRL_B_SESS_VALID __BIT(19)
939 1.5 matt #define OTG_OTG_CNTRL_A_SESS_VALID __BIT(18)
940 1.5 matt #define OTG_OTG_CNTRL_DEBOUNCE_SHORT __BIT(17)
941 1.5 matt #define OTG_OTG_CNTRL_CONNID_STATUS __BIT(16)
942 1.5 matt #define OTG_OTG_CNTRL_DV_HNP_EN __BIT(11)
943 1.5 matt #define OTG_OTG_CNTRL_HC_SET_HNP_EN __BIT(10)
944 1.5 matt #define OTG_OTG_CNTRL_HNP_REQ __BIT(9)
945 1.5 matt #define OTG_OTG_CNTRL_HNP_SUCCESS __BIT(8)
946 1.5 matt #define OTG_OTG_CNTRL_SESS_REQ __BIT(1)
947 1.5 matt #define OTG_OTG_CNTRL_SESS_REQ_SUCCESS __BIT(0)
948 1.5 matt #define OTG_OTG_INT_DEBOUNCE_DONE __BIT(19)
949 1.5 matt #define OTG_OTG_INT_ADEV_TIMEOUT __BIT(18)
950 1.5 matt #define OTG_OTG_INT_HOST_NEG_DETECT __BIT(17)
951 1.5 matt #define OTG_OTG_INT_HOST_NEG_STATUS __BIT(9)
952 1.5 matt #define OTG_OTG_INT_SESSION_REQ_STATUS __BIT(8)
953 1.5 matt #define OTG_OTG_INT_SESSION_END_STATUS __BIT(2)
954 1.5 matt #define OTG_AHB_CFG_TX_PFIFO_EMPTY_INT_EN __BIT(8)
955 1.5 matt #define OTG_AHB_CFG_TX_NPFIFO_EMPTY_INT_EN __BIT(7)
956 1.5 matt #define OTG_AHB_CFG_DMA_EN __BIT(5)
957 1.5 matt #define OTG_AHB_CFG_BURST(x) (((x) & 0xf) << 1)
958 1.2 matt #define OTG_AHB_CFG_BURST_SINGLE 0
959 1.2 matt #define OTG_AHB_CFG_BURST_INCR 1
960 1.2 matt #define OTG_AHB_CFG_BURST_INCR4 3
961 1.2 matt #define OTG_AHB_CFG_BURST_INCR8 5
962 1.2 matt #define OTG_AHB_CFG_BURST_INCR16 7
963 1.5 matt #define OTG_AHB_CFG_GLOBAL_INT_EN __BIT(0)
964 1.5 matt #define OTG_CFG_CORRUPT_TX __BIT(31)
965 1.5 matt #define OTG_CFG_FORCE_DEVICE __BIT(30)
966 1.5 matt #define OTG_CFG_FORCE_HOST __BIT(29)
967 1.5 matt #define OTG_CFG_ULPI_EXT_VBUS_IND_SEL __BIT(22)
968 1.5 matt #define OTG_CFG_ULPI_EXT_VBUS_IND __BIT(21)
969 1.5 matt #define OTG_CFG_ULPI_EXT_VBUS_DRV __BIT(20)
970 1.5 matt #define OTG_CFG_ULPI_CLOCK_SUSPEND __BIT(19)
971 1.5 matt #define OTG_CFG_ULPI_AUTO_RESUME __BIT(18)
972 1.5 matt #define OTG_CFG_ULPI_FS_LS_SEL __BIT(17)
973 1.5 matt #define OTG_CFG_UTMI_I2C_SEL __BIT(16)
974 1.2 matt #define OTG_CFG_TURNAROUND_TIME(x) (((x) & 0xf) << 10)
975 1.5 matt #define OTG_CFG_HNP_CAP __BIT(9)
976 1.5 matt #define OTG_CFG_SRP_CAP __BIT(8)
977 1.5 matt #define OTG_CFG_ULPI_DDR_SEL __BIT(7)
978 1.5 matt #define OTG_CFG_HS_PHY_SEL __BIT(6)
979 1.5 matt #define OTG_CFG_FS_IF_SEL __BIT(5)
980 1.5 matt #define OTG_CFG_ULPI_UTMI_SEL __BIT(4)
981 1.5 matt #define OTG_CFG_PHY_IF __BIT(3)
982 1.5 matt #define OTG_CFG_TIMEOUT(x) (((x) & 0x7) << 0)
983 1.5 matt #define OTG_RST_AHB_IDLE __BIT(31)
984 1.5 matt #define OTG_RST_DMA_ACTIVE __BIT(30)
985 1.5 matt #define OTG_RST_TXQ_TO_FLUSH(x) (((x) & 0x1f) << 6)
986 1.5 matt #define OTG_RST_TXQ_FLUSH_ALL 0x10
987 1.5 matt #define OTG_RST_TXQ_FLUSH __BIT(5)
988 1.5 matt #define OTG_RST_RXQ_FLUSH __BIT(4)
989 1.5 matt #define OTG_RST_INQ_FLUSH __BIT(3)
990 1.5 matt #define OTG_RST_HC_FRAME __BIT(2)
991 1.5 matt #define OTG_RST_AHB __BIT(1)
992 1.5 matt #define OTG_RST_CORE __BIT(0)
993 1.5 matt #define OTG_INT_RESUME __BIT(31)
994 1.5 matt #define OTG_INT_SESSION_REQ __BIT(30)
995 1.5 matt #define OTG_INT_DISCONNECT __BIT(29)
996 1.5 matt #define OTG_INT_CONNID_STATUS __BIT(28)
997 1.5 matt #define OTG_INT_PTX_EMPTY __BIT(26)
998 1.5 matt #define OTG_INT_HOST_CHANNEL __BIT(25)
999 1.5 matt #define OTG_INT_PORT_STATUS __BIT(24)
1000 1.5 matt #define OTG_INT_DMA_FETCH_SUSPEND __BIT(22)
1001 1.5 matt #define OTG_INT_INCOMPLETE_PERIODIC __BIT(21)
1002 1.5 matt #define OTG_INT_INCOMPLETE_ISOC __BIT(20)
1003 1.5 matt #define OTG_INT_DV_OUT_EP __BIT(19)
1004 1.5 matt #define OTG_INT_DV_IN_EP __BIT(18)
1005 1.5 matt #define OTG_INT_DV_EP_MISMATCH __BIT(17)
1006 1.5 matt #define OTG_INT_DV_PERIODIC_END __BIT(15)
1007 1.5 matt #define OTG_INT_DV_ISOC_OUT_DROP __BIT(14)
1008 1.5 matt #define OTG_INT_DV_ENUM_COMPLETE __BIT(13)
1009 1.5 matt #define OTG_INT_DV_USB_RESET __BIT(12)
1010 1.5 matt #define OTG_INT_DV_USB_SUSPEND __BIT(11)
1011 1.5 matt #define OTG_INT_DV_USB_EARLY_SUSPEND __BIT(10)
1012 1.5 matt #define OTG_INT_I2C __BIT(9)
1013 1.5 matt #define OTG_INT_ULPI_CARKIT __BIT(8)
1014 1.5 matt #define OTG_INT_DV_OUT_NAK_EFFECTIVE __BIT(7)
1015 1.5 matt #define OTG_INT_DV_IN_NAK_EFFECTIVE __BIT(6)
1016 1.5 matt #define OTG_INT_NPTX_EMPTY __BIT(5)
1017 1.5 matt #define OTG_INT_RX_FIFO __BIT(4)
1018 1.5 matt #define OTG_INT_SOF __BIT(3)
1019 1.5 matt #define OTG_INT_OTG __BIT(2)
1020 1.5 matt #define OTG_INT_MODE_MISMATCH __BIT(1)
1021 1.5 matt #define OTG_INT_MODE __BIT(0)
1022 1.2 matt #define USB_OTG_SNPSID_CORE_REV_2_00 0x4F542000
1023 1.5 matt #define OTG_HC_CFG_FORCE_NO_HS __BIT(2)
1024 1.2 matt #define OTG_HC_CFG_FSLS_CLK_SEL(x) (((x) & 0x3) << 0)
1025 1.5 matt #define OTG_HC_CFG_FS_CLK_3060 0
1026 1.5 matt #define OTG_HC_CFG_FS_CLK_48 1
1027 1.5 matt #define OTG_HC_CFG_LS_CLK_3060 0
1028 1.5 matt #define OTG_HC_CFG_LS_CLK_48 1
1029 1.5 matt #define OTG_HC_CFG_LS_CLK_6 2
1030 1.5 matt #define USB_OTG_HC_FRM_NUM(x) (x & 0x3fff)
1031 1.5 matt #define USB_OTG_HC_FRM_REM(x) (x >> 16)
1032 1.5 matt #define USB_OTG_HC_PORT_SPEED(x) (((x) >> 17) & 0x3)
1033 1.5 matt #define USB_OTG_HC_PORT_SPEED_HS 0
1034 1.5 matt #define USB_OTG_HC_PORT_SPEED_FS 1
1035 1.5 matt #define USB_OTG_HC_PORT_SPEED_LS 2
1036 1.5 matt #define USB_OTG_HC_PORT_TEST(x) (((x) & 0xf) << 13)
1037 1.2 matt #define USB_OTG_HC_PORT_TEST_DISABLED 0
1038 1.2 matt #define USB_OTG_HC_PORT_TEST_J_MODE 1
1039 1.2 matt #define USB_OTG_HC_PORT_TEST_K_MODE 2
1040 1.2 matt #define USB_OTG_HC_PORT_TEST_NAK_MODE 3
1041 1.2 matt #define USB_OTG_HC_PORT_TEST_PKT_MODE 4
1042 1.2 matt #define USB_OTG_HC_PORT_TEST_FORCE_MODE 5
1043 1.5 matt #define USB_OTG_HC_PORT_POWER __BIT(12)
1044 1.5 matt #define USB_OTG_HC_PORT_LINE_STAT (((x) >> 10) & 0x3)
1045 1.2 matt #define USB_OTG_HC_PORT_LINE_STAT_DP 1
1046 1.2 matt #define USB_OTG_HC_PORT_LINE_STAT_DM 3
1047 1.5 matt #define USB_OTG_HC_PORT_RESET __BIT(8)
1048 1.5 matt #define USB_OTG_HC_PORT_SUSPEND __BIT(7)
1049 1.5 matt #define USB_OTG_HC_PORT_RESUME __BIT(6)
1050 1.5 matt #define USB_OTG_HC_PORT_OVCURR_CHANGE __BIT(5)
1051 1.5 matt #define USB_OTG_HC_PORT_OVCURR __BIT(4)
1052 1.5 matt #define USB_OTG_HC_PORT_ENABLE_CHANGE __BIT(3)
1053 1.5 matt #define USB_OTG_HC_PORT_ENABLE __BIT(2)
1054 1.5 matt #define USB_OTG_HC_PORT_CONNECT_CHANGE __BIT(1)
1055 1.5 matt #define USB_OTG_HC_PORT_STATUS __BIT(0)
1056 1.5 matt #define USB_OTG_HC_CH_CFG_ENABLE __BIT(31)
1057 1.5 matt #define USB_OTG_HC_CH_CFG_DISABLE __BIT(30)
1058 1.5 matt #define USB_OTG_HC_CH_CFG_ODD_FRAME __BIT(29)
1059 1.2 matt #define USB_OTG_HC_CH_CFG_DEV_ADDR(x) (((x) & 0x7f) << 22)
1060 1.2 matt #define USB_OTG_HC_CH_CFG_MULTI_CNT(x) (((x) & 0x3) << 20)
1061 1.2 matt #define USB_OTG_HC_CH_CFG_EP_TYPE(x) (((x) & 0x3) << 18)
1062 1.2 matt #define USB_OTG_HC_CH_CFG_EP_TYPE_CTRL 0
1063 1.2 matt #define USB_OTG_HC_CH_CFG_EP_TYPE_ISOC 1
1064 1.2 matt #define USB_OTG_HC_CH_CFG_EP_TYPE_BULK 2
1065 1.2 matt #define USB_OTG_HC_CH_CFG_EP_TYPE_INTR 3
1066 1.5 matt #define USB_OTG_HC_CH_CFG_LS __BIT(17)
1067 1.2 matt #define USB_OTG_HC_CH_CFG_EP_DIR(x) (((x) & 0x1) << 15)
1068 1.2 matt #define USB_OTG_HC_CH_CFG_EP_DIR_OUT 0
1069 1.2 matt #define USB_OTG_HC_CH_CFG_EP_DIR_IN 1
1070 1.2 matt #define USB_OTG_HC_CH_CFG_EP_NUM(x) (((x) & 0xf) << 11)
1071 1.2 matt #define USB_OTG_HC_CH_CFG_MAX_PKT_SZ(x) (((x) & 0x7ff) << 0)
1072 1.5 matt #define USB_OTG_HC_CH_SPLT_EN __BIT(31)
1073 1.5 matt #define USB_OTG_HC_CH_SPLT_COMPLETE __BIT(16)
1074 1.2 matt #define USB_OTG_HC_CH_SPLT_POS(x) (((x) & 0x3) << 14)
1075 1.2 matt #define USB_OTG_HC_CH_SPLT_POS_MID 0
1076 1.2 matt #define USB_OTG_HC_CH_SPLT_POS_END 1
1077 1.2 matt #define USB_OTG_HC_CH_SPLT_POS_BEGIN 2
1078 1.2 matt #define USB_OTG_HC_CH_SPLT_POS_ALL 3
1079 1.2 matt #define USB_OTG_HC_CH_SPLT_HUB_ADDR(x) (((x) & 0x7f) << 7)
1080 1.2 matt #define USB_OTG_HC_CH_SPLT_PORT_ADDR(x) (((x) & 0x7f) << 0)
1081 1.5 matt #define USB_OTG_HC_CH_INT_ALL 0x7ff
1082 1.5 matt #define USB_OTG_HC_CH_INT_TOGGLE_ERROR __BIT(10)
1083 1.5 matt #define USB_OTG_HC_CH_INT_FRAME_OVERRUN __BIT(9)
1084 1.5 matt #define USB_OTG_HC_CH_INT_BABBLE_ERROR __BIT(8)
1085 1.5 matt #define USB_OTG_HC_CH_INT_XACT_ERROR __BIT(7)
1086 1.5 matt #define USB_OTG_HC_CH_INT_NYET __BIT(6)
1087 1.5 matt #define USB_OTG_HC_CH_INT_ACK __BIT(5)
1088 1.5 matt #define USB_OTG_HC_CH_INT_NAK __BIT(4)
1089 1.5 matt #define USB_OTG_HC_CH_INT_STALL __BIT(3)
1090 1.5 matt #define USB_OTG_HC_CH_INT_DMA_ERROR __BIT(2)
1091 1.5 matt #define USB_OTG_HC_CH_INT_HALTED __BIT(1)
1092 1.5 matt #define USB_OTG_HC_CH_INT_XFER_COMPLETE __BIT(0)
1093 1.5 matt #define USB_OTG_HC_CH_XFER_DO_PING __BIT(31)
1094 1.2 matt #define USB_OTG_HC_CH_WR_XFER_PID(x) (((x) & 0x3) << 29)
1095 1.2 matt #define USB_OTG_HC_CH_RD_XFER_PID(x) (((x) >> 29) & 0x3)
1096 1.2 matt #define USB_OTG_HC_CH_XFER_PID_DATA0 0
1097 1.2 matt #define USB_OTG_HC_CH_XFER_PID_DATA2 1
1098 1.2 matt #define USB_OTG_HC_CH_XFER_PID_DATA1 2
1099 1.2 matt #define USB_OTG_HC_CH_XFER_PID_SETUP 3
1100 1.2 matt #define USB_OTG_HC_CH_XFER_PID_MDATA 3
1101 1.2 matt #define USB_OTG_HC_CH_XFER_SET_PKT_CNT(x) (((x) & 0x3ff) << 19)
1102 1.2 matt #define USB_OTG_HC_CH_XFER_SET_BYTES(x) ((x) & 0x7ffff)
1103 1.2 matt #define USB_OTG_HC_CH_XFER_GET_PKT_CNT(x) (((x) >> 19) & 0x3ff)
1104 1.2 matt #define USB_OTG_HC_CH_XFER_GET_BYTES(x) ((x) & 0x7ffff)
1105 1.2 matt
1106 1.5 matt /* PCIe Registers - 0x10140000 */
1107 1.5 matt #define RA_PCI_PCICFG 0x0000
1108 1.5 matt #define PCICFG_P2P_BR_DEVNUM1 __BITS(23,20)
1109 1.5 matt #define PCICFG_P2P_BR_DEVNUM0 __BITS(19,16)
1110 1.5 matt #define PCICFG_PSIRST __BIT(1)
1111 1.5 matt #define RA_PCI_PCIINT 0x0008
1112 1.5 matt #define PCIINT_INT3 __BIT(21) // PCIe1 interrupt
1113 1.5 matt #define PCIINT_INT2 __BIT(20) // PCIe0 interrupt
1114 1.5 matt #define PCIINT_INT1 __BIT(19)
1115 1.5 matt #define PCIINT_INT0 __BIT(18)
1116 1.5 matt #define RA_PCI_PCIENA 0x000c
1117 1.5 matt #define RA_PCI_CFGADDR 0x0020
1118 1.5 matt #define CFGADDR_EXTREG __BITS(27,24)
1119 1.5 matt #define CFGADDR_BUS __BITS(23,16)
1120 1.5 matt #define CFGADDR_DEV __BITS(15,11)
1121 1.5 matt #define CFGADDR_FUN __BITS(10,8)
1122 1.5 matt #define CFGADDR_REG __BITS(7,0)
1123 1.5 matt #define RA_PCI_CFGDATA 0x0024
1124 1.5 matt #define RA_PCI_MEMBASE 0x0028
1125 1.5 matt #define MEMBASE_ADDR __BITS(31,16)
1126 1.5 matt #define RA_PCI_IOBASE 0x002c
1127 1.5 matt #define IOBASE_ADDR __BITS(31,16)
1128 1.5 matt #define RA_PCI_PHY0CFG 0x0090
1129 1.5 matt #define PHY0CFG_SPI_BUSY __BIT(31)
1130 1.5 matt #define PHY0CFG_SPI_WR __BIT(23)
1131 1.5 matt #define PHY0CFG_SPI_ADDR __BITS(15,8)
1132 1.5 matt #define PHY0CFG_SPI_DATA __BITS(7,0)
1133 1.5 matt
1134 1.5 matt /* PCIe0 RC Control Registers - 0x10142000 */
1135 1.5 matt #define RA_PCIE0_BAR0SETUP 0x0010
1136 1.5 matt #define BARSETUP_BARMSK __BITS(31,16)
1137 1.5 matt #define BARSETUP_BARENB __BIT(0)
1138 1.5 matt #define RA_PCIE0_BAR1SETUP 0x0014
1139 1.5 matt #define RA_PCIE0_IMBASEBAR0 0x0018
1140 1.5 matt #define IMBASEBAR0 __BITS(31,16)
1141 1.5 matt #define RA_PCIE0_ID 0x0010
1142 1.5 matt #define RA_PCIE0_CLASS 0x0014
1143 1.5 matt #define RA_PCIE0_SUBID 0x0018
1144 1.5 matt #define RA_PCIE0_STATUS 0x0018
1145 1.5 matt #define PCIE_STATUS_LINK_UP __BIT(0)
1146 1.5 matt
1147 1.2 matt #endif /* _RALINK_REG_H_ */
1148