1 1.16 thorpej /* $NetBSD: rmixl_pcie.c,v 1.16 2021/08/07 16:18:59 thorpej Exp $ */ 2 1.2 matt 3 1.2 matt /* 4 1.2 matt * Copyright (c) 2001 Wasabi Systems, Inc. 5 1.2 matt * All rights reserved. 6 1.2 matt * 7 1.2 matt * Written by Jason R. Thorpe for Wasabi Systems, Inc. 8 1.2 matt * 9 1.2 matt * Redistribution and use in source and binary forms, with or without 10 1.2 matt * modification, are permitted provided that the following conditions 11 1.2 matt * are met: 12 1.2 matt * 1. Redistributions of source code must retain the above copyright 13 1.2 matt * notice, this list of conditions and the following disclaimer. 14 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright 15 1.2 matt * notice, this list of conditions and the following disclaimer in the 16 1.2 matt * documentation and/or other materials provided with the distribution. 17 1.2 matt * 3. All advertising materials mentioning features or use of this software 18 1.2 matt * must display the following acknowledgement: 19 1.2 matt * This product includes software developed for the NetBSD Project by 20 1.2 matt * Wasabi Systems, Inc. 21 1.2 matt * 4. The name of Wasabi Systems, Inc. may not be used to endorse 22 1.2 matt * or promote products derived from this software without specific prior 23 1.2 matt * written permission. 24 1.2 matt * 25 1.2 matt * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND 26 1.2 matt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 27 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 28 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC 29 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 30 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 31 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 32 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 33 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 34 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 35 1.2 matt * POSSIBILITY OF SUCH DAMAGE. 36 1.2 matt */ 37 1.2 matt 38 1.2 matt /* 39 1.2 matt * PCI configuration support for RMI XLS SoC 40 1.2 matt */ 41 1.2 matt 42 1.2 matt #include <sys/cdefs.h> 43 1.16 thorpej __KERNEL_RCSID(0, "$NetBSD: rmixl_pcie.c,v 1.16 2021/08/07 16:18:59 thorpej Exp $"); 44 1.2 matt 45 1.2 matt #include "opt_pci.h" 46 1.2 matt #include "pci.h" 47 1.2 matt 48 1.2 matt #include <sys/cdefs.h> 49 1.2 matt 50 1.2 matt #include <sys/param.h> 51 1.8 matt #include <sys/bus.h> 52 1.8 matt #include <sys/cpu.h> 53 1.2 matt #include <sys/device.h> 54 1.2 matt #include <sys/extent.h> 55 1.8 matt #include <sys/intr.h> 56 1.8 matt #include <sys/kernel.h> /* for 'hz' */ 57 1.2 matt #include <sys/malloc.h> 58 1.8 matt #include <sys/systm.h> 59 1.2 matt 60 1.2 matt #include <uvm/uvm_extern.h> 61 1.2 matt 62 1.2 matt #include <mips/rmi/rmixlreg.h> 63 1.2 matt #include <mips/rmi/rmixlvar.h> 64 1.3 matt #include <mips/rmi/rmixl_intr.h> 65 1.2 matt #include <mips/rmi/rmixl_pcievar.h> 66 1.2 matt 67 1.2 matt #include <mips/rmi/rmixl_obiovar.h> 68 1.2 matt 69 1.2 matt #include <dev/pci/pcivar.h> 70 1.2 matt #include <dev/pci/pcidevs.h> 71 1.2 matt #include <dev/pci/pciconf.h> 72 1.2 matt 73 1.2 matt #ifdef PCI_NETBSD_CONFIGURE 74 1.2 matt #include <mips/cache.h> 75 1.2 matt #endif 76 1.2 matt 77 1.2 matt #ifdef PCI_DEBUG 78 1.2 matt int rmixl_pcie_debug = PCI_DEBUG; 79 1.2 matt # define DPRINTF(x) do { if (rmixl_pcie_debug) printf x ; } while (0) 80 1.2 matt #else 81 1.2 matt # define DPRINTF(x) 82 1.2 matt #endif 83 1.2 matt 84 1.2 matt #ifndef DDB 85 1.2 matt # define STATIC static 86 1.2 matt #else 87 1.2 matt # define STATIC 88 1.2 matt #endif 89 1.2 matt 90 1.2 matt 91 1.2 matt /* 92 1.2 matt * XLS PCIe Extended Configuration Registers 93 1.2 matt */ 94 1.2 matt #define RMIXL_PCIE_ECFG_UESR 0x104 /* Uncorrectable Error Status Reg */ 95 1.2 matt #define RMIXL_PCIE_ECFG_UEMR 0x108 /* Uncorrectable Error Mask Reg */ 96 1.2 matt #define RMIXL_PCIE_ECFG_UEVR 0x10c /* Uncorrectable Error seVerity Reg */ 97 1.2 matt #define PCIE_ECFG_UEVR_DFLT \ 98 1.2 matt (__BITS(18,17) | __BIT(31) | __BITS(5,4) | __BIT(0)) 99 1.2 matt #define PCIE_ECFG_UExR_RESV (__BITS(31,21) | __BITS(11,6) | __BITS(3,1)) 100 1.2 matt #define RMIXL_PCIE_ECFG_CESR 0x110 /* Correctable Error Status Reg */ 101 1.2 matt #define RMIXL_PCIE_ECFG_CEMR 0x114 /* Correctable Error Mask Reg */ 102 1.2 matt #define PCIE_ECFG_CExR_RESV (__BITS(31,14) | __BITS(11,9) | __BITS(5,1)) 103 1.2 matt #define RMIXL_PCIE_ECFG_ACCR 0x118 /* Adv. Capabilities Control Reg */ 104 1.2 matt #define RMIXL_PCIE_ECFG_HLRn(n) (0x11c + ((n) * 4)) /* Header Log Regs */ 105 1.2 matt #define RMIXL_PCIE_ECFG_RECR 0x12c /* Root Error Command Reg */ 106 1.2 matt #define PCIE_ECFG_RECR_RESV __BITS(31,3) 107 1.2 matt #define RMIXL_PCIE_ECFG_RESR 0x130 /* Root Error Status Reg */ 108 1.2 matt #define PCIE_ECFG_RESR_RESV __BITS(26,7) 109 1.2 matt #define RMIXL_PCIE_ECFG_ESI 0x134 /* Error Source Identification Reg */ 110 1.2 matt #define RMIXL_PCIE_ECFG_DSNCR 0x140 /* Dev Serial Number Capability Regs */ 111 1.2 matt 112 1.2 matt static const struct { 113 1.2 matt u_int offset; 114 1.2 matt u_int32_t rw1c; 115 1.2 matt } pcie_ecfg_errs_tab[] = { 116 1.2 matt { RMIXL_PCIE_ECFG_UESR, (__BITS(20,12) | __BIT(4)) }, 117 1.2 matt { RMIXL_PCIE_ECFG_CESR, (__BITS(20,12) | __BIT(4)) }, 118 1.2 matt { RMIXL_PCIE_ECFG_HLRn(0), 0 }, 119 1.2 matt { RMIXL_PCIE_ECFG_HLRn(1), 0 }, 120 1.2 matt { RMIXL_PCIE_ECFG_HLRn(2), 0 }, 121 1.2 matt { RMIXL_PCIE_ECFG_HLRn(3), 0 }, 122 1.2 matt { RMIXL_PCIE_ECFG_RESR, __BITS(6,0) }, 123 1.2 matt { RMIXL_PCIE_ECFG_ESI, 0 }, 124 1.2 matt }; 125 1.2 matt #define PCIE_ECFG_ERRS_OFFTAB_NENTRIES \ 126 1.2 matt (sizeof(pcie_ecfg_errs_tab)/sizeof(pcie_ecfg_errs_tab[0])) 127 1.2 matt 128 1.3 matt typedef struct rmixl_pcie_int_csr { 129 1.3 matt uint r0; 130 1.3 matt uint r1; 131 1.3 matt } rmixl_pcie_int_csr_t; 132 1.3 matt 133 1.3 matt static const rmixl_pcie_int_csr_t int_enb_offset[4] = { 134 1.3 matt { RMIXL_PCIE_LINK0_INT_ENABLE0, RMIXL_PCIE_LINK0_INT_ENABLE1 }, 135 1.3 matt { RMIXL_PCIE_LINK1_INT_ENABLE0, RMIXL_PCIE_LINK1_INT_ENABLE1 }, 136 1.3 matt { RMIXL_PCIE_LINK2_INT_ENABLE0, RMIXL_PCIE_LINK2_INT_ENABLE1 }, 137 1.3 matt { RMIXL_PCIE_LINK3_INT_ENABLE0, RMIXL_PCIE_LINK3_INT_ENABLE1 }, 138 1.3 matt }; 139 1.3 matt 140 1.3 matt static const rmixl_pcie_int_csr_t int_sts_offset[4] = { 141 1.3 matt { RMIXL_PCIE_LINK0_INT_STATUS0, RMIXL_PCIE_LINK0_INT_STATUS1 }, 142 1.3 matt { RMIXL_PCIE_LINK1_INT_STATUS0, RMIXL_PCIE_LINK1_INT_STATUS1 }, 143 1.3 matt { RMIXL_PCIE_LINK2_INT_STATUS0, RMIXL_PCIE_LINK2_INT_STATUS1 }, 144 1.3 matt { RMIXL_PCIE_LINK3_INT_STATUS0, RMIXL_PCIE_LINK3_INT_STATUS1 }, 145 1.3 matt }; 146 1.3 matt 147 1.3 matt static const u_int msi_enb_offset[4] = { 148 1.3 matt RMIXL_PCIE_LINK0_MSI_ENABLE, 149 1.3 matt RMIXL_PCIE_LINK1_MSI_ENABLE, 150 1.3 matt RMIXL_PCIE_LINK2_MSI_ENABLE, 151 1.3 matt RMIXL_PCIE_LINK3_MSI_ENABLE 152 1.3 matt }; 153 1.3 matt 154 1.3 matt #define RMIXL_PCIE_LINK_STATUS0_ERRORS __BITS(6,4) 155 1.3 matt #define RMIXL_PCIE_LINK_STATUS1_ERRORS __BITS(10,0) 156 1.3 matt #define RMIXL_PCIE_LINK_STATUS_ERRORS \ 157 1.3 matt ((((uint64_t)RMIXL_PCIE_LINK_STATUS1_ERRORS) << 32) | \ 158 1.3 matt (uint64_t)RMIXL_PCIE_LINK_STATUS0_ERRORS) 159 1.3 matt 160 1.3 matt #define RMIXL_PCIE_EVCNT(sc, link, bitno, cpu) \ 161 1.3 matt &(sc)->sc_evcnts[link][(bitno) * (ncpu) + (cpu)] 162 1.3 matt 163 1.2 matt static int rmixl_pcie_match(device_t, cfdata_t, void *); 164 1.2 matt static void rmixl_pcie_attach(device_t, device_t, void *); 165 1.2 matt static void rmixl_pcie_init(struct rmixl_pcie_softc *); 166 1.2 matt static void rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *); 167 1.10 chs static void rmixl_pcie_attach_hook(device_t, device_t, 168 1.2 matt struct pcibus_attach_args *); 169 1.2 matt static void rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *, uint32_t); 170 1.2 matt static void rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *, uint32_t); 171 1.2 matt static void rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *, uint32_t); 172 1.2 matt static void rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *, uint32_t); 173 1.2 matt static void rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *); 174 1.3 matt static void rmixl_pcie_intcfg(struct rmixl_pcie_softc *); 175 1.2 matt static void rmixl_pcie_errata(struct rmixl_pcie_softc *); 176 1.2 matt static void rmixl_conf_interrupt(void *, int, int, int, int, int *); 177 1.2 matt static int rmixl_pcie_bus_maxdevs(void *, int); 178 1.2 matt static pcitag_t rmixl_tag_to_ecfg(pcitag_t); 179 1.2 matt static pcitag_t rmixl_pcie_make_tag(void *, int, int, int); 180 1.2 matt static void rmixl_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *); 181 1.2 matt void rmixl_pcie_tag_print(const char *restrict, void *, pcitag_t, int, vaddr_t, u_long); 182 1.2 matt static int rmixl_pcie_conf_setup(struct rmixl_pcie_softc *, 183 1.2 matt pcitag_t, int *, bus_space_tag_t *, 184 1.2 matt bus_space_handle_t *); 185 1.2 matt static pcireg_t rmixl_pcie_conf_read(void *, pcitag_t, int); 186 1.2 matt static void rmixl_pcie_conf_write(void *, pcitag_t, int, pcireg_t); 187 1.2 matt 188 1.4 dyoung static int rmixl_pcie_intr_map(const struct pci_attach_args *, 189 1.2 matt pci_intr_handle_t *); 190 1.2 matt static const char * 191 1.11 christos rmixl_pcie_intr_string(void *, pci_intr_handle_t, char *, 192 1.11 christos size_t); 193 1.2 matt static const struct evcnt * 194 1.2 matt rmixl_pcie_intr_evcnt(void *, pci_intr_handle_t); 195 1.3 matt static pci_intr_handle_t 196 1.3 matt rmixl_pcie_make_pih(u_int, u_int, u_int); 197 1.3 matt static void rmixl_pcie_decompose_pih(pci_intr_handle_t, u_int *, u_int *, u_int *); 198 1.3 matt static void rmixl_pcie_intr_disestablish(void *, void *); 199 1.2 matt static void *rmixl_pcie_intr_establish(void *, pci_intr_handle_t, 200 1.2 matt int, int (*)(void *), void *); 201 1.3 matt static rmixl_pcie_link_intr_t * 202 1.3 matt rmixl_pcie_lip_add_1(rmixl_pcie_softc_t *, u_int, int, int); 203 1.3 matt static void rmixl_pcie_lip_free_callout(rmixl_pcie_link_intr_t *); 204 1.3 matt static void rmixl_pcie_lip_free(void *); 205 1.3 matt static int rmixl_pcie_intr(void *); 206 1.3 matt static void rmixl_pcie_link_error_intr(u_int, uint32_t, uint32_t); 207 1.2 matt #if defined(DEBUG) || defined(DDB) 208 1.2 matt int rmixl_pcie_error_check(void); 209 1.2 matt #endif 210 1.2 matt static int _rmixl_pcie_error_check(void *); 211 1.2 matt static int rmixl_pcie_error_intr(void *); 212 1.2 matt 213 1.2 matt 214 1.2 matt #define RMIXL_PCIE_CONCAT3(a,b,c) a ## b ## c 215 1.2 matt #define RMIXL_PCIE_BAR_INIT(reg, bar, size, align) { \ 216 1.2 matt struct extent *ext = rmixl_configuration.rc_phys_ex; \ 217 1.2 matt u_long region_start; \ 218 1.2 matt uint64_t ba; \ 219 1.2 matt int err; \ 220 1.2 matt \ 221 1.2 matt err = extent_alloc(ext, (size), (align), 0UL, EX_NOWAIT, \ 222 1.2 matt ®ion_start); \ 223 1.2 matt if (err != 0) \ 224 1.2 matt panic("%s: extent_alloc(%p, %#lx, %#lx, %#lx, %#x, %p)",\ 225 1.2 matt __func__, ext, size, align, 0UL, EX_NOWAIT, \ 226 1.2 matt ®ion_start); \ 227 1.2 matt ba = (uint64_t)region_start; \ 228 1.2 matt ba *= (1024 * 1024); \ 229 1.2 matt bar = RMIXL_PCIE_CONCAT3(RMIXL_PCIE_,reg,_BAR)(ba, 1); \ 230 1.2 matt DPRINTF(("PCIE %s BAR was not enabled by firmware\n" \ 231 1.2 matt "enabling %s at phys %#" PRIxBUSADDR ", size %lu MB\n", \ 232 1.2 matt __STRING(reg), __STRING(reg), ba, size)); \ 233 1.2 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_BRIDGE + \ 234 1.3 matt RMIXL_PCIE_CONCAT3(RMIXLS_SBC_PCIE_,reg,_BAR), bar); \ 235 1.2 matt bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + \ 236 1.3 matt RMIXL_PCIE_CONCAT3(RMIXLS_SBC_PCIE_,reg,_BAR)); \ 237 1.2 matt DPRINTF(("%s: %s BAR %#x\n", __func__, __STRING(reg), bar)); \ 238 1.2 matt } 239 1.2 matt 240 1.2 matt 241 1.2 matt #if defined(DEBUG) || defined(DDB) 242 1.2 matt static void *rmixl_pcie_v; 243 1.2 matt #endif 244 1.2 matt 245 1.2 matt CFATTACH_DECL_NEW(rmixl_pcie, sizeof(struct rmixl_pcie_softc), 246 1.2 matt rmixl_pcie_match, rmixl_pcie_attach, NULL, NULL); 247 1.2 matt 248 1.2 matt static int rmixl_pcie_found; 249 1.2 matt 250 1.2 matt static int 251 1.2 matt rmixl_pcie_match(device_t parent, cfdata_t cf, void *aux) 252 1.2 matt { 253 1.2 matt uint32_t r; 254 1.2 matt 255 1.3 matt /* 256 1.3 matt * PCIe interface exists on XLS chips only 257 1.3 matt */ 258 1.3 matt if (! cpu_rmixls(mips_options.mips_cpu)) 259 1.3 matt return 0; 260 1.3 matt 261 1.2 matt /* XXX 262 1.2 matt * for now there is only one PCIe Interface on chip 263 1.2 matt * this could change with furture RMI XL family designs 264 1.2 matt */ 265 1.2 matt if (rmixl_pcie_found) 266 1.2 matt return 0; 267 1.2 matt 268 1.2 matt /* read GPIO Reset Configuration register */ 269 1.2 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG); 270 1.2 matt r >>= 26; 271 1.2 matt r &= 3; 272 1.2 matt if (r != 0) 273 1.2 matt return 0; /* strapped for SRIO */ 274 1.2 matt 275 1.2 matt return 1; 276 1.2 matt } 277 1.2 matt 278 1.2 matt static void 279 1.2 matt rmixl_pcie_attach(device_t parent, device_t self, void *aux) 280 1.2 matt { 281 1.2 matt struct rmixl_pcie_softc *sc = device_private(self); 282 1.2 matt struct obio_attach_args *obio = aux; 283 1.2 matt struct rmixl_config *rcp = &rmixl_configuration; 284 1.2 matt struct pcibus_attach_args pba; 285 1.2 matt uint32_t bar; 286 1.2 matt 287 1.2 matt rmixl_pcie_found = 1; 288 1.2 matt sc->sc_dev = self; 289 1.2 matt 290 1.2 matt aprint_normal(" RMI XLS PCIe Interface\n"); 291 1.2 matt 292 1.3 matt mutex_init(&sc->sc_mutex, MUTEX_DEFAULT, IPL_HIGH); 293 1.3 matt 294 1.2 matt rmixl_pcie_lnkcfg(sc); 295 1.2 matt 296 1.3 matt rmixl_pcie_intcfg(sc); 297 1.3 matt 298 1.2 matt rmixl_pcie_errata(sc); 299 1.2 matt 300 1.2 matt sc->sc_29bit_dmat = obio->obio_29bit_dmat; 301 1.2 matt sc->sc_32bit_dmat = obio->obio_32bit_dmat; 302 1.2 matt sc->sc_64bit_dmat = obio->obio_64bit_dmat; 303 1.2 matt 304 1.3 matt sc->sc_tmsk = obio->obio_tmsk; 305 1.3 matt 306 1.2 matt /* 307 1.2 matt * get PCI config space base addr from SBC PCIe CFG BAR 308 1.2 matt * initialize it if necessary 309 1.2 matt */ 310 1.3 matt bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_CFG_BAR); 311 1.2 matt DPRINTF(("%s: PCIE_CFG_BAR %#x\n", __func__, bar)); 312 1.2 matt if ((bar & RMIXL_PCIE_CFG_BAR_ENB) == 0) { 313 1.2 matt u_long n = RMIXL_PCIE_CFG_SIZE / (1024 * 1024); 314 1.2 matt RMIXL_PCIE_BAR_INIT(CFG, bar, n, n); 315 1.2 matt } 316 1.3 matt rcp->rc_pci_cfg_pbase = (bus_addr_t)RMIXL_PCIE_CFG_BAR_TO_BA(bar); 317 1.3 matt rcp->rc_pci_cfg_size = (bus_size_t)RMIXL_PCIE_CFG_SIZE; 318 1.2 matt 319 1.2 matt /* 320 1.2 matt * get PCIE Extended config space base addr from SBC PCIe ECFG BAR 321 1.2 matt * initialize it if necessary 322 1.2 matt */ 323 1.3 matt bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_ECFG_BAR); 324 1.2 matt DPRINTF(("%s: PCIE_ECFG_BAR %#x\n", __func__, bar)); 325 1.2 matt if ((bar & RMIXL_PCIE_ECFG_BAR_ENB) == 0) { 326 1.2 matt u_long n = RMIXL_PCIE_ECFG_SIZE / (1024 * 1024); 327 1.2 matt RMIXL_PCIE_BAR_INIT(ECFG, bar, n, n); 328 1.2 matt } 329 1.3 matt rcp->rc_pci_ecfg_pbase = (bus_addr_t)RMIXL_PCIE_ECFG_BAR_TO_BA(bar); 330 1.3 matt rcp->rc_pci_ecfg_size = (bus_size_t)RMIXL_PCIE_ECFG_SIZE; 331 1.2 matt 332 1.2 matt /* 333 1.2 matt * get PCI MEM space base [addr, size] from SBC PCIe MEM BAR 334 1.2 matt * initialize it if necessary 335 1.2 matt */ 336 1.3 matt bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_MEM_BAR); 337 1.2 matt DPRINTF(("%s: PCIE_MEM_BAR %#x\n", __func__, bar)); 338 1.2 matt if ((bar & RMIXL_PCIE_MEM_BAR_ENB) == 0) { 339 1.2 matt u_long n = 256; /* 256 MB */ 340 1.2 matt RMIXL_PCIE_BAR_INIT(MEM, bar, n, n); 341 1.2 matt } 342 1.2 matt rcp->rc_pci_mem_pbase = (bus_addr_t)RMIXL_PCIE_MEM_BAR_TO_BA(bar); 343 1.2 matt rcp->rc_pci_mem_size = (bus_size_t)RMIXL_PCIE_MEM_BAR_TO_SIZE(bar); 344 1.2 matt 345 1.2 matt /* 346 1.2 matt * get PCI IO space base [addr, size] from SBC PCIe IO BAR 347 1.2 matt * initialize it if necessary 348 1.2 matt */ 349 1.3 matt bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_IO_BAR); 350 1.2 matt DPRINTF(("%s: PCIE_IO_BAR %#x\n", __func__, bar)); 351 1.2 matt if ((bar & RMIXL_PCIE_IO_BAR_ENB) == 0) { 352 1.2 matt u_long n = 32; /* 32 MB */ 353 1.2 matt RMIXL_PCIE_BAR_INIT(IO, bar, n, n); 354 1.2 matt } 355 1.2 matt rcp->rc_pci_io_pbase = (bus_addr_t)RMIXL_PCIE_IO_BAR_TO_BA(bar); 356 1.2 matt rcp->rc_pci_io_size = (bus_size_t)RMIXL_PCIE_IO_BAR_TO_SIZE(bar); 357 1.2 matt 358 1.2 matt /* 359 1.2 matt * initialize the PCI CFG, ECFG bus space tags 360 1.2 matt */ 361 1.3 matt rmixl_pci_cfg_bus_mem_init(&rcp->rc_pci_cfg_memt, rcp); 362 1.3 matt sc->sc_pci_cfg_memt = &rcp->rc_pci_cfg_memt; 363 1.2 matt 364 1.3 matt rmixl_pci_ecfg_bus_mem_init(&rcp->rc_pci_ecfg_memt, rcp); 365 1.3 matt sc->sc_pci_ecfg_memt = &rcp->rc_pci_ecfg_memt; 366 1.2 matt 367 1.2 matt /* 368 1.2 matt * initialize the PCI MEM and IO bus space tags 369 1.2 matt */ 370 1.3 matt rmixl_pci_bus_mem_init(&rcp->rc_pci_memt, rcp); 371 1.3 matt rmixl_pci_bus_io_init(&rcp->rc_pci_iot, rcp); 372 1.2 matt 373 1.2 matt /* 374 1.2 matt * initialize the extended configuration regs 375 1.2 matt */ 376 1.2 matt rmixl_pcie_init_ecfg(sc); 377 1.2 matt 378 1.2 matt /* 379 1.2 matt * initialize the PCI chipset tag 380 1.2 matt */ 381 1.2 matt rmixl_pcie_init(sc); 382 1.2 matt 383 1.2 matt /* 384 1.2 matt * attach the PCI bus 385 1.2 matt */ 386 1.2 matt memset(&pba, 0, sizeof(pba)); 387 1.2 matt pba.pba_memt = &rcp->rc_pci_memt; 388 1.2 matt pba.pba_iot = &rcp->rc_pci_iot; 389 1.3 matt pba.pba_dmat = sc->sc_32bit_dmat; 390 1.3 matt pba.pba_dmat64 = sc->sc_64bit_dmat; 391 1.2 matt pba.pba_pc = &sc->sc_pci_chipset; 392 1.2 matt pba.pba_bus = 0; 393 1.2 matt pba.pba_bridgetag = NULL; 394 1.2 matt pba.pba_intrswiz = 0; 395 1.2 matt pba.pba_intrtag = 0; 396 1.6 dyoung pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY | 397 1.2 matt PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY; 398 1.2 matt 399 1.16 thorpej config_found(self, &pba, pcibusprint, CFARGS_NONE); 400 1.2 matt } 401 1.2 matt 402 1.2 matt /* 403 1.2 matt * rmixl_pcie_lnkcfg_4xx - link configs for XLS4xx and XLS6xx 404 1.2 matt * use IO_AD[11] and IO_AD[10], observable in 405 1.2 matt * Bits[21:20] of the GPIO Reset Configuration register 406 1.2 matt */ 407 1.2 matt static void 408 1.2 matt rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr) 409 1.2 matt { 410 1.2 matt u_int index; 411 1.2 matt static const rmixl_pcie_lnkcfg_t lnktab_4xx[4][4] = { 412 1.2 matt {{ LCFG_EP, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}}, 413 1.2 matt {{ LCFG_RC, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}}, 414 1.2 matt {{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}}, 415 1.2 matt {{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}}, 416 1.2 matt }; 417 1.2 matt static const char *lnkstr_4xx[4] = { 418 1.3 matt "1EPx4", 419 1.3 matt "1RCx4", 420 1.3 matt "1EPx1, 3RCx1", 421 1.3 matt "4RCx1" 422 1.2 matt }; 423 1.2 matt index = (grcr >> 20) & 3; 424 1.2 matt ltp->ncfgs = 4; 425 1.2 matt ltp->cfg = lnktab_4xx[index]; 426 1.2 matt ltp->str = lnkstr_4xx[index]; 427 1.2 matt } 428 1.2 matt 429 1.2 matt /* 430 1.2 matt * rmixl_pcie_lnkcfg_408Lite - link configs for XLS408Lite and XLS04A 431 1.2 matt * use IO_AD[11] and IO_AD[10], observable in 432 1.2 matt * Bits[21:20] of the GPIO Reset Configuration register 433 1.2 matt */ 434 1.2 matt static void 435 1.2 matt rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *ltp, uint32_t grcr) 436 1.2 matt { 437 1.2 matt u_int index; 438 1.2 matt static const rmixl_pcie_lnkcfg_t lnktab_408Lite[4][2] = { 439 1.2 matt {{ LCFG_EP, 4}, {LCFG_NO, 0}}, 440 1.2 matt {{ LCFG_RC, 4}, {LCFG_NO, 0}}, 441 1.2 matt {{ LCFG_EP, 1}, {LCFG_RC, 1}}, 442 1.2 matt {{ LCFG_RC, 1}, {LCFG_RC, 1}}, 443 1.2 matt }; 444 1.2 matt static const char *lnkstr_408Lite[4] = { 445 1.3 matt "4EPx4", 446 1.3 matt "1RCx4", 447 1.3 matt "1EPx1, 1RCx1", 448 1.3 matt "2RCx1" 449 1.2 matt }; 450 1.2 matt 451 1.2 matt index = (grcr >> 20) & 3; 452 1.2 matt ltp->ncfgs = 2; 453 1.2 matt ltp->cfg = lnktab_408Lite[index]; 454 1.2 matt ltp->str = lnkstr_408Lite[index]; 455 1.2 matt } 456 1.2 matt 457 1.2 matt /* 458 1.2 matt * rmixl_pcie_lnkcfg_2xx - link configs for XLS2xx 459 1.2 matt * use IO_AD[10], observable in Bit[20] of the 460 1.2 matt * GPIO Reset Configuration register 461 1.2 matt */ 462 1.2 matt static void 463 1.2 matt rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr) 464 1.2 matt { 465 1.2 matt u_int index; 466 1.2 matt static const rmixl_pcie_lnkcfg_t lnktab_2xx[2][4] = { 467 1.2 matt {{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}}, 468 1.2 matt {{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}} 469 1.2 matt }; 470 1.2 matt static const char *lnkstr_2xx[2] = { 471 1.3 matt "1EPx1, 3RCx1", 472 1.3 matt "4RCx1", 473 1.2 matt }; 474 1.2 matt 475 1.2 matt index = (grcr >> 20) & 1; 476 1.2 matt ltp->ncfgs = 4; 477 1.2 matt ltp->cfg = lnktab_2xx[index]; 478 1.2 matt ltp->str = lnkstr_2xx[index]; 479 1.2 matt } 480 1.2 matt 481 1.2 matt /* 482 1.2 matt * rmixl_pcie_lnkcfg_1xx - link configs for XLS1xx 483 1.2 matt * use IO_AD[10], observable in Bit[20] of the 484 1.2 matt * GPIO Reset Configuration register 485 1.2 matt */ 486 1.2 matt static void 487 1.2 matt rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr) 488 1.2 matt { 489 1.2 matt u_int index; 490 1.2 matt static const rmixl_pcie_lnkcfg_t lnktab_1xx[2][2] = { 491 1.2 matt {{ LCFG_EP, 1}, {LCFG_RC, 1}}, 492 1.2 matt {{ LCFG_RC, 1}, {LCFG_RC, 1}} 493 1.2 matt }; 494 1.2 matt static const char *lnkstr_1xx[2] = { 495 1.3 matt "1EPx1, 1RCx1", 496 1.3 matt "2RCx1", 497 1.2 matt }; 498 1.2 matt 499 1.2 matt index = (grcr >> 20) & 1; 500 1.2 matt ltp->ncfgs = 2; 501 1.2 matt ltp->cfg = lnktab_1xx[index]; 502 1.2 matt ltp->str = lnkstr_1xx[index]; 503 1.2 matt } 504 1.2 matt 505 1.2 matt /* 506 1.2 matt * rmixl_pcie_lnkcfg - determine PCI Express Link Configuration 507 1.2 matt */ 508 1.2 matt static void 509 1.2 matt rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *sc) 510 1.2 matt { 511 1.2 matt uint32_t r; 512 1.2 matt 513 1.2 matt /* read GPIO Reset Configuration register */ 514 1.2 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG); 515 1.2 matt DPRINTF(("%s: GPIO RCR %#x\n", __func__, r)); 516 1.2 matt 517 1.3 matt switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) { 518 1.2 matt case MIPS_XLS104: 519 1.2 matt case MIPS_XLS108: 520 1.2 matt rmixl_pcie_lnkcfg_1xx(&sc->sc_pcie_lnktab, r); 521 1.2 matt break; 522 1.2 matt case MIPS_XLS204: 523 1.2 matt case MIPS_XLS208: 524 1.2 matt rmixl_pcie_lnkcfg_2xx(&sc->sc_pcie_lnktab, r); 525 1.2 matt break; 526 1.2 matt case MIPS_XLS404LITE: 527 1.2 matt case MIPS_XLS408LITE: 528 1.2 matt rmixl_pcie_lnkcfg_408Lite(&sc->sc_pcie_lnktab, r); 529 1.2 matt break; 530 1.2 matt case MIPS_XLS404: 531 1.2 matt case MIPS_XLS408: 532 1.2 matt case MIPS_XLS416: 533 1.2 matt case MIPS_XLS608: 534 1.2 matt case MIPS_XLS616: 535 1.2 matt /* 6xx uses same table as 4xx */ 536 1.2 matt rmixl_pcie_lnkcfg_4xx(&sc->sc_pcie_lnktab, r); 537 1.2 matt break; 538 1.2 matt default: 539 1.2 matt panic("%s: unknown RMI PRID IMPL", __func__); 540 1.2 matt } 541 1.2 matt 542 1.2 matt aprint_normal("%s: link config %s\n", 543 1.2 matt device_xname(sc->sc_dev), sc->sc_pcie_lnktab.str); 544 1.2 matt } 545 1.2 matt 546 1.3 matt /* 547 1.3 matt * rmixl_pcie_intcfg - init PCIe Link interrupt enables 548 1.3 matt */ 549 1.3 matt static void 550 1.3 matt rmixl_pcie_intcfg(struct rmixl_pcie_softc *sc) 551 1.3 matt { 552 1.3 matt int link; 553 1.3 matt size_t size; 554 1.3 matt rmixl_pcie_evcnt_t *ev; 555 1.3 matt 556 1.3 matt DPRINTF(("%s: disable all link interrupts\n", __func__)); 557 1.3 matt for (link=0; link < sc->sc_pcie_lnktab.ncfgs; link++) { 558 1.3 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r0, 559 1.3 matt RMIXL_PCIE_LINK_STATUS0_ERRORS); 560 1.3 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r1, 561 1.3 matt RMIXL_PCIE_LINK_STATUS1_ERRORS); 562 1.3 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + msi_enb_offset[link], 0); 563 1.3 matt sc->sc_link_intr[link] = NULL; 564 1.3 matt 565 1.3 matt /* 566 1.3 matt * allocate per-cpu, per-pin interrupt event counters 567 1.3 matt */ 568 1.3 matt size = ncpu * PCI_INTERRUPT_PIN_MAX * sizeof(rmixl_pcie_evcnt_t); 569 1.13 chs ev = malloc(size, M_DEVBUF, M_WAITOK); 570 1.3 matt sc->sc_evcnts[link] = ev; 571 1.3 matt for (int pin=PCI_INTERRUPT_PIN_A; pin <= PCI_INTERRUPT_PIN_MAX; pin++) { 572 1.3 matt for (int cpu=0; cpu < ncpu; cpu++) { 573 1.3 matt ev = RMIXL_PCIE_EVCNT(sc, link, pin - 1, cpu); 574 1.3 matt snprintf(ev->name, sizeof(ev->name), 575 1.3 matt "cpu%d, link %d, pin %d", cpu, link, pin); 576 1.3 matt evcnt_attach_dynamic(&ev->evcnt, EVCNT_TYPE_INTR, 577 1.3 matt NULL, "rmixl_pcie", ev->name); 578 1.3 matt } 579 1.3 matt } 580 1.3 matt } 581 1.3 matt } 582 1.3 matt 583 1.2 matt static void 584 1.2 matt rmixl_pcie_errata(struct rmixl_pcie_softc *sc) 585 1.2 matt { 586 1.3 matt const mips_prid_t cpu_id = mips_options.mips_cpu_id; 587 1.2 matt u_int rev; 588 1.2 matt u_int lanes; 589 1.2 matt bool e391 = false; 590 1.2 matt 591 1.2 matt /* 592 1.2 matt * 3.9.1 PCIe Link-0 Registers Reset to Incorrect Values 593 1.2 matt * check if it allies to this CPU implementation and revision 594 1.2 matt */ 595 1.2 matt rev = MIPS_PRID_REV(cpu_id); 596 1.2 matt switch (MIPS_PRID_IMPL(cpu_id)) { 597 1.2 matt case MIPS_XLS104: 598 1.2 matt case MIPS_XLS108: 599 1.2 matt break; 600 1.2 matt case MIPS_XLS204: 601 1.2 matt case MIPS_XLS208: 602 1.2 matt /* stepping A0 is affected */ 603 1.2 matt if (rev == 0) 604 1.2 matt e391 = true; 605 1.2 matt break; 606 1.2 matt case MIPS_XLS404LITE: 607 1.2 matt case MIPS_XLS408LITE: 608 1.2 matt break; 609 1.2 matt case MIPS_XLS404: 610 1.2 matt case MIPS_XLS408: 611 1.2 matt case MIPS_XLS416: 612 1.2 matt /* steppings A0 and A1 are affected */ 613 1.2 matt if ((rev == 0) || (rev == 1)) 614 1.2 matt e391 = true; 615 1.2 matt break; 616 1.2 matt case MIPS_XLS608: 617 1.2 matt case MIPS_XLS616: 618 1.2 matt break; 619 1.2 matt default: 620 1.2 matt panic("unknown RMI PRID IMPL"); 621 1.2 matt } 622 1.2 matt 623 1.2 matt /* 624 1.2 matt * for XLS we only need to check entry #0 625 1.2 matt * this may need to change for later XL family chips 626 1.2 matt */ 627 1.2 matt lanes = sc->sc_pcie_lnktab.cfg[0].lanes; 628 1.2 matt 629 1.2 matt if ((e391 != false) && ((lanes == 2) || (lanes == 4))) { 630 1.2 matt /* 631 1.2 matt * attempt work around for errata 3.9.1 632 1.2 matt * "PCIe Link-0 Registers Reset to Incorrect Values" 633 1.2 matt * the registers are write-once: if the firmware already wrote, 634 1.2 matt * then our writes are ignored; hope they did it right. 635 1.2 matt */ 636 1.2 matt uint32_t queuectrl; 637 1.2 matt uint32_t bufdepth; 638 1.2 matt #ifdef DIAGNOSTIC 639 1.2 matt uint32_t r; 640 1.2 matt #endif 641 1.2 matt 642 1.2 matt aprint_normal("%s: attempt work around for errata 3.9.1", 643 1.2 matt device_xname(sc->sc_dev)); 644 1.2 matt if (lanes == 4) { 645 1.2 matt queuectrl = 0x00018074; 646 1.2 matt bufdepth = 0x001901D1; 647 1.2 matt } else { 648 1.2 matt queuectrl = 0x00018036; 649 1.2 matt bufdepth = 0x001900D9; 650 1.2 matt } 651 1.2 matt 652 1.2 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE + 653 1.2 matt RMIXL_VC0_POSTED_RX_QUEUE_CTRL, queuectrl); 654 1.2 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE + 655 1.2 matt RMIXL_VC0_POSTED_BUFFER_DEPTH, bufdepth); 656 1.2 matt 657 1.2 matt #ifdef DIAGNOSTIC 658 1.2 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE + 659 1.2 matt RMIXL_VC0_POSTED_RX_QUEUE_CTRL); 660 1.2 matt printf("\nVC0_POSTED_RX_QUEUE_CTRL %#x\n", r); 661 1.2 matt 662 1.2 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE + 663 1.2 matt RMIXL_VC0_POSTED_BUFFER_DEPTH); 664 1.2 matt printf("VC0_POSTED_BUFFER_DEPTH %#x\n", r); 665 1.2 matt #endif 666 1.2 matt } 667 1.2 matt } 668 1.2 matt 669 1.2 matt static void 670 1.2 matt rmixl_pcie_init(struct rmixl_pcie_softc *sc) 671 1.2 matt { 672 1.2 matt pci_chipset_tag_t pc = &sc->sc_pci_chipset; 673 1.2 matt #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE) 674 1.14 thorpej struct pciconf_resources *pcires; 675 1.2 matt #endif 676 1.2 matt 677 1.2 matt pc->pc_conf_v = (void *)sc; 678 1.2 matt pc->pc_attach_hook = rmixl_pcie_attach_hook; 679 1.2 matt pc->pc_bus_maxdevs = rmixl_pcie_bus_maxdevs; 680 1.2 matt pc->pc_make_tag = rmixl_pcie_make_tag; 681 1.2 matt pc->pc_decompose_tag = rmixl_pcie_decompose_tag; 682 1.2 matt pc->pc_conf_read = rmixl_pcie_conf_read; 683 1.2 matt pc->pc_conf_write = rmixl_pcie_conf_write; 684 1.2 matt 685 1.2 matt pc->pc_intr_v = (void *)sc; 686 1.2 matt pc->pc_intr_map = rmixl_pcie_intr_map; 687 1.2 matt pc->pc_intr_string = rmixl_pcie_intr_string; 688 1.2 matt pc->pc_intr_evcnt = rmixl_pcie_intr_evcnt; 689 1.2 matt pc->pc_intr_establish = rmixl_pcie_intr_establish; 690 1.2 matt pc->pc_intr_disestablish = rmixl_pcie_intr_disestablish; 691 1.2 matt pc->pc_conf_interrupt = rmixl_conf_interrupt; 692 1.2 matt 693 1.2 matt #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE) 694 1.2 matt /* 695 1.2 matt * Configure the PCI bus. 696 1.2 matt */ 697 1.2 matt struct rmixl_config *rcp = &rmixl_configuration; 698 1.2 matt 699 1.14 thorpej aprint_normal_dev(sc->sc_dev, "configuring PCI bus\n"); 700 1.2 matt 701 1.14 thorpej pcires = pciconf_resource_init(); 702 1.2 matt 703 1.14 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_IO, 704 1.14 thorpej rcp->rc_pci_io_pbase, rcp->rc_pci_io_size); 705 1.14 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM, 706 1.14 thorpej rcp->rc_pci_mem_pbase, rcp->rc_pci_mem_size); 707 1.14 thorpej 708 1.14 thorpej pci_configure_bus(pc, pcires, 0, 709 1.3 matt mips_cache_info.mci_dcache_align); 710 1.2 matt 711 1.14 thorpej pciconf_resource_fini(pcires); 712 1.2 matt #endif 713 1.2 matt } 714 1.2 matt 715 1.2 matt static void 716 1.2 matt rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *sc) 717 1.2 matt { 718 1.2 matt void *v; 719 1.2 matt pcitag_t tag; 720 1.2 matt pcireg_t r; 721 1.2 matt 722 1.2 matt v = sc; 723 1.2 matt tag = rmixl_pcie_make_tag(v, 0, 0, 0); 724 1.2 matt 725 1.2 matt #ifdef PCI_DEBUG 726 1.2 matt int i, offset; 727 1.2 matt static const int offtab[] = 728 1.2 matt { 0, 4, 8, 0xc, 0x10, 0x14, 0x18, 0x1c, 729 1.2 matt 0x2c, 0x30, 0x34 }; 730 1.2 matt for (i=0; i < sizeof(offtab)/sizeof(offtab[0]); i++) { 731 1.2 matt offset = 0x100 + offtab[i]; 732 1.2 matt r = rmixl_pcie_conf_read(v, tag, offset); 733 1.2 matt printf("%s: %#x: %#x\n", __func__, offset, r); 734 1.2 matt } 735 1.2 matt #endif 736 1.2 matt r = rmixl_pcie_conf_read(v, tag, 0x100); 737 1.2 matt if (r == -1) 738 1.2 matt return; /* cannot access */ 739 1.2 matt 740 1.2 matt /* check pre-existing uncorrectable errs */ 741 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UESR); 742 1.2 matt r &= ~PCIE_ECFG_UExR_RESV; 743 1.2 matt if (r != 0) 744 1.2 matt panic("%s: Uncorrectable Error Status: %#x\n", 745 1.2 matt __func__, r); 746 1.2 matt 747 1.2 matt /* unmask all uncorrectable errs */ 748 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEMR); 749 1.2 matt r &= ~PCIE_ECFG_UExR_RESV; 750 1.2 matt rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r); 751 1.2 matt 752 1.2 matt /* ensure default uncorrectable err severity confniguration */ 753 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEVR); 754 1.2 matt r &= ~PCIE_ECFG_UExR_RESV; 755 1.2 matt r |= PCIE_ECFG_UEVR_DFLT; 756 1.2 matt rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEVR, r); 757 1.2 matt 758 1.2 matt /* check pre-existing correctable errs */ 759 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CESR); 760 1.2 matt r &= ~PCIE_ECFG_CExR_RESV; 761 1.2 matt #ifdef DIAGNOSTIC 762 1.2 matt if (r != 0) 763 1.2 matt aprint_normal("%s: Correctable Error Status: %#x\n", 764 1.2 matt device_xname(sc->sc_dev), r); 765 1.2 matt #endif 766 1.2 matt 767 1.2 matt /* unmask all correctable errs */ 768 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CEMR); 769 1.2 matt r &= ~PCIE_ECFG_CExR_RESV; 770 1.2 matt rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r); 771 1.2 matt 772 1.2 matt /* check pre-existing Root Error Status */ 773 1.2 matt r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_RESR); 774 1.2 matt r &= ~PCIE_ECFG_RESR_RESV; 775 1.2 matt if (r != 0) 776 1.2 matt panic("%s: Root Error Status: %#x\n", __func__, r); 777 1.2 matt /* XXX TMP FIXME */ 778 1.2 matt 779 1.2 matt /* enable all Root errs */ 780 1.2 matt r = (pcireg_t)(~PCIE_ECFG_RECR_RESV); 781 1.2 matt rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_RECR, r); 782 1.2 matt 783 1.3 matt /* 784 1.3 matt * establish ISR for PCIE Fatal Error interrupt 785 1.3 matt * - for XLS4xxLite, XLS2xx, XLS1xx only 786 1.3 matt */ 787 1.3 matt switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) { 788 1.3 matt case MIPS_XLS104: 789 1.3 matt case MIPS_XLS108: 790 1.3 matt case MIPS_XLS204: 791 1.3 matt case MIPS_XLS208: 792 1.3 matt case MIPS_XLS404LITE: 793 1.3 matt case MIPS_XLS408LITE: 794 1.3 matt sc->sc_fatal_ih = rmixl_intr_establish(29, sc->sc_tmsk, 795 1.3 matt IPL_HIGH, RMIXL_TRIG_LEVEL, RMIXL_POLR_HIGH, 796 1.3 matt rmixl_pcie_error_intr, v, false); 797 1.3 matt break; 798 1.3 matt default: 799 1.3 matt break; 800 1.3 matt } 801 1.2 matt 802 1.2 matt #if defined(DEBUG) || defined(DDB) 803 1.2 matt rmixl_pcie_v = v; 804 1.2 matt #endif 805 1.2 matt } 806 1.2 matt 807 1.2 matt void 808 1.2 matt rmixl_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline) 809 1.2 matt { 810 1.2 matt DPRINTF(("%s: %p, %d, %d, %d, %d, %p\n", 811 1.2 matt __func__, v, bus, dev, ipin, swiz, iline)); 812 1.2 matt } 813 1.2 matt 814 1.2 matt void 815 1.10 chs rmixl_pcie_attach_hook(device_t parent, device_t self, 816 1.2 matt struct pcibus_attach_args *pba) 817 1.2 matt { 818 1.2 matt DPRINTF(("%s: pba_bus %d, pba_bridgetag %p, pc_conf_v %p\n", 819 1.2 matt __func__, pba->pba_bus, pba->pba_bridgetag, 820 1.2 matt pba->pba_pc->pc_conf_v)); 821 1.2 matt } 822 1.2 matt 823 1.2 matt int 824 1.2 matt rmixl_pcie_bus_maxdevs(void *v, int busno) 825 1.2 matt { 826 1.2 matt return (32); /* XXX depends on the family of XLS SoC */ 827 1.2 matt } 828 1.2 matt 829 1.2 matt /* 830 1.2 matt * rmixl_tag_to_ecfg - convert cfg address (generic tag) to ecfg address 831 1.2 matt * 832 1.2 matt * 39:29 (reserved) 833 1.2 matt * 28 Swap (0=little, 1=big endian) 834 1.2 matt * 27:20 Bus number 835 1.2 matt * 19:15 Device number 836 1.2 matt * 14:12 Function number 837 1.2 matt * 11:8 Extended Register number 838 1.2 matt * 7:0 Register number 839 1.2 matt */ 840 1.2 matt static pcitag_t 841 1.2 matt rmixl_tag_to_ecfg(pcitag_t tag) 842 1.2 matt { 843 1.2 matt KASSERT((tag & __BITS(7,0)) == 0); 844 1.2 matt return (tag << 4); 845 1.2 matt } 846 1.2 matt 847 1.2 matt /* 848 1.2 matt * XLS pci tag is a 40 bit address composed thusly: 849 1.2 matt * 39:25 (reserved) 850 1.2 matt * 24 Swap (0=little, 1=big endian) 851 1.2 matt * 23:16 Bus number 852 1.2 matt * 15:11 Device number 853 1.2 matt * 10:8 Function number 854 1.2 matt * 7:0 Register number 855 1.2 matt * 856 1.2 matt * Note: this is the "native" composition for addressing CFG space, but not for ECFG space. 857 1.2 matt */ 858 1.2 matt pcitag_t 859 1.2 matt rmixl_pcie_make_tag(void *v, int bus, int dev, int fun) 860 1.2 matt { 861 1.2 matt return ((bus << 16) | (dev << 11) | (fun << 8)); 862 1.2 matt } 863 1.2 matt 864 1.2 matt void 865 1.2 matt rmixl_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp) 866 1.2 matt { 867 1.2 matt if (bp != NULL) 868 1.2 matt *bp = (tag >> 16) & 0xff; 869 1.2 matt if (dp != NULL) 870 1.2 matt *dp = (tag >> 11) & 0x1f; 871 1.2 matt if (fp != NULL) 872 1.2 matt *fp = (tag >> 8) & 0x7; 873 1.2 matt } 874 1.2 matt 875 1.2 matt void 876 1.2 matt rmixl_pcie_tag_print(const char *restrict s, void *v, pcitag_t tag, int offset, 877 1.2 matt vaddr_t va, u_long r) 878 1.2 matt { 879 1.2 matt int bus, dev, fun; 880 1.2 matt 881 1.2 matt rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun); 882 1.2 matt printf("%s: %d/%d/%d/%d - %#" PRIxVADDR ":%#lx\n", 883 1.2 matt s, bus, dev, fun, offset, va, r); 884 1.2 matt } 885 1.2 matt 886 1.2 matt static int 887 1.2 matt rmixl_pcie_conf_setup(struct rmixl_pcie_softc *sc, 888 1.2 matt pcitag_t tag, int *offp, bus_space_tag_t *bstp, 889 1.2 matt bus_space_handle_t *bshp) 890 1.2 matt { 891 1.2 matt struct rmixl_config *rcp = &rmixl_configuration; 892 1.2 matt bus_space_tag_t bst; 893 1.2 matt bus_space_handle_t bsh; 894 1.2 matt bus_size_t size; 895 1.2 matt pcitag_t mask; 896 1.2 matt bus_addr_t ba; 897 1.2 matt int err; 898 1.2 matt static bus_space_handle_t cfg_bsh; 899 1.2 matt static bus_addr_t cfg_oba = -1; 900 1.2 matt static bus_space_handle_t ecfg_bsh; 901 1.2 matt static bus_addr_t ecfg_oba = -1; 902 1.2 matt 903 1.2 matt /* 904 1.2 matt * bus space depends on offset 905 1.2 matt */ 906 1.2 matt if ((*offp >= 0) && (*offp < 0x100)) { 907 1.2 matt mask = __BITS(15,0); 908 1.3 matt bst = sc->sc_pci_cfg_memt; 909 1.3 matt ba = rcp->rc_pci_cfg_pbase; 910 1.2 matt ba += (tag & ~mask); 911 1.2 matt *offp += (tag & mask); 912 1.2 matt if (ba != cfg_oba) { 913 1.2 matt size = (bus_size_t)(mask + 1); 914 1.2 matt if (cfg_oba != -1) 915 1.2 matt bus_space_unmap(bst, cfg_bsh, size); 916 1.2 matt err = bus_space_map(bst, ba, size, 0, &cfg_bsh); 917 1.2 matt if (err != 0) { 918 1.2 matt #ifdef DEBUG 919 1.2 matt panic("%s: bus_space_map err %d, CFG space", 920 1.2 matt __func__, err); /* XXX */ 921 1.2 matt #endif 922 1.2 matt return -1; 923 1.2 matt } 924 1.2 matt cfg_oba = ba; 925 1.2 matt } 926 1.2 matt bsh = cfg_bsh; 927 1.2 matt } else if ((*offp >= 0x100) && (*offp <= 0x700)) { 928 1.2 matt mask = __BITS(14,0); 929 1.2 matt tag = rmixl_tag_to_ecfg(tag); /* convert to ECFG format */ 930 1.3 matt bst = sc->sc_pci_ecfg_memt; 931 1.3 matt ba = rcp->rc_pci_ecfg_pbase; 932 1.2 matt ba += (tag & ~mask); 933 1.2 matt *offp += (tag & mask); 934 1.2 matt if (ba != ecfg_oba) { 935 1.2 matt size = (bus_size_t)(mask + 1); 936 1.2 matt if (ecfg_oba != -1) 937 1.2 matt bus_space_unmap(bst, ecfg_bsh, size); 938 1.2 matt err = bus_space_map(bst, ba, size, 0, &ecfg_bsh); 939 1.2 matt if (err != 0) { 940 1.3 matt #ifdef DEBUG 941 1.2 matt panic("%s: bus_space_map err %d, ECFG space", 942 1.2 matt __func__, err); /* XXX */ 943 1.2 matt #endif 944 1.2 matt return -1; 945 1.2 matt } 946 1.2 matt ecfg_oba = ba; 947 1.2 matt } 948 1.2 matt bsh = ecfg_bsh; 949 1.12 msaitoh } else if ((*offp > 0x700) && (*offp <= PCI_EXTCONF_SIZE)) { 950 1.12 msaitoh return -1; 951 1.12 msaitoh } else { 952 1.2 matt #ifdef DEBUG 953 1.2 matt panic("%s: offset %#x: unknown", __func__, *offp); 954 1.2 matt #endif 955 1.2 matt return -1; 956 1.2 matt } 957 1.2 matt 958 1.2 matt *bstp = bst; 959 1.2 matt *bshp = bsh; 960 1.2 matt 961 1.2 matt return 0; 962 1.2 matt } 963 1.2 matt 964 1.2 matt pcireg_t 965 1.2 matt rmixl_pcie_conf_read(void *v, pcitag_t tag, int offset) 966 1.2 matt { 967 1.2 matt struct rmixl_pcie_softc *sc = v; 968 1.2 matt static bus_space_handle_t bsh; 969 1.2 matt bus_space_tag_t bst; 970 1.2 matt pcireg_t rv; 971 1.2 matt uint64_t cfg0; 972 1.2 matt 973 1.3 matt mutex_enter(&sc->sc_mutex); 974 1.2 matt 975 1.2 matt if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) { 976 1.2 matt cfg0 = rmixl_cache_err_dis(); 977 1.2 matt rv = bus_space_read_4(bst, bsh, (bus_size_t)offset); 978 1.2 matt if (rmixl_cache_err_check() != 0) { 979 1.2 matt #ifdef DIAGNOSTIC 980 1.2 matt int bus, dev, fun; 981 1.2 matt 982 1.2 matt rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun); 983 1.2 matt printf("%s: %d/%d/%d, offset %#x: bad address\n", 984 1.2 matt __func__, bus, dev, fun, offset); 985 1.2 matt #endif 986 1.2 matt rv = (pcireg_t) -1; 987 1.2 matt } 988 1.2 matt rmixl_cache_err_restore(cfg0); 989 1.2 matt } else { 990 1.2 matt rv = -1; 991 1.2 matt } 992 1.2 matt 993 1.3 matt mutex_exit(&sc->sc_mutex); 994 1.3 matt 995 1.2 matt return rv; 996 1.2 matt } 997 1.2 matt 998 1.2 matt void 999 1.2 matt rmixl_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val) 1000 1.2 matt { 1001 1.2 matt struct rmixl_pcie_softc *sc = v; 1002 1.2 matt static bus_space_handle_t bsh; 1003 1.2 matt bus_space_tag_t bst; 1004 1.2 matt uint64_t cfg0; 1005 1.2 matt 1006 1.3 matt mutex_enter(&sc->sc_mutex); 1007 1.2 matt 1008 1.2 matt if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) { 1009 1.2 matt cfg0 = rmixl_cache_err_dis(); 1010 1.2 matt bus_space_write_4(bst, bsh, (bus_size_t)offset, val); 1011 1.2 matt if (rmixl_cache_err_check() != 0) { 1012 1.2 matt #ifdef DIAGNOSTIC 1013 1.2 matt int bus, dev, fun; 1014 1.2 matt 1015 1.2 matt rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun); 1016 1.2 matt printf("%s: %d/%d/%d, offset %#x: bad address\n", 1017 1.2 matt __func__, bus, dev, fun, offset); 1018 1.2 matt #endif 1019 1.2 matt } 1020 1.2 matt rmixl_cache_err_restore(cfg0); 1021 1.2 matt } 1022 1.2 matt 1023 1.3 matt mutex_exit(&sc->sc_mutex); 1024 1.2 matt } 1025 1.2 matt 1026 1.2 matt int 1027 1.4 dyoung rmixl_pcie_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *pih) 1028 1.2 matt { 1029 1.3 matt int device; 1030 1.3 matt u_int link; 1031 1.2 matt u_int irq; 1032 1.2 matt 1033 1.3 matt /* 1034 1.3 matt * The bus is unimportant since it can change depending on the 1035 1.3 matt * configuration. We are tied to device # of PCIe bridge we are 1036 1.3 matt * ultimately attached to. 1037 1.3 matt */ 1038 1.3 matt pci_decompose_tag(pa->pa_pc, pa->pa_intrtag, 1039 1.3 matt NULL, &device, NULL); 1040 1.3 matt 1041 1.2 matt #ifdef DEBUG 1042 1.2 matt DPRINTF(("%s: ps_bus %d, pa_intrswiz %#x, pa_intrtag %#lx," 1043 1.2 matt " pa_intrpin %d, pa_intrline %d, pa_rawintrpin %d\n", 1044 1.2 matt __func__, pa->pa_bus, pa->pa_intrswiz, pa->pa_intrtag, 1045 1.2 matt pa->pa_intrpin, pa->pa_intrline, pa->pa_rawintrpin)); 1046 1.2 matt #endif 1047 1.2 matt 1048 1.2 matt /* 1049 1.3 matt * PCIe Link INT irq assignment is cpu implementation specific 1050 1.2 matt */ 1051 1.3 matt switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) { 1052 1.3 matt case MIPS_XLS104: 1053 1.3 matt case MIPS_XLS108: 1054 1.3 matt case MIPS_XLS404LITE: 1055 1.2 matt case MIPS_XLS408LITE: 1056 1.3 matt if (device > 1) 1057 1.3 matt panic("%s: bad bus %d", __func__, device); 1058 1.3 matt link = device; 1059 1.3 matt irq = device + 26; 1060 1.3 matt break; 1061 1.3 matt case MIPS_XLS204: 1062 1.3 matt case MIPS_XLS208: { 1063 1.3 matt if (device > 3) 1064 1.3 matt panic("%s: bad bus %d", __func__, device); 1065 1.3 matt link = device; 1066 1.3 matt irq = device + (device & 2 ? 21 : 26); 1067 1.2 matt break; 1068 1.3 matt } 1069 1.3 matt case MIPS_XLS404: 1070 1.3 matt case MIPS_XLS408: 1071 1.2 matt case MIPS_XLS416: 1072 1.3 matt case MIPS_XLS608: 1073 1.2 matt case MIPS_XLS616: 1074 1.3 matt if (device > 3) 1075 1.3 matt panic("%s: bad bus %d", __func__, device); 1076 1.3 matt link = device; 1077 1.3 matt irq = device + 26; 1078 1.2 matt break; 1079 1.2 matt default: 1080 1.2 matt panic("%s: cpu IMPL %#x not supported\n", 1081 1.3 matt __func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id)); 1082 1.2 matt } 1083 1.2 matt 1084 1.3 matt if (pa->pa_intrpin != PCI_INTERRUPT_PIN_NONE) 1085 1.3 matt *pih = rmixl_pcie_make_pih(link, pa->pa_intrpin - 1, irq); 1086 1.3 matt else 1087 1.3 matt *pih = ~0; 1088 1.2 matt 1089 1.2 matt return 0; 1090 1.2 matt } 1091 1.2 matt 1092 1.2 matt const char * 1093 1.11 christos rmixl_pcie_intr_string(void *v, pci_intr_handle_t pih, char *buf, size_t len) 1094 1.2 matt { 1095 1.2 matt const char *name = "(illegal)"; 1096 1.3 matt u_int link, bitno, irq; 1097 1.2 matt 1098 1.3 matt rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq); 1099 1.3 matt 1100 1.3 matt switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) { 1101 1.3 matt case MIPS_XLS104: 1102 1.3 matt case MIPS_XLS108: 1103 1.3 matt case MIPS_XLS404LITE: 1104 1.2 matt case MIPS_XLS408LITE: 1105 1.2 matt switch (irq) { 1106 1.2 matt case 26: 1107 1.2 matt case 27: 1108 1.5 cliff name = rmixl_intr_string(RMIXL_IRT_VECTOR(irq)); 1109 1.2 matt break; 1110 1.2 matt } 1111 1.2 matt break; 1112 1.3 matt case MIPS_XLS204: 1113 1.3 matt case MIPS_XLS208: 1114 1.3 matt switch (irq) { 1115 1.3 matt case 23: 1116 1.3 matt case 24: 1117 1.3 matt case 26: 1118 1.3 matt case 27: 1119 1.5 cliff name = rmixl_intr_string(RMIXL_IRT_VECTOR(irq)); 1120 1.3 matt break; 1121 1.3 matt } 1122 1.3 matt break; 1123 1.3 matt case MIPS_XLS404: 1124 1.3 matt case MIPS_XLS408: 1125 1.3 matt case MIPS_XLS416: 1126 1.3 matt case MIPS_XLS608: 1127 1.2 matt case MIPS_XLS616: 1128 1.2 matt switch (irq) { 1129 1.2 matt case 26: 1130 1.2 matt case 27: 1131 1.2 matt case 28: 1132 1.2 matt case 29: 1133 1.5 cliff name = rmixl_intr_string(RMIXL_IRT_VECTOR(irq)); 1134 1.2 matt break; 1135 1.2 matt } 1136 1.2 matt break; 1137 1.3 matt default: 1138 1.3 matt panic("%s: cpu IMPL %#x not supported\n", 1139 1.3 matt __func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id)); 1140 1.2 matt } 1141 1.2 matt 1142 1.11 christos strlcpy(buf, name, len); 1143 1.11 christos return buf; 1144 1.2 matt } 1145 1.2 matt 1146 1.2 matt const struct evcnt * 1147 1.2 matt rmixl_pcie_intr_evcnt(void *v, pci_intr_handle_t pih) 1148 1.2 matt { 1149 1.2 matt return NULL; 1150 1.2 matt } 1151 1.2 matt 1152 1.3 matt static pci_intr_handle_t 1153 1.3 matt rmixl_pcie_make_pih(u_int link, u_int bitno, u_int irq) 1154 1.3 matt { 1155 1.3 matt pci_intr_handle_t pih; 1156 1.3 matt 1157 1.3 matt KASSERT(link < RMIXL_PCIE_NLINKS_MAX); 1158 1.3 matt KASSERT(bitno < 64); 1159 1.3 matt KASSERT(irq < 32); 1160 1.3 matt 1161 1.3 matt pih = (irq << 10); 1162 1.3 matt pih |= (bitno << 4); 1163 1.3 matt pih |= link; 1164 1.3 matt 1165 1.3 matt return pih; 1166 1.3 matt } 1167 1.3 matt 1168 1.3 matt static void 1169 1.3 matt rmixl_pcie_decompose_pih(pci_intr_handle_t pih, u_int *link, u_int *bitno, u_int *irq) 1170 1.3 matt { 1171 1.3 matt *link = (u_int)(pih & 0xf); 1172 1.3 matt *bitno = (u_int)((pih >> 4) & 0x3f); 1173 1.3 matt *irq = (u_int)(pih >> 10); 1174 1.3 matt 1175 1.3 matt KASSERT(*link < RMIXL_PCIE_NLINKS_MAX); 1176 1.3 matt KASSERT(*bitno < 64); 1177 1.3 matt KASSERT(*irq < 32); 1178 1.3 matt } 1179 1.3 matt 1180 1.3 matt static void 1181 1.3 matt rmixl_pcie_intr_disestablish(void *v, void *ih) 1182 1.2 matt { 1183 1.3 matt rmixl_pcie_softc_t *sc = v; 1184 1.3 matt rmixl_pcie_link_dispatch_t *dip = ih; 1185 1.3 matt rmixl_pcie_link_intr_t *lip = sc->sc_link_intr[dip->link]; 1186 1.3 matt uint32_t r; 1187 1.3 matt uint32_t bit; 1188 1.3 matt u_int offset; 1189 1.3 matt u_int other; 1190 1.3 matt bool busy; 1191 1.3 matt 1192 1.3 matt DPRINTF(("%s: link=%d pin=%d irq=%d\n", 1193 1.3 matt __func__, dip->link, dip->bitno + 1, dip->irq)); 1194 1.3 matt 1195 1.3 matt mutex_enter(&sc->sc_mutex); 1196 1.3 matt 1197 1.3 matt dip->func = NULL; /* mark unused, prevent further dispatch */ 1198 1.3 matt 1199 1.3 matt /* 1200 1.3 matt * if no other dispatch handle is using this interrupt, 1201 1.3 matt * we can disable it 1202 1.3 matt */ 1203 1.3 matt busy = false; 1204 1.3 matt for (int i=0; i < lip->dispatch_count; i++) { 1205 1.3 matt rmixl_pcie_link_dispatch_t *d = &lip->dispatch_data[i]; 1206 1.3 matt if (d == dip) 1207 1.3 matt continue; 1208 1.3 matt if (d->bitno == dip->bitno) { 1209 1.3 matt busy = true; 1210 1.3 matt break; 1211 1.3 matt } 1212 1.3 matt } 1213 1.3 matt if (! busy) { 1214 1.3 matt if (dip->bitno < 32) { 1215 1.3 matt bit = 1 << dip->bitno; 1216 1.3 matt offset = int_enb_offset[dip->link].r0; 1217 1.3 matt other = int_enb_offset[dip->link].r1; 1218 1.3 matt } else { 1219 1.3 matt bit = 1 << (dip->bitno - 32); 1220 1.3 matt offset = int_enb_offset[dip->link].r1; 1221 1.3 matt other = int_enb_offset[dip->link].r0; 1222 1.3 matt } 1223 1.3 matt 1224 1.3 matt /* disable this interrupt in the PCIe bridge */ 1225 1.3 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset); 1226 1.3 matt r &= ~bit; 1227 1.3 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r); 1228 1.3 matt 1229 1.3 matt /* 1230 1.3 matt * if both ENABLE0 and ENABLE1 are 0 1231 1.3 matt * disable the link interrupt 1232 1.3 matt */ 1233 1.3 matt if (r == 0) { 1234 1.3 matt /* check the other reg */ 1235 1.3 matt if (RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + other) == 0) { 1236 1.3 matt DPRINTF(("%s: disable link %d\n", __func__, lip->link)); 1237 1.3 matt 1238 1.3 matt /* tear down interrupt on this link */ 1239 1.3 matt rmixl_intr_disestablish(lip->ih); 1240 1.3 matt 1241 1.3 matt /* commit NULL interrupt set */ 1242 1.3 matt sc->sc_link_intr[dip->link] = NULL; 1243 1.3 matt 1244 1.3 matt /* schedule delayed free of the old link interrupt set */ 1245 1.3 matt rmixl_pcie_lip_free_callout(lip); 1246 1.3 matt } 1247 1.3 matt } 1248 1.3 matt } 1249 1.3 matt 1250 1.3 matt mutex_exit(&sc->sc_mutex); 1251 1.2 matt } 1252 1.2 matt 1253 1.2 matt static void * 1254 1.2 matt rmixl_pcie_intr_establish(void *v, pci_intr_handle_t pih, int ipl, 1255 1.3 matt int (*func)(void *), void *arg) 1256 1.2 matt { 1257 1.3 matt rmixl_pcie_softc_t *sc = v; 1258 1.3 matt u_int link, bitno, irq; 1259 1.3 matt uint32_t r; 1260 1.3 matt rmixl_pcie_link_intr_t *lip; 1261 1.3 matt rmixl_pcie_link_dispatch_t *dip = NULL; 1262 1.3 matt uint32_t bit; 1263 1.3 matt u_int offset; 1264 1.3 matt 1265 1.3 matt if (pih == ~0) { 1266 1.3 matt DPRINTF(("%s: bad pih=%#lx, implies PCI_INTERRUPT_PIN_NONE\n", 1267 1.3 matt __func__, pih)); 1268 1.3 matt return NULL; 1269 1.3 matt } 1270 1.3 matt 1271 1.3 matt rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq); 1272 1.3 matt DPRINTF(("%s: link=%d pin=%d irq=%d\n", 1273 1.3 matt __func__, link, bitno + 1, irq)); 1274 1.3 matt 1275 1.3 matt mutex_enter(&sc->sc_mutex); 1276 1.3 matt 1277 1.3 matt lip = rmixl_pcie_lip_add_1(sc, link, irq, ipl); 1278 1.3 matt if (lip == NULL) 1279 1.3 matt return NULL; 1280 1.3 matt 1281 1.3 matt /* 1282 1.3 matt * initializae our new interrupt, the last element in dispatch_data[] 1283 1.3 matt */ 1284 1.3 matt dip = &lip->dispatch_data[lip->dispatch_count - 1]; 1285 1.3 matt dip->link = link; 1286 1.3 matt dip->bitno = bitno; 1287 1.3 matt dip->irq = irq; 1288 1.3 matt dip->func = func; 1289 1.3 matt dip->arg = arg; 1290 1.3 matt dip->counts = RMIXL_PCIE_EVCNT(sc, link, bitno, 0); 1291 1.3 matt 1292 1.3 matt if (bitno < 32) { 1293 1.3 matt offset = int_enb_offset[link].r0; 1294 1.3 matt bit = 1 << bitno; 1295 1.3 matt } else { 1296 1.3 matt offset = int_enb_offset[link].r1; 1297 1.3 matt bit = 1 << (bitno - 32); 1298 1.3 matt } 1299 1.3 matt 1300 1.3 matt /* commit the new link interrupt set */ 1301 1.3 matt sc->sc_link_intr[link] = lip; 1302 1.3 matt 1303 1.3 matt /* enable this interrupt in the PCIe bridge */ 1304 1.3 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset); 1305 1.3 matt r |= bit; 1306 1.3 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r); 1307 1.3 matt 1308 1.3 matt mutex_exit(&sc->sc_mutex); 1309 1.3 matt return dip; 1310 1.3 matt } 1311 1.3 matt 1312 1.3 matt rmixl_pcie_link_intr_t * 1313 1.3 matt rmixl_pcie_lip_add_1(rmixl_pcie_softc_t *sc, u_int link, int irq, int ipl) 1314 1.3 matt { 1315 1.3 matt rmixl_pcie_link_intr_t *lip_old = sc->sc_link_intr[link]; 1316 1.3 matt rmixl_pcie_link_intr_t *lip_new; 1317 1.3 matt u_int dispatch_count; 1318 1.3 matt size_t size; 1319 1.3 matt 1320 1.3 matt dispatch_count = 1; 1321 1.3 matt size = sizeof(rmixl_pcie_link_intr_t); 1322 1.3 matt if (lip_old != NULL) { 1323 1.3 matt /* 1324 1.3 matt * count only those dispatch elements still in use 1325 1.3 matt * unused ones will be pruned during copy 1326 1.3 matt * i.e. we are "lazy" there is no rmixl_pcie_lip_sub_1 1327 1.3 matt */ 1328 1.3 matt for (int i=0; i < lip_old->dispatch_count; i++) { 1329 1.3 matt if (lip_old->dispatch_data[i].func != NULL) { 1330 1.3 matt dispatch_count++; 1331 1.3 matt size += sizeof(rmixl_pcie_link_intr_t); 1332 1.3 matt } 1333 1.3 matt } 1334 1.3 matt } 1335 1.3 matt 1336 1.3 matt /* 1337 1.3 matt * allocate and initialize link intr struct 1338 1.3 matt * with one or more dispatch handles 1339 1.3 matt */ 1340 1.13 chs lip_new = malloc(size, M_DEVBUF, M_WAITOK); 1341 1.3 matt if (lip_old == NULL) { 1342 1.3 matt /* initialize the link interrupt struct */ 1343 1.3 matt lip_new->sc = sc; 1344 1.3 matt lip_new->link = link; 1345 1.3 matt lip_new->ipl = ipl; 1346 1.3 matt lip_new->ih = rmixl_intr_establish(irq, sc->sc_tmsk, 1347 1.3 matt ipl, RMIXL_TRIG_LEVEL, RMIXL_POLR_HIGH, 1348 1.3 matt rmixl_pcie_intr, lip_new, false); 1349 1.3 matt if (lip_new->ih == NULL) 1350 1.3 matt panic("%s: cannot establish irq %d", __func__, irq); 1351 1.3 matt } else { 1352 1.3 matt /* 1353 1.3 matt * all intrs on a link get same ipl and sc 1354 1.3 matt * first intr established sets the standard 1355 1.3 matt */ 1356 1.3 matt KASSERT(sc == lip_old->sc); 1357 1.3 matt if (sc != lip_old->sc) { 1358 1.3 matt printf("%s: sc %p mismatch\n", __func__, sc); 1359 1.3 matt free(lip_new, M_DEVBUF); 1360 1.3 matt return NULL; 1361 1.3 matt } 1362 1.3 matt KASSERT (ipl == lip_old->ipl); 1363 1.3 matt if (ipl != lip_old->ipl) { 1364 1.3 matt printf("%s: ipl %d mismatch\n", __func__, ipl); 1365 1.3 matt free(lip_new, M_DEVBUF); 1366 1.3 matt return NULL; 1367 1.3 matt } 1368 1.3 matt /* 1369 1.3 matt * copy lip_old to lip_new, skipping unused dispatch elemets 1370 1.3 matt */ 1371 1.3 matt memcpy(lip_new, lip_old, sizeof(rmixl_pcie_link_intr_t)); 1372 1.3 matt for (int j=0, i=0; i < lip_old->dispatch_count; i++) { 1373 1.3 matt if (lip_old->dispatch_data[i].func != NULL) { 1374 1.3 matt memcpy(&lip_new->dispatch_data[j], 1375 1.3 matt &lip_old->dispatch_data[i], 1376 1.3 matt sizeof(rmixl_pcie_link_dispatch_t)); 1377 1.3 matt j++; 1378 1.3 matt } 1379 1.3 matt } 1380 1.3 matt 1381 1.3 matt /* 1382 1.3 matt * schedule delayed free of old link interrupt set 1383 1.3 matt */ 1384 1.3 matt rmixl_pcie_lip_free_callout(lip_old); 1385 1.3 matt } 1386 1.3 matt lip_new->dispatch_count = dispatch_count; 1387 1.3 matt 1388 1.3 matt return lip_new; 1389 1.3 matt } 1390 1.3 matt 1391 1.3 matt /* 1392 1.3 matt * delay free of the old link interrupt set 1393 1.3 matt * to allow anyone still using it to do so safely 1394 1.3 matt * XXX 2 seconds should be plenty? 1395 1.3 matt */ 1396 1.3 matt static void 1397 1.3 matt rmixl_pcie_lip_free_callout(rmixl_pcie_link_intr_t *lip) 1398 1.3 matt { 1399 1.3 matt callout_init(&lip->callout, 0); 1400 1.3 matt callout_reset(&lip->callout, 2 * hz, rmixl_pcie_lip_free, lip); 1401 1.2 matt } 1402 1.2 matt 1403 1.2 matt static void 1404 1.3 matt rmixl_pcie_lip_free(void *arg) 1405 1.3 matt { 1406 1.3 matt rmixl_pcie_link_intr_t *lip = arg; 1407 1.3 matt 1408 1.3 matt callout_destroy(&lip->callout); 1409 1.3 matt free(lip, M_DEVBUF); 1410 1.3 matt } 1411 1.3 matt 1412 1.3 matt static int 1413 1.3 matt rmixl_pcie_intr(void *arg) 1414 1.3 matt { 1415 1.3 matt rmixl_pcie_link_intr_t *lip = arg; 1416 1.3 matt u_int link = lip->link; 1417 1.3 matt int rv = 0; 1418 1.3 matt 1419 1.3 matt uint32_t status0 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r0); 1420 1.3 matt uint32_t status1 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r1); 1421 1.3 matt uint64_t status = ((uint64_t)status1 << 32) | status0; 1422 1.3 matt DPRINTF(("%s: %d:%#"PRIx64"\n", __func__, link, status)); 1423 1.3 matt 1424 1.3 matt if (status != 0) { 1425 1.3 matt rmixl_pcie_link_dispatch_t *dip; 1426 1.3 matt 1427 1.3 matt if (status & RMIXL_PCIE_LINK_STATUS_ERRORS) 1428 1.3 matt rmixl_pcie_link_error_intr(link, status0, status1); 1429 1.3 matt 1430 1.3 matt for (u_int i=0; i < lip->dispatch_count; i++) { 1431 1.3 matt dip = &lip->dispatch_data[i]; 1432 1.3 matt int (*func)(void *) = dip->func; 1433 1.3 matt if (func != NULL) { 1434 1.3 matt uint64_t bit = 1 << dip->bitno; 1435 1.3 matt if ((status & bit) != 0) { 1436 1.3 matt (void)(*func)(dip->arg); 1437 1.3 matt dip->counts[cpu_index(curcpu())].evcnt.ev_count++; 1438 1.3 matt rv = 1; 1439 1.3 matt } 1440 1.3 matt } 1441 1.3 matt } 1442 1.3 matt } 1443 1.3 matt 1444 1.3 matt return rv; 1445 1.3 matt } 1446 1.3 matt 1447 1.3 matt static void 1448 1.3 matt rmixl_pcie_link_error_intr(u_int link, uint32_t status0, uint32_t status1) 1449 1.2 matt { 1450 1.3 matt printf("%s: mask %#"PRIx64"\n", 1451 1.3 matt __func__, RMIXL_PCIE_LINK_STATUS_ERRORS); 1452 1.3 matt printf("%s: PCIe Link Error: link=%d status0=%#x status1=%#x\n", 1453 1.3 matt __func__, link, status0, status1); 1454 1.3 matt #if defined(DDB) && defined(DEBUG) 1455 1.3 matt Debugger(); 1456 1.3 matt #endif 1457 1.2 matt } 1458 1.2 matt 1459 1.2 matt #if defined(DEBUG) || defined(DDB) 1460 1.2 matt /* this function exists to facilitate call from ddb */ 1461 1.2 matt int 1462 1.2 matt rmixl_pcie_error_check(void) 1463 1.2 matt { 1464 1.2 matt if (rmixl_pcie_v != 0) 1465 1.2 matt return _rmixl_pcie_error_check(rmixl_pcie_v); 1466 1.2 matt return -1; 1467 1.2 matt } 1468 1.2 matt #endif 1469 1.2 matt 1470 1.2 matt STATIC int 1471 1.2 matt _rmixl_pcie_error_check(void *v) 1472 1.2 matt { 1473 1.2 matt int i, offset; 1474 1.2 matt pcireg_t r; 1475 1.2 matt pcitag_t tag; 1476 1.2 matt int err=0; 1477 1.2 matt #ifdef DIAGNOSTIC 1478 1.2 matt pcireg_t regs[PCIE_ECFG_ERRS_OFFTAB_NENTRIES]; 1479 1.2 matt #endif 1480 1.2 matt 1481 1.2 matt tag = rmixl_pcie_make_tag(v, 0, 0, 0); /* XXX */ 1482 1.2 matt 1483 1.2 matt for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) { 1484 1.2 matt offset = pcie_ecfg_errs_tab[i].offset; 1485 1.2 matt r = rmixl_pcie_conf_read(v, tag, offset); 1486 1.2 matt #ifdef DIAGNOSTIC 1487 1.2 matt regs[i] = r; 1488 1.2 matt #endif 1489 1.2 matt if (r != 0) { 1490 1.2 matt pcireg_t rw1c = r & pcie_ecfg_errs_tab[i].rw1c; 1491 1.2 matt if (rw1c != 0) { 1492 1.2 matt /* attempt to clear the error */ 1493 1.2 matt rmixl_pcie_conf_write(v, tag, offset, rw1c); 1494 1.2 matt }; 1495 1.2 matt if (offset == RMIXL_PCIE_ECFG_CESR) 1496 1.2 matt err |= 1; /* correctable */ 1497 1.2 matt else 1498 1.2 matt err |= 2; /* uncorrectable */ 1499 1.2 matt } 1500 1.2 matt } 1501 1.2 matt #ifdef DIAGNOSTIC 1502 1.2 matt if (err != 0) { 1503 1.2 matt for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) { 1504 1.2 matt offset = pcie_ecfg_errs_tab[i].offset; 1505 1.2 matt printf("%s: %#x: %#x\n", __func__, offset, regs[i]); 1506 1.2 matt } 1507 1.2 matt } 1508 1.2 matt #endif 1509 1.2 matt 1510 1.2 matt return err; 1511 1.2 matt } 1512 1.2 matt 1513 1.2 matt static int 1514 1.2 matt rmixl_pcie_error_intr(void *v) 1515 1.2 matt { 1516 1.2 matt if (_rmixl_pcie_error_check(v) < 2) 1517 1.2 matt return 0; /* correctable */ 1518 1.2 matt 1519 1.2 matt /* uncorrectable */ 1520 1.2 matt #if DDB 1521 1.2 matt Debugger(); 1522 1.2 matt #endif 1523 1.2 matt 1524 1.2 matt /* XXX reset and recover? */ 1525 1.2 matt 1526 1.2 matt panic("%s\n", __func__); 1527 1.2 matt } 1528 1.3 matt 1529 1.3 matt /* 1530 1.3 matt * rmixl_physaddr_init_pcie: 1531 1.3 matt * called from rmixl_physaddr_init to get region addrs & sizes 1532 1.3 matt * from PCIE CFG, ECFG, IO, MEM BARs 1533 1.3 matt */ 1534 1.3 matt void 1535 1.3 matt rmixl_physaddr_init_pcie(struct extent *ext) 1536 1.3 matt { 1537 1.3 matt u_long base; 1538 1.3 matt u_long size; 1539 1.3 matt uint32_t r; 1540 1.3 matt 1541 1.3 matt r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_CFG_BAR); 1542 1.3 matt if ((r & RMIXL_PCIE_CFG_BAR_ENB) != 0) { 1543 1.3 matt base = (u_long)(RMIXL_PCIE_CFG_BAR_TO_BA((uint64_t)r) 1544 1.3 matt / (1024 * 1024)); 1545 1.3 matt size = (u_long)RMIXL_PCIE_CFG_SIZE / (1024 * 1024); 1546 1.3 matt DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__, 1547 1.3 matt __LINE__, "CFG", r, base * 1024 * 1024, size)); 1548 1.3 matt if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0) 1549 1.3 matt panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) " 1550 1.3 matt "failed", __func__, ext, base, size, EX_NOWAIT); 1551 1.3 matt } 1552 1.3 matt 1553 1.3 matt r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_ECFG_BAR); 1554 1.3 matt if ((r & RMIXL_PCIE_ECFG_BAR_ENB) != 0) { 1555 1.3 matt base = (u_long)(RMIXL_PCIE_ECFG_BAR_TO_BA((uint64_t)r) 1556 1.3 matt / (1024 * 1024)); 1557 1.3 matt size = (u_long)RMIXL_PCIE_ECFG_SIZE / (1024 * 1024); 1558 1.3 matt DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__, 1559 1.3 matt __LINE__, "ECFG", r, base * 1024 * 1024, size)); 1560 1.3 matt if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0) 1561 1.3 matt panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) " 1562 1.3 matt "failed", __func__, ext, base, size, EX_NOWAIT); 1563 1.3 matt } 1564 1.3 matt 1565 1.3 matt r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_MEM_BAR); 1566 1.3 matt if ((r & RMIXL_PCIE_MEM_BAR_ENB) != 0) { 1567 1.3 matt base = (u_long)(RMIXL_PCIE_MEM_BAR_TO_BA((uint64_t)r) 1568 1.3 matt / (1024 * 1024)); 1569 1.3 matt size = (u_long)(RMIXL_PCIE_MEM_BAR_TO_SIZE((uint64_t)r) 1570 1.3 matt / (1024 * 1024)); 1571 1.3 matt DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__, 1572 1.3 matt __LINE__, "MEM", r, base * 1024 * 1024, size)); 1573 1.3 matt if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0) 1574 1.3 matt panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) " 1575 1.3 matt "failed", __func__, ext, base, size, EX_NOWAIT); 1576 1.3 matt } 1577 1.3 matt 1578 1.3 matt r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_IO_BAR); 1579 1.3 matt if ((r & RMIXL_PCIE_IO_BAR_ENB) != 0) { 1580 1.3 matt base = (u_long)(RMIXL_PCIE_IO_BAR_TO_BA((uint64_t)r) 1581 1.3 matt / (1024 * 1024)); 1582 1.3 matt size = (u_long)(RMIXL_PCIE_IO_BAR_TO_SIZE((uint64_t)r) 1583 1.3 matt / (1024 * 1024)); 1584 1.3 matt DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__, 1585 1.3 matt __LINE__, "IO", r, base * 1024 * 1024, size)); 1586 1.3 matt if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0) 1587 1.3 matt panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) " 1588 1.3 matt "failed", __func__, ext, base, size, EX_NOWAIT); 1589 1.3 matt } 1590 1.3 matt } 1591