Home | History | Annotate | Line # | Download | only in rmi
rmixl_pcie.c revision 1.1.2.8
      1  1.1.2.8  cliff /*	$NetBSD: rmixl_pcie.c,v 1.1.2.8 2010/01/29 00:23:54 cliff Exp $	*/
      2  1.1.2.1  cliff 
      3  1.1.2.1  cliff /*
      4  1.1.2.1  cliff  * Copyright (c) 2001 Wasabi Systems, Inc.
      5  1.1.2.1  cliff  * All rights reserved.
      6  1.1.2.1  cliff  *
      7  1.1.2.1  cliff  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1.2.1  cliff  *
      9  1.1.2.1  cliff  * Redistribution and use in source and binary forms, with or without
     10  1.1.2.1  cliff  * modification, are permitted provided that the following conditions
     11  1.1.2.1  cliff  * are met:
     12  1.1.2.1  cliff  * 1. Redistributions of source code must retain the above copyright
     13  1.1.2.1  cliff  *    notice, this list of conditions and the following disclaimer.
     14  1.1.2.1  cliff  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1.2.1  cliff  *    notice, this list of conditions and the following disclaimer in the
     16  1.1.2.1  cliff  *    documentation and/or other materials provided with the distribution.
     17  1.1.2.1  cliff  * 3. All advertising materials mentioning features or use of this software
     18  1.1.2.1  cliff  *    must display the following acknowledgement:
     19  1.1.2.1  cliff  *	This product includes software developed for the NetBSD Project by
     20  1.1.2.1  cliff  *	Wasabi Systems, Inc.
     21  1.1.2.1  cliff  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1.2.1  cliff  *    or promote products derived from this software without specific prior
     23  1.1.2.1  cliff  *    written permission.
     24  1.1.2.1  cliff  *
     25  1.1.2.1  cliff  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1.2.1  cliff  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1.2.1  cliff  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1.2.1  cliff  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1.2.1  cliff  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1.2.1  cliff  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1.2.1  cliff  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1.2.1  cliff  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1.2.1  cliff  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1.2.1  cliff  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1.2.1  cliff  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1.2.1  cliff  */
     37  1.1.2.1  cliff 
     38  1.1.2.1  cliff /*
     39  1.1.2.1  cliff  * PCI configuration support for RMI XLS SoC
     40  1.1.2.1  cliff  */
     41  1.1.2.1  cliff 
     42  1.1.2.1  cliff #include <sys/cdefs.h>
     43  1.1.2.8  cliff __KERNEL_RCSID(0, "$NetBSD: rmixl_pcie.c,v 1.1.2.8 2010/01/29 00:23:54 cliff Exp $");
     44  1.1.2.1  cliff 
     45  1.1.2.1  cliff #include "opt_pci.h"
     46  1.1.2.1  cliff #include "pci.h"
     47  1.1.2.1  cliff 
     48  1.1.2.1  cliff #include <sys/cdefs.h>
     49  1.1.2.1  cliff 
     50  1.1.2.1  cliff #include <sys/param.h>
     51  1.1.2.1  cliff #include <sys/systm.h>
     52  1.1.2.1  cliff #include <sys/device.h>
     53  1.1.2.1  cliff #include <sys/extent.h>
     54  1.1.2.1  cliff #include <sys/malloc.h>
     55  1.1.2.1  cliff 
     56  1.1.2.1  cliff #include <uvm/uvm_extern.h>
     57  1.1.2.1  cliff 
     58  1.1.2.1  cliff #include <machine/bus.h>
     59  1.1.2.1  cliff #include <machine/intr.h>
     60  1.1.2.1  cliff 
     61  1.1.2.1  cliff #include <mips/rmi/rmixlreg.h>
     62  1.1.2.1  cliff #include <mips/rmi/rmixlvar.h>
     63  1.1.2.1  cliff #include <mips/rmi/rmixl_pcievar.h>
     64  1.1.2.1  cliff 
     65  1.1.2.1  cliff #include <mips/rmi/rmixl_obiovar.h>
     66  1.1.2.1  cliff 
     67  1.1.2.1  cliff #include <dev/pci/pcivar.h>
     68  1.1.2.1  cliff #include <dev/pci/pcidevs.h>
     69  1.1.2.1  cliff #include <dev/pci/pciconf.h>
     70  1.1.2.1  cliff 
     71  1.1.2.1  cliff #ifdef	PCI_NETBSD_CONFIGURE
     72  1.1.2.1  cliff #include <mips/cache.h>
     73  1.1.2.1  cliff #endif
     74  1.1.2.1  cliff 
     75  1.1.2.1  cliff #include <machine/pci_machdep.h>
     76  1.1.2.1  cliff 
     77  1.1.2.1  cliff #ifdef PCI_DEBUG
     78  1.1.2.1  cliff int rmixl_pcie_debug = PCI_DEBUG;
     79  1.1.2.1  cliff # define DPRINTF(x)	do { if (rmixl_pcie_debug) printf x ; } while (0)
     80  1.1.2.1  cliff #else
     81  1.1.2.1  cliff # define DPRINTF(x)
     82  1.1.2.1  cliff #endif
     83  1.1.2.1  cliff 
     84  1.1.2.1  cliff #ifndef DDB
     85  1.1.2.1  cliff # define STATIC static
     86  1.1.2.1  cliff #else
     87  1.1.2.1  cliff # define STATIC
     88  1.1.2.1  cliff #endif
     89  1.1.2.1  cliff 
     90  1.1.2.1  cliff 
     91  1.1.2.1  cliff /*
     92  1.1.2.1  cliff  * XLS PCIe Extended Configuration Registers
     93  1.1.2.1  cliff  */
     94  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_UESR	0x104	/* Uncorrectable Error Status Reg */
     95  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_UEMR	0x108	/* Uncorrectable Error Mask Reg */
     96  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_UEVR	0x10c	/* Uncorrectable Error seVerity Reg */
     97  1.1.2.1  cliff #define  PCIE_ECFG_UEVR_DFLT	\
     98  1.1.2.1  cliff 		(__BITS(18,17) | __BIT(31) | __BITS(5,4) | __BIT(0))
     99  1.1.2.1  cliff #define  PCIE_ECFG_UExR_RESV	(__BITS(31,21) | __BITS(11,6) | __BITS(3,1))
    100  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_CESR	0x110	/* Correctable Error Status Reg */
    101  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_CEMR	0x114	/* Correctable Error Mask Reg */
    102  1.1.2.1  cliff #define  PCIE_ECFG_CExR_RESV	(__BITS(31,14) | __BITS(11,9) | __BITS(5,1))
    103  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_ACCR	0x118	/* Adv. Capabilities Control Reg */
    104  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_HLRn(n)	(0x11c + ((n) * 4))	/* Header Log Regs */
    105  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_RECR	0x12c	/* Root Error Command Reg */
    106  1.1.2.1  cliff #define  PCIE_ECFG_RECR_RESV	__BITS(31,3)
    107  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_RESR	0x130	/* Root Error Status Reg */
    108  1.1.2.1  cliff #define  PCIE_ECFG_RESR_RESV	__BITS(26,7)
    109  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_ESI	0x134	/* Error Source Identification Reg */
    110  1.1.2.1  cliff #define RMIXL_PCIE_ECFG_DSNCR	0x140	/* Dev Serial Number Capability Regs */
    111  1.1.2.1  cliff 
    112  1.1.2.1  cliff static const struct {
    113  1.1.2.1  cliff 	u_int offset;
    114  1.1.2.1  cliff 	u_int32_t rw1c;
    115  1.1.2.1  cliff } pcie_ecfg_errs_tab[] = {
    116  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_UESR,		(__BITS(20,12) | __BIT(4)) },
    117  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_CESR,		(__BITS(20,12) | __BIT(4)) },
    118  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_HLRn(0),	0 },
    119  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_HLRn(1),	0 },
    120  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_HLRn(2),	0 },
    121  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_HLRn(3),	0 },
    122  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_RESR,		__BITS(6,0) },
    123  1.1.2.1  cliff 	{ RMIXL_PCIE_ECFG_ESI,		0 },
    124  1.1.2.1  cliff };
    125  1.1.2.1  cliff #define PCIE_ECFG_ERRS_OFFTAB_NENTRIES \
    126  1.1.2.1  cliff 	(sizeof(pcie_ecfg_errs_tab)/sizeof(pcie_ecfg_errs_tab[0]))
    127  1.1.2.1  cliff 
    128  1.1.2.8  cliff typedef struct rmixl_pcie_int_csr {
    129  1.1.2.8  cliff 	uint r0;
    130  1.1.2.8  cliff 	uint r1;
    131  1.1.2.8  cliff } rmixl_pcie_int_csr_t;
    132  1.1.2.8  cliff 
    133  1.1.2.8  cliff static const rmixl_pcie_int_csr_t int_enb_offset[4] = {
    134  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK0_INT_ENABLE0, RMIXL_PCIE_LINK0_INT_ENABLE1 },
    135  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK1_INT_ENABLE0, RMIXL_PCIE_LINK1_INT_ENABLE1 },
    136  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK2_INT_ENABLE0, RMIXL_PCIE_LINK2_INT_ENABLE1 },
    137  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK3_INT_ENABLE0, RMIXL_PCIE_LINK3_INT_ENABLE1 },
    138  1.1.2.8  cliff };
    139  1.1.2.8  cliff 
    140  1.1.2.8  cliff static const rmixl_pcie_int_csr_t int_sts_offset[4] = {
    141  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK0_INT_STATUS0, RMIXL_PCIE_LINK0_INT_STATUS1 },
    142  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK1_INT_STATUS0, RMIXL_PCIE_LINK1_INT_STATUS1 },
    143  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK2_INT_STATUS0, RMIXL_PCIE_LINK2_INT_STATUS1 },
    144  1.1.2.8  cliff 	{ RMIXL_PCIE_LINK3_INT_STATUS0, RMIXL_PCIE_LINK3_INT_STATUS1 },
    145  1.1.2.8  cliff };
    146  1.1.2.8  cliff 
    147  1.1.2.8  cliff static const u_int msi_enb_offset[4] = {
    148  1.1.2.8  cliff 	RMIXL_PCIE_LINK0_MSI_ENABLE,
    149  1.1.2.8  cliff 	RMIXL_PCIE_LINK1_MSI_ENABLE,
    150  1.1.2.8  cliff 	RMIXL_PCIE_LINK2_MSI_ENABLE,
    151  1.1.2.8  cliff 	RMIXL_PCIE_LINK3_MSI_ENABLE
    152  1.1.2.8  cliff };
    153  1.1.2.8  cliff 
    154  1.1.2.8  cliff #define RMIXL_PCIE_LINK_STATUS0_ERRORS	__BITS(6,4)
    155  1.1.2.8  cliff #define RMIXL_PCIE_LINK_STATUS1_ERRORS	__BITS(10,0)
    156  1.1.2.8  cliff #define RMIXL_PCIE_LINK_STATUS_ERRORS					\
    157  1.1.2.8  cliff 		((((uint64_t)RMIXL_PCIE_LINK_STATUS1_ERRORS) << 32) |	\
    158  1.1.2.8  cliff 		   (uint64_t)RMIXL_PCIE_LINK_STATUS0_ERRORS)
    159  1.1.2.8  cliff 
    160  1.1.2.1  cliff static int	rmixl_pcie_match(device_t, cfdata_t, void *);
    161  1.1.2.1  cliff static void	rmixl_pcie_attach(device_t, device_t, void *);
    162  1.1.2.1  cliff static void	rmixl_pcie_init(struct rmixl_pcie_softc *);
    163  1.1.2.1  cliff static void	rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *);
    164  1.1.2.1  cliff static void	rmixl_pcie_attach_hook(struct device *, struct device *,
    165  1.1.2.1  cliff 		    struct pcibus_attach_args *);
    166  1.1.2.1  cliff static void	rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *, uint32_t);
    167  1.1.2.1  cliff static void	rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *, uint32_t);
    168  1.1.2.1  cliff static void	rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *, uint32_t);
    169  1.1.2.1  cliff static void	rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *, uint32_t);
    170  1.1.2.1  cliff static void	rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *);
    171  1.1.2.8  cliff static void	rmixl_pcie_intcfg(struct rmixl_pcie_softc *);
    172  1.1.2.1  cliff static void	rmixl_pcie_errata(struct rmixl_pcie_softc *);
    173  1.1.2.1  cliff static void	rmixl_conf_interrupt(void *, int, int, int, int, int *);
    174  1.1.2.1  cliff static int	rmixl_pcie_bus_maxdevs(void *, int);
    175  1.1.2.3  cliff static pcitag_t	rmixl_tag_to_ecfg(pcitag_t);
    176  1.1.2.1  cliff static pcitag_t	rmixl_pcie_make_tag(void *, int, int, int);
    177  1.1.2.1  cliff static void	rmixl_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
    178  1.1.2.1  cliff void		rmixl_pcie_tag_print(const char *restrict, void *, pcitag_t,				int, vaddr_t, u_long);
    179  1.1.2.3  cliff static int	rmixl_pcie_conf_setup(struct rmixl_pcie_softc *,
    180  1.1.2.3  cliff 			pcitag_t, int *, bus_space_tag_t *,
    181  1.1.2.3  cliff 			bus_space_handle_t *);
    182  1.1.2.1  cliff static pcireg_t	rmixl_pcie_conf_read(void *, pcitag_t, int);
    183  1.1.2.1  cliff static void	rmixl_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
    184  1.1.2.1  cliff 
    185  1.1.2.1  cliff static int	rmixl_pcie_intr_map(struct pci_attach_args *,
    186  1.1.2.1  cliff 		    pci_intr_handle_t *);
    187  1.1.2.1  cliff static const char *
    188  1.1.2.1  cliff 		rmixl_pcie_intr_string(void *, pci_intr_handle_t);
    189  1.1.2.1  cliff static const struct evcnt *
    190  1.1.2.1  cliff 		rmixl_pcie_intr_evcnt(void *, pci_intr_handle_t);
    191  1.1.2.8  cliff static pci_intr_handle_t
    192  1.1.2.8  cliff 		rmixl_pcie_make_pih(u_int, u_int, u_int);
    193  1.1.2.8  cliff static void	rmixl_pcie_decompose_pih(pci_intr_handle_t, u_int *, u_int *, u_int *);
    194  1.1.2.8  cliff static void	rmixl_pcie_intr_disestablish(void *, void *);
    195  1.1.2.1  cliff static void	*rmixl_pcie_intr_establish(void *, pci_intr_handle_t,
    196  1.1.2.1  cliff 		    int, int (*)(void *), void *);
    197  1.1.2.8  cliff static int	rmixl_pcie_intr(void *);
    198  1.1.2.8  cliff static void	rmixl_pcie_link_error_intr(u_int, uint32_t, uint32_t);
    199  1.1.2.1  cliff #if defined(DEBUG) || defined(DDB)
    200  1.1.2.1  cliff int		rmixl_pcie_error_check(void);
    201  1.1.2.1  cliff #endif
    202  1.1.2.1  cliff static int	_rmixl_pcie_error_check(void *);
    203  1.1.2.1  cliff static int	rmixl_pcie_error_intr(void *);
    204  1.1.2.1  cliff 
    205  1.1.2.1  cliff /*
    206  1.1.2.1  cliff  * XXX use locks
    207  1.1.2.1  cliff  */
    208  1.1.2.1  cliff #define	PCI_CONF_LOCK(s)	(s) = splhigh()
    209  1.1.2.1  cliff #define	PCI_CONF_UNLOCK(s)	splx((s))
    210  1.1.2.1  cliff 
    211  1.1.2.1  cliff 
    212  1.1.2.1  cliff #define RMIXL_PCIE_CONCAT3(a,b,c) a ## b ## c
    213  1.1.2.1  cliff #define RMIXL_PCIE_BAR_INIT(reg, bar, size, align) {			\
    214  1.1.2.1  cliff 	struct extent *ext = rmixl_configuration.rc_phys_ex;		\
    215  1.1.2.1  cliff 	u_long region_start;						\
    216  1.1.2.1  cliff 	uint64_t ba;							\
    217  1.1.2.1  cliff 	int err;							\
    218  1.1.2.1  cliff 									\
    219  1.1.2.1  cliff 	err = extent_alloc(ext, (size), (align), 0UL, EX_NOWAIT,	\
    220  1.1.2.1  cliff 		&region_start);						\
    221  1.1.2.1  cliff 	if (err != 0)							\
    222  1.1.2.1  cliff 		panic("%s: extent_alloc(%p, %#lx, %#lx, %#lx, %#x, %p)",\
    223  1.1.2.1  cliff 			__func__, ext, size, align, 0UL, EX_NOWAIT,	\
    224  1.1.2.1  cliff 			&region_start);					\
    225  1.1.2.1  cliff 	ba = (uint64_t)region_start;					\
    226  1.1.2.1  cliff 	ba *= (1024 * 1024);						\
    227  1.1.2.1  cliff 	bar = RMIXL_PCIE_CONCAT3(RMIXL_PCIE_,reg,_BAR)(ba, 1);		\
    228  1.1.2.1  cliff 	DPRINTF(("PCIE %s BAR was not enabled by firmware\n"		\
    229  1.1.2.4  cliff 		"enabling %s at phys %#" PRIxBUSADDR ", size %lu MB\n",	\
    230  1.1.2.1  cliff 		__STRING(reg), __STRING(reg), ba, size));		\
    231  1.1.2.1  cliff 	RMIXL_IOREG_WRITE(RMIXL_IO_DEV_BRIDGE + 			\
    232  1.1.2.1  cliff 		RMIXL_PCIE_CONCAT3(RMIXL_SBC_PCIE_,reg,_BAR), bar);	\
    233  1.1.2.1  cliff 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE +			\
    234  1.1.2.1  cliff 		RMIXL_PCIE_CONCAT3(RMIXL_SBC_PCIE_,reg,_BAR));		\
    235  1.1.2.1  cliff 	DPRINTF(("%s: %s BAR %#x\n", __func__, __STRING(reg), bar));	\
    236  1.1.2.1  cliff }
    237  1.1.2.1  cliff 
    238  1.1.2.1  cliff 
    239  1.1.2.1  cliff #if defined(DEBUG) || defined(DDB)
    240  1.1.2.1  cliff static void *rmixl_pcie_v;
    241  1.1.2.1  cliff #endif
    242  1.1.2.1  cliff 
    243  1.1.2.1  cliff CFATTACH_DECL_NEW(rmixl_pcie, sizeof(struct rmixl_pcie_softc),
    244  1.1.2.1  cliff     rmixl_pcie_match, rmixl_pcie_attach, NULL, NULL);
    245  1.1.2.1  cliff 
    246  1.1.2.1  cliff static int rmixl_pcie_found;
    247  1.1.2.1  cliff 
    248  1.1.2.1  cliff static int
    249  1.1.2.1  cliff rmixl_pcie_match(device_t parent, cfdata_t cf, void *aux)
    250  1.1.2.1  cliff {
    251  1.1.2.1  cliff 	uint32_t r;
    252  1.1.2.1  cliff 
    253  1.1.2.1  cliff 	/* XXX
    254  1.1.2.1  cliff 	 * for now there is only one PCIe Interface on chip
    255  1.1.2.1  cliff 	 * this could change with furture RMI XL family designs
    256  1.1.2.1  cliff 	 */
    257  1.1.2.1  cliff 	if (rmixl_pcie_found)
    258  1.1.2.1  cliff 		return 0;
    259  1.1.2.1  cliff 
    260  1.1.2.1  cliff 	/* read GPIO Reset Configuration register */
    261  1.1.2.1  cliff 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG);
    262  1.1.2.1  cliff 	r >>= 26;
    263  1.1.2.1  cliff 	r &= 3;
    264  1.1.2.1  cliff 	if (r != 0)
    265  1.1.2.1  cliff 		return 0;	/* strapped for SRIO */
    266  1.1.2.1  cliff 
    267  1.1.2.1  cliff 	return 1;
    268  1.1.2.1  cliff }
    269  1.1.2.1  cliff 
    270  1.1.2.1  cliff static void
    271  1.1.2.1  cliff rmixl_pcie_attach(device_t parent, device_t self, void *aux)
    272  1.1.2.1  cliff {
    273  1.1.2.1  cliff 	struct rmixl_pcie_softc *sc = device_private(self);
    274  1.1.2.1  cliff 	struct obio_attach_args *obio = aux;
    275  1.1.2.1  cliff 	struct rmixl_config *rcp = &rmixl_configuration;
    276  1.1.2.1  cliff         struct pcibus_attach_args pba;
    277  1.1.2.1  cliff 	uint32_t bar;
    278  1.1.2.1  cliff 
    279  1.1.2.1  cliff 	rmixl_pcie_found = 1;
    280  1.1.2.1  cliff 	sc->sc_dev = self;
    281  1.1.2.1  cliff 
    282  1.1.2.1  cliff 	aprint_normal(" RMI XLS PCIe Interface\n");
    283  1.1.2.1  cliff 
    284  1.1.2.1  cliff 	rmixl_pcie_lnkcfg(sc);
    285  1.1.2.1  cliff 
    286  1.1.2.8  cliff 	rmixl_pcie_intcfg(sc);
    287  1.1.2.8  cliff 
    288  1.1.2.1  cliff 	rmixl_pcie_errata(sc);
    289  1.1.2.1  cliff 
    290  1.1.2.1  cliff 	sc->sc_29bit_dmat = obio->obio_29bit_dmat;
    291  1.1.2.1  cliff 	sc->sc_32bit_dmat = obio->obio_32bit_dmat;
    292  1.1.2.1  cliff 	sc->sc_64bit_dmat = obio->obio_64bit_dmat;
    293  1.1.2.1  cliff 
    294  1.1.2.1  cliff 	/*
    295  1.1.2.1  cliff 	 * get PCI config space base addr from SBC PCIe CFG BAR
    296  1.1.2.1  cliff 	 * initialize it if necessary
    297  1.1.2.1  cliff  	 */
    298  1.1.2.1  cliff 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXL_SBC_PCIE_CFG_BAR);
    299  1.1.2.1  cliff 	DPRINTF(("%s: PCIE_CFG_BAR %#x\n", __func__, bar));
    300  1.1.2.1  cliff 	if ((bar & RMIXL_PCIE_CFG_BAR_ENB) == 0) {
    301  1.1.2.1  cliff 		u_long n = RMIXL_PCIE_CFG_SIZE / (1024 * 1024);
    302  1.1.2.1  cliff 		RMIXL_PCIE_BAR_INIT(CFG, bar, n, n);
    303  1.1.2.1  cliff 	}
    304  1.1.2.3  cliff 	rcp->rc_pcie_cfg_pbase = (bus_addr_t)RMIXL_PCIE_CFG_BAR_TO_BA(bar);
    305  1.1.2.3  cliff 	rcp->rc_pcie_cfg_size  = (bus_size_t)RMIXL_PCIE_CFG_SIZE;
    306  1.1.2.1  cliff 
    307  1.1.2.1  cliff 	/*
    308  1.1.2.1  cliff 	 * get PCIE Extended config space base addr from SBC PCIe ECFG BAR
    309  1.1.2.1  cliff 	 * initialize it if necessary
    310  1.1.2.1  cliff  	 */
    311  1.1.2.1  cliff 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXL_SBC_PCIE_ECFG_BAR);
    312  1.1.2.1  cliff 	DPRINTF(("%s: PCIE_ECFG_BAR %#x\n", __func__, bar));
    313  1.1.2.1  cliff 	if ((bar & RMIXL_PCIE_ECFG_BAR_ENB) == 0) {
    314  1.1.2.1  cliff 		u_long n = RMIXL_PCIE_ECFG_SIZE / (1024 * 1024);
    315  1.1.2.1  cliff 		RMIXL_PCIE_BAR_INIT(ECFG, bar, n, n);
    316  1.1.2.1  cliff 	}
    317  1.1.2.3  cliff 	rcp->rc_pcie_ecfg_pbase = (bus_addr_t)RMIXL_PCIE_ECFG_BAR_TO_BA(bar);
    318  1.1.2.3  cliff 	rcp->rc_pcie_ecfg_size  = (bus_size_t)RMIXL_PCIE_ECFG_SIZE;
    319  1.1.2.1  cliff 
    320  1.1.2.1  cliff 	/*
    321  1.1.2.1  cliff 	 * get PCI MEM space base [addr, size] from SBC PCIe MEM BAR
    322  1.1.2.1  cliff 	 * initialize it if necessary
    323  1.1.2.1  cliff  	 */
    324  1.1.2.1  cliff 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXL_SBC_PCIE_MEM_BAR);
    325  1.1.2.1  cliff 	DPRINTF(("%s: PCIE_MEM_BAR %#x\n", __func__, bar));
    326  1.1.2.1  cliff 	if ((bar & RMIXL_PCIE_MEM_BAR_ENB) == 0) {
    327  1.1.2.1  cliff 		u_long n = 256;				/* 256 MB */
    328  1.1.2.1  cliff 		RMIXL_PCIE_BAR_INIT(MEM, bar, n, n);
    329  1.1.2.1  cliff 	}
    330  1.1.2.1  cliff 	rcp->rc_pci_mem_pbase = (bus_addr_t)RMIXL_PCIE_MEM_BAR_TO_BA(bar);
    331  1.1.2.1  cliff 	rcp->rc_pci_mem_size  = (bus_size_t)RMIXL_PCIE_MEM_BAR_TO_SIZE(bar);
    332  1.1.2.1  cliff 
    333  1.1.2.1  cliff 	/*
    334  1.1.2.1  cliff 	 * get PCI IO space base [addr, size] from SBC PCIe IO BAR
    335  1.1.2.1  cliff 	 * initialize it if necessary
    336  1.1.2.1  cliff  	 */
    337  1.1.2.1  cliff 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXL_SBC_PCIE_IO_BAR);
    338  1.1.2.1  cliff 	DPRINTF(("%s: PCIE_IO_BAR %#x\n", __func__, bar));
    339  1.1.2.1  cliff 	if ((bar & RMIXL_PCIE_IO_BAR_ENB) == 0) {
    340  1.1.2.1  cliff 		u_long n = 32;				/* 32 MB */
    341  1.1.2.1  cliff 		RMIXL_PCIE_BAR_INIT(IO, bar, n, n);
    342  1.1.2.1  cliff 	}
    343  1.1.2.1  cliff 	rcp->rc_pci_io_pbase = (bus_addr_t)RMIXL_PCIE_IO_BAR_TO_BA(bar);
    344  1.1.2.1  cliff 	rcp->rc_pci_io_size  = (bus_size_t)RMIXL_PCIE_IO_BAR_TO_SIZE(bar);
    345  1.1.2.1  cliff 
    346  1.1.2.1  cliff 	/*
    347  1.1.2.3  cliff 	 * initialize the PCI CFG, ECFG bus space tags
    348  1.1.2.3  cliff 	 */
    349  1.1.2.3  cliff 	rmixl_pcie_cfg_bus_mem_init(&rcp->rc_pcie_cfg_memt, rcp);
    350  1.1.2.3  cliff 	sc->sc_pcie_cfg_memt = &rcp->rc_pcie_cfg_memt;
    351  1.1.2.3  cliff 
    352  1.1.2.3  cliff 	rmixl_pcie_ecfg_bus_mem_init(&rcp->rc_pcie_ecfg_memt, rcp);
    353  1.1.2.3  cliff 	sc->sc_pcie_ecfg_memt = &rcp->rc_pcie_ecfg_memt;
    354  1.1.2.3  cliff 
    355  1.1.2.3  cliff 	/*
    356  1.1.2.3  cliff 	 * initialize the PCI MEM and IO bus space tags
    357  1.1.2.1  cliff 	 */
    358  1.1.2.1  cliff 	rmixl_pcie_bus_mem_init(&rcp->rc_pci_memt, rcp);
    359  1.1.2.1  cliff 	rmixl_pcie_bus_io_init(&rcp->rc_pci_iot, rcp);
    360  1.1.2.1  cliff 
    361  1.1.2.1  cliff 	/*
    362  1.1.2.1  cliff 	 * initialize the extended configuration regs
    363  1.1.2.1  cliff 	 */
    364  1.1.2.1  cliff 	rmixl_pcie_init_ecfg(sc);
    365  1.1.2.1  cliff 
    366  1.1.2.1  cliff 	/*
    367  1.1.2.1  cliff 	 * initialize the PCI chipset tag
    368  1.1.2.1  cliff 	 */
    369  1.1.2.1  cliff 	rmixl_pcie_init(sc);
    370  1.1.2.1  cliff 
    371  1.1.2.1  cliff 	/*
    372  1.1.2.1  cliff 	 * attach the PCI bus
    373  1.1.2.1  cliff 	 */
    374  1.1.2.1  cliff 	memset(&pba, 0, sizeof(pba));
    375  1.1.2.1  cliff 	pba.pba_memt = &rcp->rc_pci_memt;
    376  1.1.2.1  cliff 	pba.pba_iot =  &rcp->rc_pci_iot;
    377  1.1.2.6   matt 	pba.pba_dmat = sc->sc_32bit_dmat;
    378  1.1.2.6   matt 	pba.pba_dmat64 = sc->sc_64bit_dmat;
    379  1.1.2.1  cliff 	pba.pba_pc = &sc->sc_pci_chipset;
    380  1.1.2.1  cliff 	pba.pba_bus = 0;
    381  1.1.2.1  cliff 	pba.pba_bridgetag = NULL;
    382  1.1.2.1  cliff 	pba.pba_intrswiz = 0;
    383  1.1.2.1  cliff 	pba.pba_intrtag = 0;
    384  1.1.2.1  cliff 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    385  1.1.2.1  cliff 		PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    386  1.1.2.1  cliff 
    387  1.1.2.1  cliff 	(void) config_found_ia(self, "pcibus", &pba, pcibusprint);
    388  1.1.2.1  cliff }
    389  1.1.2.1  cliff 
    390  1.1.2.1  cliff /*
    391  1.1.2.1  cliff  * rmixl_pcie_lnkcfg_4xx - link configs for XLS4xx and XLS6xx
    392  1.1.2.1  cliff  *	use IO_AD[11] and IO_AD[10], observable in
    393  1.1.2.1  cliff  *	Bits[21:20] of the GPIO Reset Configuration register
    394  1.1.2.1  cliff  */
    395  1.1.2.1  cliff static void
    396  1.1.2.1  cliff rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    397  1.1.2.1  cliff {
    398  1.1.2.1  cliff 	u_int index;
    399  1.1.2.1  cliff 	static const rmixl_pcie_lnkcfg_t lnktab_4xx[4][4] = {
    400  1.1.2.1  cliff 		{{ LCFG_EP, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}},
    401  1.1.2.1  cliff 		{{ LCFG_RC, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}},
    402  1.1.2.1  cliff 		{{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    403  1.1.2.1  cliff 		{{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    404  1.1.2.1  cliff 	};
    405  1.1.2.1  cliff 	static const char *lnkstr_4xx[4] = {
    406  1.1.2.8  cliff 		"1EPx4",
    407  1.1.2.8  cliff 		"1RCx4",
    408  1.1.2.8  cliff 		"1EPx1, 3RCx1",
    409  1.1.2.8  cliff 		"4RCx1"
    410  1.1.2.1  cliff 	};
    411  1.1.2.1  cliff 	index = (grcr >> 20) & 3;
    412  1.1.2.1  cliff 	ltp->ncfgs = 4;
    413  1.1.2.1  cliff 	ltp->cfg = lnktab_4xx[index];
    414  1.1.2.1  cliff 	ltp->str = lnkstr_4xx[index];
    415  1.1.2.1  cliff }
    416  1.1.2.1  cliff 
    417  1.1.2.1  cliff /*
    418  1.1.2.1  cliff  * rmixl_pcie_lnkcfg_408Lite - link configs for XLS408Lite and XLS04A
    419  1.1.2.1  cliff  *	use IO_AD[11] and IO_AD[10], observable in
    420  1.1.2.1  cliff  *	Bits[21:20] of the GPIO Reset Configuration register
    421  1.1.2.1  cliff  */
    422  1.1.2.1  cliff static void
    423  1.1.2.1  cliff rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    424  1.1.2.1  cliff {
    425  1.1.2.1  cliff 	u_int index;
    426  1.1.2.1  cliff 	static const rmixl_pcie_lnkcfg_t lnktab_408Lite[4][2] = {
    427  1.1.2.1  cliff 		{{ LCFG_EP, 4}, {LCFG_NO, 0}},
    428  1.1.2.1  cliff 		{{ LCFG_RC, 4}, {LCFG_NO, 0}},
    429  1.1.2.1  cliff 		{{ LCFG_EP, 1}, {LCFG_RC, 1}},
    430  1.1.2.1  cliff 		{{ LCFG_RC, 1}, {LCFG_RC, 1}},
    431  1.1.2.1  cliff 	};
    432  1.1.2.1  cliff 	static const char *lnkstr_408Lite[4] = {
    433  1.1.2.8  cliff 		"4EPx4",
    434  1.1.2.8  cliff 		"1RCx4",
    435  1.1.2.8  cliff 		"1EPx1, 1RCx1",
    436  1.1.2.8  cliff 		"2RCx1"
    437  1.1.2.1  cliff 	};
    438  1.1.2.1  cliff 
    439  1.1.2.1  cliff 	index = (grcr >> 20) & 3;
    440  1.1.2.1  cliff 	ltp->ncfgs = 2;
    441  1.1.2.1  cliff 	ltp->cfg = lnktab_408Lite[index];
    442  1.1.2.1  cliff 	ltp->str = lnkstr_408Lite[index];
    443  1.1.2.1  cliff }
    444  1.1.2.1  cliff 
    445  1.1.2.1  cliff /*
    446  1.1.2.1  cliff  * rmixl_pcie_lnkcfg_2xx - link configs for XLS2xx
    447  1.1.2.1  cliff  *	use IO_AD[10], observable in Bit[20] of the
    448  1.1.2.1  cliff  *	GPIO Reset Configuration register
    449  1.1.2.1  cliff  */
    450  1.1.2.1  cliff static void
    451  1.1.2.1  cliff rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    452  1.1.2.1  cliff {
    453  1.1.2.1  cliff 	u_int index;
    454  1.1.2.1  cliff 	static const rmixl_pcie_lnkcfg_t lnktab_2xx[2][4] = {
    455  1.1.2.1  cliff 		{{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    456  1.1.2.1  cliff 		{{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}}
    457  1.1.2.1  cliff 	};
    458  1.1.2.1  cliff 	static const char *lnkstr_2xx[2] = {
    459  1.1.2.8  cliff 		"1EPx1, 3RCx1",
    460  1.1.2.8  cliff 		"4RCx1",
    461  1.1.2.1  cliff 	};
    462  1.1.2.1  cliff 
    463  1.1.2.1  cliff 	index = (grcr >> 20) & 1;
    464  1.1.2.1  cliff 	ltp->ncfgs = 4;
    465  1.1.2.1  cliff 	ltp->cfg = lnktab_2xx[index];
    466  1.1.2.1  cliff 	ltp->str = lnkstr_2xx[index];
    467  1.1.2.1  cliff }
    468  1.1.2.1  cliff 
    469  1.1.2.1  cliff /*
    470  1.1.2.1  cliff  * rmixl_pcie_lnkcfg_1xx - link configs for XLS1xx
    471  1.1.2.1  cliff  *	use IO_AD[10], observable in Bit[20] of the
    472  1.1.2.1  cliff  *	GPIO Reset Configuration register
    473  1.1.2.1  cliff  */
    474  1.1.2.1  cliff static void
    475  1.1.2.1  cliff rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    476  1.1.2.1  cliff {
    477  1.1.2.1  cliff 	u_int index;
    478  1.1.2.1  cliff 	static const rmixl_pcie_lnkcfg_t lnktab_1xx[2][2] = {
    479  1.1.2.1  cliff 		{{ LCFG_EP, 1}, {LCFG_RC, 1}},
    480  1.1.2.1  cliff 		{{ LCFG_RC, 1}, {LCFG_RC, 1}}
    481  1.1.2.1  cliff 	};
    482  1.1.2.1  cliff 	static const char *lnkstr_1xx[2] = {
    483  1.1.2.8  cliff 		"1EPx1, 1RCx1",
    484  1.1.2.8  cliff 		"2RCx1",
    485  1.1.2.1  cliff 	};
    486  1.1.2.1  cliff 
    487  1.1.2.1  cliff 	index = (grcr >> 20) & 1;
    488  1.1.2.1  cliff 	ltp->ncfgs = 2;
    489  1.1.2.1  cliff 	ltp->cfg = lnktab_1xx[index];
    490  1.1.2.1  cliff 	ltp->str = lnkstr_1xx[index];
    491  1.1.2.1  cliff }
    492  1.1.2.1  cliff 
    493  1.1.2.1  cliff /*
    494  1.1.2.1  cliff  * rmixl_pcie_lnkcfg - determine PCI Express Link Configuration
    495  1.1.2.1  cliff  */
    496  1.1.2.1  cliff static void
    497  1.1.2.1  cliff rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *sc)
    498  1.1.2.1  cliff {
    499  1.1.2.1  cliff 	uint32_t r;
    500  1.1.2.1  cliff 
    501  1.1.2.1  cliff 	/* read GPIO Reset Configuration register */
    502  1.1.2.1  cliff 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG);
    503  1.1.2.1  cliff 	DPRINTF(("%s: GPIO RCR %#x\n", __func__, r));
    504  1.1.2.1  cliff 
    505  1.1.2.7   matt 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    506  1.1.2.1  cliff 	case MIPS_XLS104:
    507  1.1.2.1  cliff 	case MIPS_XLS108:
    508  1.1.2.1  cliff 		rmixl_pcie_lnkcfg_1xx(&sc->sc_pcie_lnktab, r);
    509  1.1.2.1  cliff 		break;
    510  1.1.2.1  cliff 	case MIPS_XLS204:
    511  1.1.2.1  cliff 	case MIPS_XLS208:
    512  1.1.2.1  cliff 		rmixl_pcie_lnkcfg_2xx(&sc->sc_pcie_lnktab, r);
    513  1.1.2.1  cliff 		break;
    514  1.1.2.1  cliff 	case MIPS_XLS404LITE:
    515  1.1.2.1  cliff 	case MIPS_XLS408LITE:
    516  1.1.2.1  cliff 		rmixl_pcie_lnkcfg_408Lite(&sc->sc_pcie_lnktab, r);
    517  1.1.2.1  cliff 		break;
    518  1.1.2.1  cliff 	case MIPS_XLS404:
    519  1.1.2.1  cliff 	case MIPS_XLS408:
    520  1.1.2.1  cliff 	case MIPS_XLS416:
    521  1.1.2.1  cliff 	case MIPS_XLS608:
    522  1.1.2.1  cliff 	case MIPS_XLS616:
    523  1.1.2.1  cliff 		/* 6xx uses same table as 4xx */
    524  1.1.2.1  cliff 		rmixl_pcie_lnkcfg_4xx(&sc->sc_pcie_lnktab, r);
    525  1.1.2.1  cliff 		break;
    526  1.1.2.1  cliff 	default:
    527  1.1.2.1  cliff 		panic("%s: unknown RMI PRID IMPL", __func__);
    528  1.1.2.1  cliff 	}
    529  1.1.2.1  cliff 
    530  1.1.2.1  cliff 	aprint_normal("%s: link config %s\n",
    531  1.1.2.1  cliff 		device_xname(sc->sc_dev), sc->sc_pcie_lnktab.str);
    532  1.1.2.1  cliff }
    533  1.1.2.1  cliff 
    534  1.1.2.8  cliff /*
    535  1.1.2.8  cliff  * rmixl_pcie_intcfg - init PCIe Link interrupt enables
    536  1.1.2.8  cliff  */
    537  1.1.2.8  cliff static void
    538  1.1.2.8  cliff rmixl_pcie_intcfg(struct rmixl_pcie_softc *sc)
    539  1.1.2.8  cliff {
    540  1.1.2.8  cliff 	rmixl_pcie_link_intr_t *lip;
    541  1.1.2.8  cliff 	int link;
    542  1.1.2.8  cliff 
    543  1.1.2.8  cliff 	DPRINTF(("%s: disable all link interrupts\n", __func__));
    544  1.1.2.8  cliff 	for (link=0; link < sc->sc_pcie_lnktab.ncfgs; link++) {
    545  1.1.2.8  cliff 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r0,
    546  1.1.2.8  cliff 			RMIXL_PCIE_LINK_STATUS0_ERRORS);
    547  1.1.2.8  cliff 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r1,
    548  1.1.2.8  cliff 			RMIXL_PCIE_LINK_STATUS1_ERRORS);
    549  1.1.2.8  cliff 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + msi_enb_offset[link], 0);
    550  1.1.2.8  cliff 		lip = &sc->sc_link_intr[link];
    551  1.1.2.8  cliff 		LIST_INIT(&lip->dispatch);
    552  1.1.2.8  cliff 		lip->ih = NULL;
    553  1.1.2.8  cliff 		lip->link = link;
    554  1.1.2.8  cliff 		lip->enabled = false;
    555  1.1.2.8  cliff 	}
    556  1.1.2.8  cliff }
    557  1.1.2.8  cliff 
    558  1.1.2.1  cliff static void
    559  1.1.2.1  cliff rmixl_pcie_errata(struct rmixl_pcie_softc *sc)
    560  1.1.2.1  cliff {
    561  1.1.2.7   matt 	const mips_prid_t cpu_id = mips_options.mips_cpu_id;
    562  1.1.2.1  cliff 	u_int rev;
    563  1.1.2.1  cliff 	u_int lanes;
    564  1.1.2.1  cliff 	bool e391 = false;
    565  1.1.2.1  cliff 
    566  1.1.2.1  cliff 	/*
    567  1.1.2.1  cliff 	 * 3.9.1 PCIe Link-0 Registers Reset to Incorrect Values
    568  1.1.2.1  cliff 	 * check if it allies to this CPU implementation and revision
    569  1.1.2.1  cliff 	 */
    570  1.1.2.1  cliff 	rev = MIPS_PRID_REV(cpu_id);
    571  1.1.2.1  cliff 	switch (MIPS_PRID_IMPL(cpu_id)) {
    572  1.1.2.1  cliff 	case MIPS_XLS104:
    573  1.1.2.1  cliff 	case MIPS_XLS108:
    574  1.1.2.1  cliff 		break;
    575  1.1.2.1  cliff 	case MIPS_XLS204:
    576  1.1.2.1  cliff 	case MIPS_XLS208:
    577  1.1.2.1  cliff 		/* stepping A0 is affected */
    578  1.1.2.1  cliff 		if (rev == 0)
    579  1.1.2.1  cliff 			e391 = true;
    580  1.1.2.1  cliff 		break;
    581  1.1.2.1  cliff 	case MIPS_XLS404LITE:
    582  1.1.2.1  cliff 	case MIPS_XLS408LITE:
    583  1.1.2.1  cliff 		break;
    584  1.1.2.1  cliff 	case MIPS_XLS404:
    585  1.1.2.1  cliff 	case MIPS_XLS408:
    586  1.1.2.1  cliff 	case MIPS_XLS416:
    587  1.1.2.1  cliff 		/* steppings A0 and A1 are affected */
    588  1.1.2.1  cliff 		if ((rev == 0) || (rev == 1))
    589  1.1.2.1  cliff 			e391 = true;
    590  1.1.2.1  cliff 		break;
    591  1.1.2.1  cliff 	case MIPS_XLS608:
    592  1.1.2.1  cliff 	case MIPS_XLS616:
    593  1.1.2.1  cliff 		break;
    594  1.1.2.1  cliff 	default:
    595  1.1.2.1  cliff 		panic("unknown RMI PRID IMPL");
    596  1.1.2.1  cliff         }
    597  1.1.2.1  cliff 
    598  1.1.2.1  cliff 	/*
    599  1.1.2.1  cliff 	 * for XLS we only need to check entry #0
    600  1.1.2.1  cliff 	 * this may need to change for later XL family chips
    601  1.1.2.1  cliff 	 */
    602  1.1.2.1  cliff 	lanes = sc->sc_pcie_lnktab.cfg[0].lanes;
    603  1.1.2.1  cliff 
    604  1.1.2.1  cliff 	if ((e391 != false) && ((lanes == 2) || (lanes == 4))) {
    605  1.1.2.1  cliff 		/*
    606  1.1.2.1  cliff 		 * attempt work around for errata 3.9.1
    607  1.1.2.1  cliff 		 * "PCIe Link-0 Registers Reset to Incorrect Values"
    608  1.1.2.1  cliff 		 * the registers are write-once: if the firmware already wrote,
    609  1.1.2.1  cliff 		 * then our writes are ignored;  hope they did it right.
    610  1.1.2.1  cliff 		 */
    611  1.1.2.1  cliff 		uint32_t queuectrl;
    612  1.1.2.1  cliff 		uint32_t bufdepth;
    613  1.1.2.1  cliff #ifdef DIAGNOSTIC
    614  1.1.2.1  cliff 		uint32_t r;
    615  1.1.2.1  cliff #endif
    616  1.1.2.1  cliff 
    617  1.1.2.1  cliff 		aprint_normal("%s: attempt work around for errata 3.9.1",
    618  1.1.2.1  cliff 			device_xname(sc->sc_dev));
    619  1.1.2.1  cliff 		if (lanes == 4) {
    620  1.1.2.1  cliff 			queuectrl = 0x00018074;
    621  1.1.2.1  cliff 			bufdepth  = 0x001901D1;
    622  1.1.2.1  cliff 		} else {
    623  1.1.2.1  cliff 			queuectrl = 0x00018036;
    624  1.1.2.1  cliff 			bufdepth  = 0x001900D9;
    625  1.1.2.1  cliff 		}
    626  1.1.2.1  cliff 
    627  1.1.2.1  cliff 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE +
    628  1.1.2.1  cliff 			RMIXL_VC0_POSTED_RX_QUEUE_CTRL, queuectrl);
    629  1.1.2.1  cliff 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE +
    630  1.1.2.1  cliff 			RMIXL_VC0_POSTED_BUFFER_DEPTH, bufdepth);
    631  1.1.2.1  cliff 
    632  1.1.2.1  cliff #ifdef DIAGNOSTIC
    633  1.1.2.1  cliff 		r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE +
    634  1.1.2.1  cliff 			RMIXL_VC0_POSTED_RX_QUEUE_CTRL);
    635  1.1.2.1  cliff 		printf("\nVC0_POSTED_RX_QUEUE_CTRL %#x\n", r);
    636  1.1.2.1  cliff 
    637  1.1.2.1  cliff 		r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE +
    638  1.1.2.1  cliff 			RMIXL_VC0_POSTED_BUFFER_DEPTH);
    639  1.1.2.1  cliff 		printf("VC0_POSTED_BUFFER_DEPTH %#x\n", r);
    640  1.1.2.1  cliff #endif
    641  1.1.2.1  cliff 	}
    642  1.1.2.1  cliff }
    643  1.1.2.1  cliff 
    644  1.1.2.1  cliff static void
    645  1.1.2.1  cliff rmixl_pcie_init(struct rmixl_pcie_softc *sc)
    646  1.1.2.1  cliff {
    647  1.1.2.1  cliff 	pci_chipset_tag_t pc = &sc->sc_pci_chipset;
    648  1.1.2.1  cliff #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    649  1.1.2.1  cliff 	struct extent *ioext, *memext;
    650  1.1.2.1  cliff #endif
    651  1.1.2.1  cliff 
    652  1.1.2.1  cliff 	pc->pc_conf_v = (void *)sc;
    653  1.1.2.1  cliff 	pc->pc_attach_hook = rmixl_pcie_attach_hook;
    654  1.1.2.1  cliff 	pc->pc_bus_maxdevs = rmixl_pcie_bus_maxdevs;
    655  1.1.2.1  cliff 	pc->pc_make_tag = rmixl_pcie_make_tag;
    656  1.1.2.1  cliff 	pc->pc_decompose_tag = rmixl_pcie_decompose_tag;
    657  1.1.2.1  cliff 	pc->pc_conf_read = rmixl_pcie_conf_read;
    658  1.1.2.1  cliff 	pc->pc_conf_write = rmixl_pcie_conf_write;
    659  1.1.2.1  cliff 
    660  1.1.2.1  cliff 	pc->pc_intr_v = (void *)sc;
    661  1.1.2.1  cliff 	pc->pc_intr_map = rmixl_pcie_intr_map;
    662  1.1.2.1  cliff 	pc->pc_intr_string = rmixl_pcie_intr_string;
    663  1.1.2.1  cliff 	pc->pc_intr_evcnt = rmixl_pcie_intr_evcnt;
    664  1.1.2.1  cliff 	pc->pc_intr_establish = rmixl_pcie_intr_establish;
    665  1.1.2.1  cliff 	pc->pc_intr_disestablish = rmixl_pcie_intr_disestablish;
    666  1.1.2.1  cliff 	pc->pc_conf_interrupt = rmixl_conf_interrupt;
    667  1.1.2.1  cliff 
    668  1.1.2.1  cliff #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    669  1.1.2.1  cliff 	/*
    670  1.1.2.1  cliff 	 * Configure the PCI bus.
    671  1.1.2.1  cliff 	 */
    672  1.1.2.1  cliff 	struct rmixl_config *rcp = &rmixl_configuration;
    673  1.1.2.1  cliff 
    674  1.1.2.1  cliff 	aprint_normal("%s: configuring PCI bus\n",
    675  1.1.2.1  cliff 		device_xname(sc->sc_dev));
    676  1.1.2.1  cliff 
    677  1.1.2.1  cliff 	ioext  = extent_create("pciio",
    678  1.1.2.1  cliff 		rcp->rc_pci_io_pbase,
    679  1.1.2.1  cliff 		rcp->rc_pci_io_pbase + rcp->rc_pci_io_size - 1,
    680  1.1.2.1  cliff 		M_DEVBUF, NULL, 0, EX_NOWAIT);
    681  1.1.2.1  cliff 
    682  1.1.2.1  cliff 	memext = extent_create("pcimem",
    683  1.1.2.1  cliff 		rcp->rc_pci_mem_pbase,
    684  1.1.2.1  cliff 		rcp->rc_pci_mem_pbase + rcp->rc_pci_mem_size - 1,
    685  1.1.2.1  cliff 		M_DEVBUF, NULL, 0, EX_NOWAIT);
    686  1.1.2.1  cliff 
    687  1.1.2.7   matt 	pci_configure_bus(pc, ioext, memext, NULL, 0,
    688  1.1.2.7   matt 	    mips_cache_info.mci_dcache_align);
    689  1.1.2.1  cliff 
    690  1.1.2.1  cliff 	extent_destroy(ioext);
    691  1.1.2.1  cliff 	extent_destroy(memext);
    692  1.1.2.1  cliff #endif
    693  1.1.2.1  cliff }
    694  1.1.2.1  cliff 
    695  1.1.2.1  cliff static void
    696  1.1.2.1  cliff rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *sc)
    697  1.1.2.1  cliff {
    698  1.1.2.1  cliff 	void *v;
    699  1.1.2.1  cliff 	pcitag_t tag;
    700  1.1.2.1  cliff 	pcireg_t r;
    701  1.1.2.1  cliff 
    702  1.1.2.1  cliff 	v = sc;
    703  1.1.2.1  cliff 	tag = rmixl_pcie_make_tag(v, 0, 0, 0);
    704  1.1.2.1  cliff 
    705  1.1.2.1  cliff #ifdef PCI_DEBUG
    706  1.1.2.1  cliff 	int i, offset;
    707  1.1.2.1  cliff 	static const int offtab[] =
    708  1.1.2.1  cliff 		{ 0, 4, 8, 0xc, 0x10, 0x14, 0x18, 0x1c,
    709  1.1.2.1  cliff 		  0x2c, 0x30, 0x34 };
    710  1.1.2.1  cliff 	for (i=0; i < sizeof(offtab)/sizeof(offtab[0]); i++) {
    711  1.1.2.1  cliff 		offset = 0x100 + offtab[i];
    712  1.1.2.1  cliff 		r = rmixl_pcie_conf_read(v, tag, offset);
    713  1.1.2.1  cliff 		printf("%s: %#x: %#x\n", __func__, offset, r);
    714  1.1.2.1  cliff 	}
    715  1.1.2.1  cliff #endif
    716  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, 0x100);
    717  1.1.2.1  cliff 	if (r == -1)
    718  1.1.2.1  cliff 		return;	/* cannot access */
    719  1.1.2.1  cliff 
    720  1.1.2.1  cliff 	/* check pre-existing uncorrectable errs */
    721  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UESR);
    722  1.1.2.1  cliff 	r &= ~PCIE_ECFG_UExR_RESV;
    723  1.1.2.1  cliff 	if (r != 0)
    724  1.1.2.1  cliff 		panic("%s: Uncorrectable Error Status: %#x\n",
    725  1.1.2.1  cliff 			__func__, r);
    726  1.1.2.1  cliff 
    727  1.1.2.1  cliff 	/* unmask all uncorrectable errs */
    728  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEMR);
    729  1.1.2.1  cliff 	r &= ~PCIE_ECFG_UExR_RESV;
    730  1.1.2.1  cliff 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r);
    731  1.1.2.1  cliff 
    732  1.1.2.1  cliff 	/* ensure default uncorrectable err severity confniguration */
    733  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEVR);
    734  1.1.2.1  cliff 	r &= ~PCIE_ECFG_UExR_RESV;
    735  1.1.2.1  cliff 	r |= PCIE_ECFG_UEVR_DFLT;
    736  1.1.2.1  cliff 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEVR, r);
    737  1.1.2.1  cliff 
    738  1.1.2.1  cliff 	/* check pre-existing correctable errs */
    739  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CESR);
    740  1.1.2.1  cliff 	r &= ~PCIE_ECFG_CExR_RESV;
    741  1.1.2.1  cliff #ifdef DIAGNOSTIC
    742  1.1.2.1  cliff 	if (r != 0)
    743  1.1.2.1  cliff 		aprint_normal("%s: Correctable Error Status: %#x\n",
    744  1.1.2.1  cliff 			device_xname(sc->sc_dev), r);
    745  1.1.2.1  cliff #endif
    746  1.1.2.1  cliff 
    747  1.1.2.1  cliff 	/* unmask all correctable errs */
    748  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CEMR);
    749  1.1.2.1  cliff 	r &= ~PCIE_ECFG_CExR_RESV;
    750  1.1.2.1  cliff 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r);
    751  1.1.2.1  cliff 
    752  1.1.2.1  cliff 	/* check pre-existing Root Error Status */
    753  1.1.2.1  cliff 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_RESR);
    754  1.1.2.1  cliff 	r &= ~PCIE_ECFG_RESR_RESV;
    755  1.1.2.1  cliff 	if (r != 0)
    756  1.1.2.1  cliff 		panic("%s: Root Error Status: %#x\n", __func__, r);
    757  1.1.2.1  cliff 			/* XXX TMP FIXME */
    758  1.1.2.1  cliff 
    759  1.1.2.1  cliff 	/* enable all Root errs */
    760  1.1.2.1  cliff 	r = (pcireg_t)(~PCIE_ECFG_RECR_RESV);
    761  1.1.2.1  cliff 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_RECR, r);
    762  1.1.2.1  cliff 
    763  1.1.2.8  cliff 	/*
    764  1.1.2.8  cliff 	 * establish ISR for PCIE Fatal Error interrupt
    765  1.1.2.8  cliff 	 * - for XLS4xxLite, XLS2xx, XLS1xx only
    766  1.1.2.8  cliff 	 */
    767  1.1.2.8  cliff 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    768  1.1.2.8  cliff 	case MIPS_XLS104:
    769  1.1.2.8  cliff 	case MIPS_XLS108:
    770  1.1.2.8  cliff 	case MIPS_XLS204:
    771  1.1.2.8  cliff 	case MIPS_XLS208:
    772  1.1.2.8  cliff 	case MIPS_XLS404LITE:
    773  1.1.2.8  cliff 	case MIPS_XLS408LITE:
    774  1.1.2.8  cliff 		sc->sc_fatal_ih = rmixl_intr_establish(29, IPL_HIGH, RMIXL_INTR_LEVEL,
    775  1.1.2.8  cliff 			RMIXL_INTR_HIGH, rmixl_pcie_error_intr, v);
    776  1.1.2.8  cliff 		break;
    777  1.1.2.8  cliff 	default:
    778  1.1.2.8  cliff 		break;
    779  1.1.2.1  cliff 	}
    780  1.1.2.8  cliff 
    781  1.1.2.1  cliff #if defined(DEBUG) || defined(DDB)
    782  1.1.2.1  cliff 	rmixl_pcie_v = v;
    783  1.1.2.1  cliff #endif
    784  1.1.2.1  cliff }
    785  1.1.2.1  cliff 
    786  1.1.2.1  cliff void
    787  1.1.2.1  cliff rmixl_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
    788  1.1.2.1  cliff {
    789  1.1.2.1  cliff 	DPRINTF(("%s: %p, %d, %d, %d, %d, %p\n",
    790  1.1.2.1  cliff 		__func__, v, bus, dev, ipin, swiz, iline));
    791  1.1.2.1  cliff }
    792  1.1.2.1  cliff 
    793  1.1.2.1  cliff void
    794  1.1.2.1  cliff rmixl_pcie_attach_hook(struct device *parent, struct device *self,
    795  1.1.2.1  cliff 	struct pcibus_attach_args *pba)
    796  1.1.2.1  cliff {
    797  1.1.2.1  cliff 	DPRINTF(("%s: pba_bus %d, pba_bridgetag %p, pc_conf_v %p\n",
    798  1.1.2.1  cliff 		__func__, pba->pba_bus, pba->pba_bridgetag,
    799  1.1.2.1  cliff 		pba->pba_pc->pc_conf_v));
    800  1.1.2.1  cliff }
    801  1.1.2.1  cliff 
    802  1.1.2.1  cliff int
    803  1.1.2.1  cliff rmixl_pcie_bus_maxdevs(void *v, int busno)
    804  1.1.2.1  cliff {
    805  1.1.2.1  cliff 	return (32);	/* XXX depends on the family of XLS SoC */
    806  1.1.2.1  cliff }
    807  1.1.2.1  cliff 
    808  1.1.2.1  cliff /*
    809  1.1.2.3  cliff  * rmixl_tag_to_ecfg - convert cfg address (generic tag) to ecfg address
    810  1.1.2.3  cliff  *
    811  1.1.2.3  cliff  *	39:29   (reserved)
    812  1.1.2.3  cliff  *	28      Swap (0=little, 1=big endian)
    813  1.1.2.3  cliff  *	27:20   Bus number
    814  1.1.2.3  cliff  *	19:15   Device number
    815  1.1.2.3  cliff  *	14:12   Function number
    816  1.1.2.3  cliff  *	11:8    Extended Register number
    817  1.1.2.3  cliff  *	7:0     Register number
    818  1.1.2.3  cliff  */
    819  1.1.2.3  cliff static pcitag_t
    820  1.1.2.3  cliff rmixl_tag_to_ecfg(pcitag_t tag)
    821  1.1.2.3  cliff {
    822  1.1.2.3  cliff 	KASSERT((tag & __BITS(7,0)) == 0);
    823  1.1.2.3  cliff 	return (tag << 4);
    824  1.1.2.3  cliff }
    825  1.1.2.3  cliff 
    826  1.1.2.3  cliff /*
    827  1.1.2.1  cliff  * XLS pci tag is a 40 bit address composed thusly:
    828  1.1.2.1  cliff  *	39:25   (reserved)
    829  1.1.2.1  cliff  *	24      Swap (0=little, 1=big endian)
    830  1.1.2.1  cliff  *	23:16   Bus number
    831  1.1.2.1  cliff  *	15:11   Device number
    832  1.1.2.1  cliff  *	10:8    Function number
    833  1.1.2.3  cliff  *	7:0     Register number
    834  1.1.2.3  cliff  *
    835  1.1.2.3  cliff  * Note: this is the "native" composition for addressing CFG space, but not for ECFG space.
    836  1.1.2.1  cliff  */
    837  1.1.2.1  cliff pcitag_t
    838  1.1.2.3  cliff rmixl_pcie_make_tag(void *v, int bus, int dev, int fun)
    839  1.1.2.1  cliff {
    840  1.1.2.3  cliff 	return ((bus << 16) | (dev << 11) | (fun << 8));
    841  1.1.2.1  cliff }
    842  1.1.2.1  cliff 
    843  1.1.2.1  cliff void
    844  1.1.2.1  cliff rmixl_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    845  1.1.2.1  cliff {
    846  1.1.2.1  cliff 	if (bp != NULL)
    847  1.1.2.1  cliff 		*bp = (tag >> 16) & 0xff;
    848  1.1.2.1  cliff 	if (dp != NULL)
    849  1.1.2.1  cliff 		*dp = (tag >> 11) & 0x1f;
    850  1.1.2.1  cliff 	if (fp != NULL)
    851  1.1.2.1  cliff 		*fp = (tag >> 8) & 0x7;
    852  1.1.2.1  cliff }
    853  1.1.2.1  cliff 
    854  1.1.2.1  cliff void
    855  1.1.2.1  cliff rmixl_pcie_tag_print(const char *restrict s, void *v, pcitag_t tag, int offset,
    856  1.1.2.1  cliff 	vaddr_t va, u_long r)
    857  1.1.2.1  cliff {
    858  1.1.2.1  cliff 	int bus, dev, fun;
    859  1.1.2.1  cliff 
    860  1.1.2.1  cliff 	rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
    861  1.1.2.3  cliff 	printf("%s: %d/%d/%d/%d - %#" PRIxVADDR ":%#lx\n",
    862  1.1.2.1  cliff 		s, bus, dev, fun, offset, va, r);
    863  1.1.2.1  cliff }
    864  1.1.2.1  cliff 
    865  1.1.2.3  cliff static int
    866  1.1.2.3  cliff rmixl_pcie_conf_setup(struct rmixl_pcie_softc *sc,
    867  1.1.2.3  cliff 	pcitag_t tag, int *offp, bus_space_tag_t *bstp,
    868  1.1.2.3  cliff 	bus_space_handle_t *bshp)
    869  1.1.2.3  cliff {
    870  1.1.2.3  cliff 	struct rmixl_config *rcp = &rmixl_configuration;
    871  1.1.2.3  cliff 	bus_space_tag_t bst;
    872  1.1.2.3  cliff 	bus_space_handle_t bsh;
    873  1.1.2.3  cliff 	bus_size_t size;
    874  1.1.2.3  cliff 	pcitag_t mask;
    875  1.1.2.3  cliff 	bus_addr_t ba;
    876  1.1.2.3  cliff 	int err;
    877  1.1.2.3  cliff 	static bus_space_handle_t cfg_bsh;
    878  1.1.2.4  cliff 	static bus_addr_t cfg_oba = -1;
    879  1.1.2.3  cliff 	static bus_space_handle_t ecfg_bsh;
    880  1.1.2.4  cliff 	static bus_addr_t ecfg_oba = -1;
    881  1.1.2.3  cliff 
    882  1.1.2.3  cliff 	/*
    883  1.1.2.3  cliff 	 * bus space depends on offset
    884  1.1.2.3  cliff 	 */
    885  1.1.2.3  cliff 	if ((*offp >= 0) && (*offp < 0x100)) {
    886  1.1.2.3  cliff 		mask = __BITS(15,0);
    887  1.1.2.3  cliff 		bst = sc->sc_pcie_cfg_memt;
    888  1.1.2.3  cliff 		ba = rcp->rc_pcie_cfg_pbase;
    889  1.1.2.3  cliff 		ba += (tag & ~mask);
    890  1.1.2.3  cliff 		*offp += (tag & mask);
    891  1.1.2.3  cliff 		if (ba != cfg_oba) {
    892  1.1.2.3  cliff 			size = (bus_size_t)(mask + 1);
    893  1.1.2.3  cliff 			if (cfg_oba != -1)
    894  1.1.2.3  cliff 				bus_space_unmap(bst, cfg_bsh, size);
    895  1.1.2.3  cliff 			err = bus_space_map(bst, ba, size, 0, &cfg_bsh);
    896  1.1.2.3  cliff 			if (err != 0) {
    897  1.1.2.3  cliff #ifdef DEBUG
    898  1.1.2.3  cliff 				panic("%s: bus_space_map err %d, CFG space",
    899  1.1.2.3  cliff 					__func__, err);	/* XXX */
    900  1.1.2.3  cliff #endif
    901  1.1.2.3  cliff 				return -1;
    902  1.1.2.3  cliff 			}
    903  1.1.2.3  cliff 			cfg_oba = ba;
    904  1.1.2.3  cliff 		}
    905  1.1.2.3  cliff 		bsh = cfg_bsh;
    906  1.1.2.3  cliff 	} else if ((*offp >= 0x100) && (*offp <= 0x700)) {
    907  1.1.2.3  cliff 		mask = __BITS(14,0);
    908  1.1.2.3  cliff 		tag = rmixl_tag_to_ecfg(tag);	/* convert to ECFG format */
    909  1.1.2.3  cliff 		bst = sc->sc_pcie_ecfg_memt;
    910  1.1.2.3  cliff 		ba = rcp->rc_pcie_ecfg_pbase;
    911  1.1.2.3  cliff 		ba += (tag & ~mask);
    912  1.1.2.3  cliff 		*offp += (tag & mask);
    913  1.1.2.3  cliff 		if (ba != ecfg_oba) {
    914  1.1.2.3  cliff 			size = (bus_size_t)(mask + 1);
    915  1.1.2.3  cliff 			if (ecfg_oba != -1)
    916  1.1.2.3  cliff 				bus_space_unmap(bst, ecfg_bsh, size);
    917  1.1.2.3  cliff 			err = bus_space_map(bst, ba, size, 0, &ecfg_bsh);
    918  1.1.2.3  cliff 			if (err != 0) {
    919  1.1.2.5  cliff #ifdef DEBUG
    920  1.1.2.3  cliff 				panic("%s: bus_space_map err %d, ECFG space",
    921  1.1.2.3  cliff 					__func__, err);	/* XXX */
    922  1.1.2.3  cliff #endif
    923  1.1.2.3  cliff 				return -1;
    924  1.1.2.3  cliff 			}
    925  1.1.2.3  cliff 			ecfg_oba = ba;
    926  1.1.2.3  cliff 		}
    927  1.1.2.3  cliff 		bsh = ecfg_bsh;
    928  1.1.2.3  cliff 	} else  {
    929  1.1.2.3  cliff #ifdef DEBUG
    930  1.1.2.3  cliff 		panic("%s: offset %#x: unknown", __func__, *offp);
    931  1.1.2.3  cliff #endif
    932  1.1.2.3  cliff 		return -1;
    933  1.1.2.3  cliff 	}
    934  1.1.2.3  cliff 
    935  1.1.2.3  cliff 	*bstp = bst;
    936  1.1.2.3  cliff 	*bshp = bsh;
    937  1.1.2.3  cliff 
    938  1.1.2.3  cliff 	return 0;
    939  1.1.2.3  cliff }
    940  1.1.2.3  cliff 
    941  1.1.2.1  cliff pcireg_t
    942  1.1.2.1  cliff rmixl_pcie_conf_read(void *v, pcitag_t tag, int offset)
    943  1.1.2.1  cliff {
    944  1.1.2.1  cliff 	struct rmixl_pcie_softc *sc = v;
    945  1.1.2.3  cliff 	static bus_space_handle_t bsh;
    946  1.1.2.3  cliff 	bus_space_tag_t bst;
    947  1.1.2.1  cliff 	pcireg_t rv;
    948  1.1.2.1  cliff 	uint64_t cfg0;
    949  1.1.2.1  cliff 	u_int s;
    950  1.1.2.1  cliff 
    951  1.1.2.1  cliff 	PCI_CONF_LOCK(s);
    952  1.1.2.1  cliff 
    953  1.1.2.3  cliff 	if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) {
    954  1.1.2.3  cliff 		cfg0 = rmixl_cache_err_dis();
    955  1.1.2.3  cliff 		rv = bus_space_read_4(bst, bsh, (bus_size_t)offset);
    956  1.1.2.3  cliff 		if (rmixl_cache_err_check() != 0) {
    957  1.1.2.1  cliff #ifdef DIAGNOSTIC
    958  1.1.2.3  cliff 			int bus, dev, fun;
    959  1.1.2.1  cliff 
    960  1.1.2.3  cliff 			rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
    961  1.1.2.3  cliff 			printf("%s: %d/%d/%d, offset %#x: bad address\n",
    962  1.1.2.3  cliff 				__func__, bus, dev, fun, offset);
    963  1.1.2.1  cliff #endif
    964  1.1.2.3  cliff 			rv = (pcireg_t) -1;
    965  1.1.2.3  cliff 		}
    966  1.1.2.3  cliff 		rmixl_cache_err_restore(cfg0);
    967  1.1.2.3  cliff 	} else {
    968  1.1.2.3  cliff 		rv = -1;
    969  1.1.2.1  cliff 	}
    970  1.1.2.1  cliff 
    971  1.1.2.1  cliff 	PCI_CONF_UNLOCK(s);
    972  1.1.2.1  cliff 	return rv;
    973  1.1.2.1  cliff }
    974  1.1.2.1  cliff 
    975  1.1.2.1  cliff void
    976  1.1.2.1  cliff rmixl_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
    977  1.1.2.1  cliff {
    978  1.1.2.1  cliff 	struct rmixl_pcie_softc *sc = v;
    979  1.1.2.3  cliff 	static bus_space_handle_t bsh;
    980  1.1.2.3  cliff 	bus_space_tag_t bst;
    981  1.1.2.1  cliff 	uint64_t cfg0;
    982  1.1.2.1  cliff 	u_int s;
    983  1.1.2.1  cliff 
    984  1.1.2.1  cliff 	PCI_CONF_LOCK(s);
    985  1.1.2.1  cliff 
    986  1.1.2.3  cliff 	if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) {
    987  1.1.2.3  cliff 		cfg0 = rmixl_cache_err_dis();
    988  1.1.2.3  cliff 		bus_space_write_4(bst, bsh, (bus_size_t)offset, val);
    989  1.1.2.3  cliff 		if (rmixl_cache_err_check() != 0) {
    990  1.1.2.1  cliff #ifdef DIAGNOSTIC
    991  1.1.2.3  cliff 			int bus, dev, fun;
    992  1.1.2.1  cliff 
    993  1.1.2.3  cliff 			rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
    994  1.1.2.3  cliff 			printf("%s: %d/%d/%d, offset %#x: bad address\n",
    995  1.1.2.3  cliff 				__func__, bus, dev, fun, offset);
    996  1.1.2.1  cliff #endif
    997  1.1.2.3  cliff 		}
    998  1.1.2.3  cliff 		rmixl_cache_err_restore(cfg0);
    999  1.1.2.3  cliff 	}
   1000  1.1.2.1  cliff 
   1001  1.1.2.1  cliff 	PCI_CONF_UNLOCK(s);
   1002  1.1.2.1  cliff }
   1003  1.1.2.1  cliff 
   1004  1.1.2.1  cliff int
   1005  1.1.2.1  cliff rmixl_pcie_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *pih)
   1006  1.1.2.1  cliff {
   1007  1.1.2.8  cliff 	u_int link;
   1008  1.1.2.1  cliff 	u_int irq;
   1009  1.1.2.1  cliff 
   1010  1.1.2.1  cliff #ifdef DEBUG
   1011  1.1.2.1  cliff 	DPRINTF(("%s: ps_bus %d, pa_intrswiz %#x, pa_intrtag %#lx,"
   1012  1.1.2.1  cliff 		" pa_intrpin %d,  pa_intrline %d, pa_rawintrpin %d\n",
   1013  1.1.2.1  cliff 		__func__, pa->pa_bus, pa->pa_intrswiz, pa->pa_intrtag,
   1014  1.1.2.1  cliff 		pa->pa_intrpin, pa->pa_intrline, pa->pa_rawintrpin));
   1015  1.1.2.1  cliff #endif
   1016  1.1.2.1  cliff 
   1017  1.1.2.1  cliff 	/*
   1018  1.1.2.8  cliff 	 * PCIe Link INT irq assignment is cpu implementation specific
   1019  1.1.2.1  cliff 	 */
   1020  1.1.2.7   matt 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
   1021  1.1.2.8  cliff 	case MIPS_XLS104:
   1022  1.1.2.8  cliff 	case MIPS_XLS108:
   1023  1.1.2.8  cliff 	case MIPS_XLS204:
   1024  1.1.2.8  cliff 	case MIPS_XLS208:
   1025  1.1.2.8  cliff 	case MIPS_XLS404LITE:
   1026  1.1.2.1  cliff 	case MIPS_XLS408LITE:
   1027  1.1.2.1  cliff 		switch (pa->pa_bus) {
   1028  1.1.2.1  cliff 		case 1:
   1029  1.1.2.8  cliff 			link = 0;
   1030  1.1.2.1  cliff 			irq = 26;
   1031  1.1.2.1  cliff 			break;
   1032  1.1.2.1  cliff 		case 2:
   1033  1.1.2.8  cliff 			link = 1;
   1034  1.1.2.1  cliff 			irq = 27;
   1035  1.1.2.1  cliff 			break;
   1036  1.1.2.1  cliff 		default:
   1037  1.1.2.1  cliff 			panic("%s: bad bus %d\n", __func__, pa->pa_bus);
   1038  1.1.2.1  cliff 		}
   1039  1.1.2.1  cliff 		break;
   1040  1.1.2.8  cliff 	case MIPS_XLS404:
   1041  1.1.2.8  cliff 	case MIPS_XLS408:
   1042  1.1.2.1  cliff 	case MIPS_XLS416:
   1043  1.1.2.8  cliff 	case MIPS_XLS608:
   1044  1.1.2.1  cliff 	case MIPS_XLS616:
   1045  1.1.2.1  cliff 		switch (pa->pa_bus) {
   1046  1.1.2.1  cliff 		case 1:
   1047  1.1.2.8  cliff 			link = 0;
   1048  1.1.2.1  cliff 			irq = 26;
   1049  1.1.2.1  cliff 			break;
   1050  1.1.2.1  cliff 		case 2:
   1051  1.1.2.8  cliff 			link = 1;
   1052  1.1.2.1  cliff 			irq = 27;
   1053  1.1.2.1  cliff 			break;
   1054  1.1.2.1  cliff 		case 3:
   1055  1.1.2.8  cliff 			link = 2;
   1056  1.1.2.1  cliff 			irq = 28;
   1057  1.1.2.1  cliff 			break;
   1058  1.1.2.1  cliff 		case 4:
   1059  1.1.2.8  cliff 			link = 3;
   1060  1.1.2.1  cliff 			irq = 29;
   1061  1.1.2.1  cliff 			break;
   1062  1.1.2.1  cliff 		default:
   1063  1.1.2.1  cliff 			panic("%s: bad bus %d\n", __func__, pa->pa_bus);
   1064  1.1.2.1  cliff 		}
   1065  1.1.2.1  cliff 		break;
   1066  1.1.2.1  cliff 	default:
   1067  1.1.2.1  cliff 		panic("%s: cpu IMPL %#x not supported\n",
   1068  1.1.2.7   matt 			__func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id));
   1069  1.1.2.1  cliff 	}
   1070  1.1.2.1  cliff 
   1071  1.1.2.8  cliff 	if (pa->pa_intrpin != PCI_INTERRUPT_PIN_NONE)
   1072  1.1.2.8  cliff 		*pih = rmixl_pcie_make_pih(link, pa->pa_intrpin - 1, irq);
   1073  1.1.2.8  cliff 	else
   1074  1.1.2.8  cliff 		*pih = ~0;
   1075  1.1.2.1  cliff 
   1076  1.1.2.1  cliff 	return 0;
   1077  1.1.2.1  cliff }
   1078  1.1.2.1  cliff 
   1079  1.1.2.1  cliff const char *
   1080  1.1.2.1  cliff rmixl_pcie_intr_string(void *v, pci_intr_handle_t pih)
   1081  1.1.2.1  cliff {
   1082  1.1.2.1  cliff 	const char *name = "(illegal)";
   1083  1.1.2.1  cliff 	int irq = (int)pih;
   1084  1.1.2.1  cliff 
   1085  1.1.2.7   matt 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
   1086  1.1.2.8  cliff 	case MIPS_XLS104:
   1087  1.1.2.8  cliff 	case MIPS_XLS108:
   1088  1.1.2.8  cliff 	case MIPS_XLS204:
   1089  1.1.2.8  cliff 	case MIPS_XLS208:
   1090  1.1.2.8  cliff 	case MIPS_XLS404LITE:
   1091  1.1.2.1  cliff 	case MIPS_XLS408LITE:
   1092  1.1.2.1  cliff 		switch (irq) {
   1093  1.1.2.1  cliff 		case 26:
   1094  1.1.2.1  cliff 		case 27:
   1095  1.1.2.1  cliff 			name = rmixl_intr_string(irq);
   1096  1.1.2.1  cliff 			break;
   1097  1.1.2.1  cliff 		}
   1098  1.1.2.1  cliff 		break;
   1099  1.1.2.8  cliff 	case MIPS_XLS404:
   1100  1.1.2.8  cliff 	case MIPS_XLS408:
   1101  1.1.2.8  cliff 	case MIPS_XLS416:
   1102  1.1.2.8  cliff 	case MIPS_XLS608:
   1103  1.1.2.1  cliff 	case MIPS_XLS616:
   1104  1.1.2.1  cliff 		switch (irq) {
   1105  1.1.2.1  cliff 		case 26:
   1106  1.1.2.1  cliff 		case 27:
   1107  1.1.2.1  cliff 		case 28:
   1108  1.1.2.1  cliff 		case 29:
   1109  1.1.2.1  cliff 			name = rmixl_intr_string(irq);
   1110  1.1.2.1  cliff 			break;
   1111  1.1.2.1  cliff 		}
   1112  1.1.2.1  cliff 		break;
   1113  1.1.2.8  cliff 	default:
   1114  1.1.2.8  cliff 		panic("%s: cpu IMPL %#x not supported\n",
   1115  1.1.2.8  cliff 			__func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id));
   1116  1.1.2.1  cliff 	}
   1117  1.1.2.1  cliff 
   1118  1.1.2.1  cliff 	return name;
   1119  1.1.2.1  cliff }
   1120  1.1.2.1  cliff 
   1121  1.1.2.1  cliff const struct evcnt *
   1122  1.1.2.1  cliff rmixl_pcie_intr_evcnt(void *v, pci_intr_handle_t pih)
   1123  1.1.2.1  cliff {
   1124  1.1.2.1  cliff 	return NULL;
   1125  1.1.2.1  cliff }
   1126  1.1.2.1  cliff 
   1127  1.1.2.8  cliff static pci_intr_handle_t
   1128  1.1.2.8  cliff rmixl_pcie_make_pih(u_int link, u_int bitno, u_int irq)
   1129  1.1.2.1  cliff {
   1130  1.1.2.8  cliff 	pci_intr_handle_t pih;
   1131  1.1.2.8  cliff 
   1132  1.1.2.8  cliff 	KASSERT((link >= 0) && (link < RMIXL_PCIE_NLINKS_MAX));
   1133  1.1.2.8  cliff 	KASSERT((bitno >= 0) && (bitno < 64));
   1134  1.1.2.8  cliff 	KASSERT((irq >= 0) && (irq < 31));
   1135  1.1.2.8  cliff 
   1136  1.1.2.8  cliff 	pih  = (irq << 10);
   1137  1.1.2.8  cliff 	pih |= (bitno << 4);
   1138  1.1.2.8  cliff 	pih |= link;
   1139  1.1.2.8  cliff 
   1140  1.1.2.8  cliff 	return pih;
   1141  1.1.2.1  cliff }
   1142  1.1.2.1  cliff 
   1143  1.1.2.8  cliff static void
   1144  1.1.2.8  cliff rmixl_pcie_decompose_pih(pci_intr_handle_t pih, u_int *link, u_int *bitno, u_int *irq)
   1145  1.1.2.8  cliff {
   1146  1.1.2.8  cliff 	*link = (u_int)(pih & 0xf);
   1147  1.1.2.8  cliff 	*bitno  = (u_int)((pih >> 4) & 0x3f);
   1148  1.1.2.8  cliff 	*irq  = (u_int)(pih >> 10);
   1149  1.1.2.8  cliff 
   1150  1.1.2.8  cliff 	KASSERT((*link >= 0) && (*link < RMIXL_PCIE_NLINKS_MAX));
   1151  1.1.2.8  cliff 	KASSERT((*bitno >= 0) && (*bitno < 64));
   1152  1.1.2.8  cliff 	KASSERT((*irq >= 0) && (*irq < 31));
   1153  1.1.2.8  cliff }
   1154  1.1.2.8  cliff 
   1155  1.1.2.8  cliff #if 0
   1156  1.1.2.8  cliff 
   1157  1.1.2.1  cliff static void *
   1158  1.1.2.1  cliff rmixl_pcie_intr_establish(void *v, pci_intr_handle_t pih, int ipl,
   1159  1.1.2.1  cliff 	int (*func)(void *), void *arg)
   1160  1.1.2.1  cliff {
   1161  1.1.2.8  cliff 	u_int link, bitno, irq;
   1162  1.1.2.8  cliff 
   1163  1.1.2.8  cliff 	rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq);
   1164  1.1.2.8  cliff 	return rmixl_intr_establish(irq, ipl,
   1165  1.1.2.1  cliff 		RMIXL_INTR_LEVEL, RMIXL_INTR_HIGH, func, arg);
   1166  1.1.2.1  cliff }
   1167  1.1.2.1  cliff 
   1168  1.1.2.1  cliff static void
   1169  1.1.2.1  cliff rmixl_pcie_intr_disestablish(void *v, void *ih)
   1170  1.1.2.1  cliff {
   1171  1.1.2.1  cliff 	rmixl_intr_disestablish(ih);
   1172  1.1.2.1  cliff }
   1173  1.1.2.1  cliff 
   1174  1.1.2.8  cliff #else	/* 0 */
   1175  1.1.2.8  cliff 
   1176  1.1.2.8  cliff static void
   1177  1.1.2.8  cliff rmixl_pcie_intr_disestablish(void *v, void *ih)
   1178  1.1.2.8  cliff {
   1179  1.1.2.8  cliff 	rmixl_pcie_softc_t *sc = v;
   1180  1.1.2.8  cliff 	rmixl_pcie_link_dispatch_t *dip = ih;
   1181  1.1.2.8  cliff 	rmixl_pcie_link_intr_t *lip = &sc->sc_link_intr[dip->link];;
   1182  1.1.2.8  cliff 	uint32_t r;
   1183  1.1.2.8  cliff 	uint32_t bit;
   1184  1.1.2.8  cliff 	u_int offset;
   1185  1.1.2.8  cliff 	u_int other;
   1186  1.1.2.8  cliff 
   1187  1.1.2.8  cliff 	DPRINTF(("%s: link=%d bitno=%d irq=%d\n", __func__, dip->link, dip->bitno, dip->irq));
   1188  1.1.2.8  cliff 	LIST_REMOVE(dip, next);
   1189  1.1.2.8  cliff 
   1190  1.1.2.8  cliff 	rmixl_intr_disestablish(lip->ih);
   1191  1.1.2.8  cliff 
   1192  1.1.2.8  cliff 	if (dip->bitno < 32) {
   1193  1.1.2.8  cliff 		bit = 1 << dip->bitno;
   1194  1.1.2.8  cliff 		offset = int_enb_offset[dip->link].r0;
   1195  1.1.2.8  cliff 		other  = int_enb_offset[dip->link].r1;
   1196  1.1.2.8  cliff 	} else {
   1197  1.1.2.8  cliff 		bit = 1 << (dip->bitno - 32);
   1198  1.1.2.8  cliff 		offset = int_enb_offset[dip->link].r1;
   1199  1.1.2.8  cliff 		other  = int_enb_offset[dip->link].r1;
   1200  1.1.2.8  cliff 	}
   1201  1.1.2.8  cliff 
   1202  1.1.2.8  cliff 	/* disable this interrupt in the PCIe bridge */
   1203  1.1.2.8  cliff 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset);
   1204  1.1.2.8  cliff 	r &= ~bit;
   1205  1.1.2.8  cliff 	RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r);
   1206  1.1.2.8  cliff 
   1207  1.1.2.8  cliff 	/*
   1208  1.1.2.8  cliff 	 * if both STATUS0 and STATUS1 are 0
   1209  1.1.2.8  cliff 	 * mark the link interrupt disabled
   1210  1.1.2.8  cliff 	 */
   1211  1.1.2.8  cliff 	if (r == 0) {
   1212  1.1.2.8  cliff 		/* check the other reg */
   1213  1.1.2.8  cliff 		if (RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + other) == 0) {
   1214  1.1.2.8  cliff 			lip->enabled = false;
   1215  1.1.2.8  cliff 			DPRINTF(("%s: disabled link %d\n", __func__, lip->link));
   1216  1.1.2.8  cliff 		}
   1217  1.1.2.8  cliff 	}
   1218  1.1.2.8  cliff 
   1219  1.1.2.8  cliff 	evcnt_detach(&dip->count);
   1220  1.1.2.8  cliff 
   1221  1.1.2.8  cliff 	free(dip, M_DEVBUF);
   1222  1.1.2.8  cliff 
   1223  1.1.2.8  cliff }
   1224  1.1.2.8  cliff 
   1225  1.1.2.8  cliff static void *
   1226  1.1.2.8  cliff rmixl_pcie_intr_establish(void *v, pci_intr_handle_t pih, int ipl,
   1227  1.1.2.8  cliff         int (*func)(void *), void *arg)
   1228  1.1.2.8  cliff {
   1229  1.1.2.8  cliff 	rmixl_pcie_softc_t *sc = v;
   1230  1.1.2.8  cliff 	u_int link, bitno, irq;
   1231  1.1.2.8  cliff 	uint32_t r;
   1232  1.1.2.8  cliff 	rmixl_pcie_link_intr_t *lip;
   1233  1.1.2.8  cliff 	rmixl_pcie_link_dispatch_t *dip;
   1234  1.1.2.8  cliff 	uint32_t bit;
   1235  1.1.2.8  cliff 	u_int offset;
   1236  1.1.2.8  cliff 	int s;
   1237  1.1.2.8  cliff 	char strbuf[32];
   1238  1.1.2.8  cliff 
   1239  1.1.2.8  cliff 	if (pih == ~0) {
   1240  1.1.2.8  cliff 		DPRINTF(("%s: bad pih=%#lx, implies PCI_INTERRUPT_PIN_NONE\n",
   1241  1.1.2.8  cliff 			__func__, pih));
   1242  1.1.2.8  cliff 		return NULL;
   1243  1.1.2.8  cliff 	}
   1244  1.1.2.8  cliff 
   1245  1.1.2.8  cliff 	rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq);
   1246  1.1.2.8  cliff 	DPRINTF(("%s: link=%d bitno=%d irq=%d\n", __func__, link, bitno, irq));
   1247  1.1.2.8  cliff 
   1248  1.1.2.8  cliff 	lip = &sc->sc_link_intr[link];
   1249  1.1.2.8  cliff 
   1250  1.1.2.8  cliff 	s = splhigh();
   1251  1.1.2.8  cliff 
   1252  1.1.2.8  cliff #ifdef DEBUG
   1253  1.1.2.8  cliff 	LIST_FOREACH(dip, &lip->dispatch, next) {
   1254  1.1.2.8  cliff 		if (dip->bitno == bitno)
   1255  1.1.2.8  cliff 			panic("%s: bitno %d alread on dispatch list", __func__, bitno);
   1256  1.1.2.8  cliff 	}
   1257  1.1.2.8  cliff #endif
   1258  1.1.2.8  cliff 
   1259  1.1.2.8  cliff 	/*
   1260  1.1.2.8  cliff 	 * all intrs on a link get same ipl and sc
   1261  1.1.2.8  cliff 	 * first intr established sets the standard
   1262  1.1.2.8  cliff 	 */
   1263  1.1.2.8  cliff 	if (lip->enabled == true) {
   1264  1.1.2.8  cliff 		KASSERT(sc = lip->sc);
   1265  1.1.2.8  cliff 		if (sc != lip->sc) {
   1266  1.1.2.8  cliff 			printf("%s: sc %p mismatch\n", __func__, sc);
   1267  1.1.2.8  cliff 			goto out;
   1268  1.1.2.8  cliff 		}
   1269  1.1.2.8  cliff 		KASSERT(ipl = lip->ipl);
   1270  1.1.2.8  cliff 		if (ipl != lip->ipl) {
   1271  1.1.2.8  cliff 			printf("%s: ipl %d mismatch\n", __func__, ipl);
   1272  1.1.2.8  cliff 			goto out;
   1273  1.1.2.8  cliff 		}
   1274  1.1.2.8  cliff 	}
   1275  1.1.2.8  cliff 
   1276  1.1.2.8  cliff 	/*
   1277  1.1.2.8  cliff 	 * allocate and initialize a dispatch handle
   1278  1.1.2.8  cliff 	 */
   1279  1.1.2.8  cliff 	dip = malloc(sizeof(*dip), M_DEVBUF, M_NOWAIT);
   1280  1.1.2.8  cliff 	if (dip == NULL) {
   1281  1.1.2.8  cliff 		printf("%s: cannot malloc dispatch handle\n", __func__);
   1282  1.1.2.8  cliff 		goto out;
   1283  1.1.2.8  cliff 	}
   1284  1.1.2.8  cliff 
   1285  1.1.2.8  cliff 	dip->link = link;
   1286  1.1.2.8  cliff 	dip->bitno = bitno;
   1287  1.1.2.8  cliff 	dip->irq = irq;
   1288  1.1.2.8  cliff 	dip->func = func;
   1289  1.1.2.8  cliff 	dip->arg = arg;
   1290  1.1.2.8  cliff 	snprintf(strbuf, sizeof(strbuf), "link %d, bitno %d", link, bitno);
   1291  1.1.2.8  cliff 	evcnt_attach_dynamic(&dip->count, EVCNT_TYPE_INTR, NULL,
   1292  1.1.2.8  cliff 		"rmixl_pcie", strbuf);
   1293  1.1.2.8  cliff 
   1294  1.1.2.8  cliff 	if (bitno < 32) {
   1295  1.1.2.8  cliff 		offset = int_enb_offset[link].r0;
   1296  1.1.2.8  cliff 		bit = 1 << bitno;
   1297  1.1.2.8  cliff 	} else {
   1298  1.1.2.8  cliff 		offset = int_enb_offset[link].r1;
   1299  1.1.2.8  cliff 		bit = 1 << (bitno - 32);
   1300  1.1.2.8  cliff 	}
   1301  1.1.2.8  cliff 
   1302  1.1.2.8  cliff 	/* enable this interrupt in the PCIe bridge */
   1303  1.1.2.8  cliff 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset);
   1304  1.1.2.8  cliff 	r |= bit;
   1305  1.1.2.8  cliff 	RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r);
   1306  1.1.2.8  cliff 
   1307  1.1.2.8  cliff 	if (lip->enabled == false) {
   1308  1.1.2.8  cliff 		lip->ih = rmixl_intr_establish(irq, ipl,
   1309  1.1.2.8  cliff 			RMIXL_INTR_LEVEL, RMIXL_INTR_HIGH, rmixl_pcie_intr, lip);
   1310  1.1.2.8  cliff 		if (lip->ih == NULL)
   1311  1.1.2.8  cliff 			panic("%s: cannot establish irq %d", __func__, link);
   1312  1.1.2.8  cliff 
   1313  1.1.2.8  cliff 		lip->sc = sc;
   1314  1.1.2.8  cliff 		lip->ipl = ipl;
   1315  1.1.2.8  cliff 		lip->enabled = true;
   1316  1.1.2.8  cliff 		DPRINTF(("%s: enabled link %d\n", __func__, link));
   1317  1.1.2.8  cliff 	}
   1318  1.1.2.8  cliff 	LIST_INSERT_HEAD(&lip->dispatch, dip, next);
   1319  1.1.2.8  cliff 
   1320  1.1.2.8  cliff  out:
   1321  1.1.2.8  cliff 	splx(s);
   1322  1.1.2.8  cliff 	return dip;
   1323  1.1.2.8  cliff }
   1324  1.1.2.8  cliff 
   1325  1.1.2.8  cliff static int
   1326  1.1.2.8  cliff rmixl_pcie_intr(void *arg)
   1327  1.1.2.8  cliff {
   1328  1.1.2.8  cliff 	rmixl_pcie_link_intr_t *lip = arg;
   1329  1.1.2.8  cliff 	u_int link = lip->link;
   1330  1.1.2.8  cliff 	int rv = 0;
   1331  1.1.2.8  cliff 
   1332  1.1.2.8  cliff 	uint32_t status0 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r0);
   1333  1.1.2.8  cliff 	uint32_t status1 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r1);
   1334  1.1.2.8  cliff 	uint64_t status = ((uint64_t)status1 << 32) | status0;
   1335  1.1.2.8  cliff 	DPRINTF(("%s: %d:%#"PRIx64"\n", __func__, link, status));
   1336  1.1.2.8  cliff 
   1337  1.1.2.8  cliff 	if (status != 0) {
   1338  1.1.2.8  cliff 		rmixl_pcie_link_dispatch_t *dip;
   1339  1.1.2.8  cliff 
   1340  1.1.2.8  cliff 		if (status & RMIXL_PCIE_LINK_STATUS_ERRORS)
   1341  1.1.2.8  cliff 			rmixl_pcie_link_error_intr(link, status0, status1);
   1342  1.1.2.8  cliff 
   1343  1.1.2.8  cliff 		LIST_FOREACH(dip, &lip->dispatch, next) {
   1344  1.1.2.8  cliff 			uint64_t bit = 1 << dip->bitno;
   1345  1.1.2.8  cliff 			if ((status & bit) != 0) {
   1346  1.1.2.8  cliff 				(void)(*dip->func)(dip->arg);
   1347  1.1.2.8  cliff 				dip->count.ev_count++;
   1348  1.1.2.8  cliff 				rv = 1;
   1349  1.1.2.8  cliff 			}
   1350  1.1.2.8  cliff 		}
   1351  1.1.2.8  cliff 	}
   1352  1.1.2.8  cliff 
   1353  1.1.2.8  cliff 	return rv;
   1354  1.1.2.8  cliff }
   1355  1.1.2.8  cliff 
   1356  1.1.2.8  cliff static void
   1357  1.1.2.8  cliff rmixl_pcie_link_error_intr(u_int link, uint32_t status0, uint32_t status1)
   1358  1.1.2.8  cliff {
   1359  1.1.2.8  cliff 	printf("%s: mask %#"PRIx64"\n",
   1360  1.1.2.8  cliff 		__func__, RMIXL_PCIE_LINK_STATUS_ERRORS);
   1361  1.1.2.8  cliff 	printf("%s: PCIe Link Error: link=%d status0=%#x status1=%#x\n",
   1362  1.1.2.8  cliff 		__func__, link, status0, status1);
   1363  1.1.2.8  cliff #if defined(DDB) && defined(DEBUG)
   1364  1.1.2.8  cliff 	Debugger();
   1365  1.1.2.8  cliff #endif
   1366  1.1.2.8  cliff }
   1367  1.1.2.8  cliff 
   1368  1.1.2.8  cliff #endif	/* 0 */
   1369  1.1.2.8  cliff 
   1370  1.1.2.1  cliff #if defined(DEBUG) || defined(DDB)
   1371  1.1.2.1  cliff /* this function exists to facilitate call from ddb */
   1372  1.1.2.1  cliff int
   1373  1.1.2.1  cliff rmixl_pcie_error_check(void)
   1374  1.1.2.1  cliff {
   1375  1.1.2.1  cliff 	if (rmixl_pcie_v != 0)
   1376  1.1.2.1  cliff 		return _rmixl_pcie_error_check(rmixl_pcie_v);
   1377  1.1.2.1  cliff 	return -1;
   1378  1.1.2.1  cliff }
   1379  1.1.2.1  cliff #endif
   1380  1.1.2.1  cliff 
   1381  1.1.2.1  cliff STATIC int
   1382  1.1.2.1  cliff _rmixl_pcie_error_check(void *v)
   1383  1.1.2.1  cliff {
   1384  1.1.2.1  cliff 	int i, offset;
   1385  1.1.2.1  cliff 	pcireg_t r;
   1386  1.1.2.1  cliff 	pcitag_t tag;
   1387  1.1.2.1  cliff 	int err=0;
   1388  1.1.2.1  cliff #ifdef DIAGNOSTIC
   1389  1.1.2.1  cliff 	pcireg_t regs[PCIE_ECFG_ERRS_OFFTAB_NENTRIES];
   1390  1.1.2.1  cliff #endif
   1391  1.1.2.1  cliff 
   1392  1.1.2.1  cliff 	tag = rmixl_pcie_make_tag(v, 0, 0, 0);	/* XXX */
   1393  1.1.2.1  cliff 
   1394  1.1.2.1  cliff 	for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) {
   1395  1.1.2.1  cliff 		offset = pcie_ecfg_errs_tab[i].offset;
   1396  1.1.2.1  cliff 		r = rmixl_pcie_conf_read(v, tag, offset);
   1397  1.1.2.1  cliff #ifdef DIAGNOSTIC
   1398  1.1.2.1  cliff 		regs[i] = r;
   1399  1.1.2.1  cliff #endif
   1400  1.1.2.1  cliff 		if (r != 0) {
   1401  1.1.2.1  cliff 			pcireg_t rw1c = r & pcie_ecfg_errs_tab[i].rw1c;
   1402  1.1.2.1  cliff 			if (rw1c != 0) {
   1403  1.1.2.1  cliff 				/* attempt to clear the error */
   1404  1.1.2.1  cliff 				rmixl_pcie_conf_write(v, tag, offset, rw1c);
   1405  1.1.2.1  cliff 			};
   1406  1.1.2.1  cliff 			if (offset == RMIXL_PCIE_ECFG_CESR)
   1407  1.1.2.1  cliff 				err |= 1;	/* correctable */
   1408  1.1.2.1  cliff 			else
   1409  1.1.2.1  cliff 				err |= 2;	/* uncorrectable */
   1410  1.1.2.1  cliff 		}
   1411  1.1.2.1  cliff 	}
   1412  1.1.2.1  cliff #ifdef DIAGNOSTIC
   1413  1.1.2.1  cliff 	if (err != 0) {
   1414  1.1.2.1  cliff 		for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) {
   1415  1.1.2.1  cliff 			offset = pcie_ecfg_errs_tab[i].offset;
   1416  1.1.2.1  cliff 			printf("%s: %#x: %#x\n", __func__, offset, regs[i]);
   1417  1.1.2.1  cliff 		}
   1418  1.1.2.1  cliff 	}
   1419  1.1.2.1  cliff #endif
   1420  1.1.2.1  cliff 
   1421  1.1.2.1  cliff 	return err;
   1422  1.1.2.1  cliff }
   1423  1.1.2.1  cliff 
   1424  1.1.2.1  cliff static int
   1425  1.1.2.1  cliff rmixl_pcie_error_intr(void *v)
   1426  1.1.2.1  cliff {
   1427  1.1.2.1  cliff 	if (_rmixl_pcie_error_check(v) < 2)
   1428  1.1.2.1  cliff 		return 0;	/* correctable */
   1429  1.1.2.1  cliff 
   1430  1.1.2.1  cliff 	/* uncorrectable */
   1431  1.1.2.1  cliff #if DDB
   1432  1.1.2.1  cliff 	Debugger();
   1433  1.1.2.1  cliff #endif
   1434  1.1.2.1  cliff 
   1435  1.1.2.1  cliff 	/* XXX reset and recover? */
   1436  1.1.2.1  cliff 
   1437  1.1.2.1  cliff 	panic("%s\n", __func__);
   1438  1.1.2.1  cliff }
   1439