Home | History | Annotate | Line # | Download | only in rmi
rmixl_pcie.c revision 1.2.10.1
      1       1.2    matt /*	$NetBSD: rmixl_pcie.c,v 1.2.10.1 2011/03/05 15:09:51 bouyer Exp $	*/
      2       1.2    matt 
      3       1.2    matt /*
      4       1.2    matt  * Copyright (c) 2001 Wasabi Systems, Inc.
      5       1.2    matt  * All rights reserved.
      6       1.2    matt  *
      7       1.2    matt  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8       1.2    matt  *
      9       1.2    matt  * Redistribution and use in source and binary forms, with or without
     10       1.2    matt  * modification, are permitted provided that the following conditions
     11       1.2    matt  * are met:
     12       1.2    matt  * 1. Redistributions of source code must retain the above copyright
     13       1.2    matt  *    notice, this list of conditions and the following disclaimer.
     14       1.2    matt  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.2    matt  *    notice, this list of conditions and the following disclaimer in the
     16       1.2    matt  *    documentation and/or other materials provided with the distribution.
     17       1.2    matt  * 3. All advertising materials mentioning features or use of this software
     18       1.2    matt  *    must display the following acknowledgement:
     19       1.2    matt  *	This product includes software developed for the NetBSD Project by
     20       1.2    matt  *	Wasabi Systems, Inc.
     21       1.2    matt  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22       1.2    matt  *    or promote products derived from this software without specific prior
     23       1.2    matt  *    written permission.
     24       1.2    matt  *
     25       1.2    matt  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26       1.2    matt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27       1.2    matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28       1.2    matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29       1.2    matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30       1.2    matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31       1.2    matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32       1.2    matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33       1.2    matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34       1.2    matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35       1.2    matt  * POSSIBILITY OF SUCH DAMAGE.
     36       1.2    matt  */
     37       1.2    matt 
     38       1.2    matt /*
     39       1.2    matt  * PCI configuration support for RMI XLS SoC
     40       1.2    matt  */
     41       1.2    matt 
     42       1.2    matt #include <sys/cdefs.h>
     43       1.2    matt __KERNEL_RCSID(0, "$NetBSD: rmixl_pcie.c,v 1.2.10.1 2011/03/05 15:09:51 bouyer Exp $");
     44       1.2    matt 
     45       1.2    matt #include "opt_pci.h"
     46       1.2    matt #include "pci.h"
     47       1.2    matt 
     48       1.2    matt #include <sys/cdefs.h>
     49       1.2    matt 
     50       1.2    matt #include <sys/param.h>
     51       1.2    matt #include <sys/systm.h>
     52       1.2    matt #include <sys/device.h>
     53       1.2    matt #include <sys/extent.h>
     54       1.2    matt #include <sys/malloc.h>
     55  1.2.10.1  bouyer #include <sys/kernel.h>		/* for 'hz' */
     56  1.2.10.1  bouyer #include <sys/cpu.h>
     57       1.2    matt 
     58       1.2    matt #include <uvm/uvm_extern.h>
     59       1.2    matt 
     60       1.2    matt #include <machine/bus.h>
     61       1.2    matt #include <machine/intr.h>
     62       1.2    matt 
     63       1.2    matt #include <mips/rmi/rmixlreg.h>
     64       1.2    matt #include <mips/rmi/rmixlvar.h>
     65  1.2.10.1  bouyer #include <mips/rmi/rmixl_intr.h>
     66       1.2    matt #include <mips/rmi/rmixl_pcievar.h>
     67       1.2    matt 
     68       1.2    matt #include <mips/rmi/rmixl_obiovar.h>
     69       1.2    matt 
     70       1.2    matt #include <dev/pci/pcivar.h>
     71       1.2    matt #include <dev/pci/pcidevs.h>
     72       1.2    matt #include <dev/pci/pciconf.h>
     73       1.2    matt 
     74       1.2    matt #ifdef	PCI_NETBSD_CONFIGURE
     75       1.2    matt #include <mips/cache.h>
     76       1.2    matt #endif
     77       1.2    matt 
     78       1.2    matt #include <machine/pci_machdep.h>
     79       1.2    matt 
     80       1.2    matt #ifdef PCI_DEBUG
     81       1.2    matt int rmixl_pcie_debug = PCI_DEBUG;
     82       1.2    matt # define DPRINTF(x)	do { if (rmixl_pcie_debug) printf x ; } while (0)
     83       1.2    matt #else
     84       1.2    matt # define DPRINTF(x)
     85       1.2    matt #endif
     86       1.2    matt 
     87       1.2    matt #ifndef DDB
     88       1.2    matt # define STATIC static
     89       1.2    matt #else
     90       1.2    matt # define STATIC
     91       1.2    matt #endif
     92       1.2    matt 
     93       1.2    matt 
     94       1.2    matt /*
     95       1.2    matt  * XLS PCIe Extended Configuration Registers
     96       1.2    matt  */
     97       1.2    matt #define RMIXL_PCIE_ECFG_UESR	0x104	/* Uncorrectable Error Status Reg */
     98       1.2    matt #define RMIXL_PCIE_ECFG_UEMR	0x108	/* Uncorrectable Error Mask Reg */
     99       1.2    matt #define RMIXL_PCIE_ECFG_UEVR	0x10c	/* Uncorrectable Error seVerity Reg */
    100       1.2    matt #define  PCIE_ECFG_UEVR_DFLT	\
    101       1.2    matt 		(__BITS(18,17) | __BIT(31) | __BITS(5,4) | __BIT(0))
    102       1.2    matt #define  PCIE_ECFG_UExR_RESV	(__BITS(31,21) | __BITS(11,6) | __BITS(3,1))
    103       1.2    matt #define RMIXL_PCIE_ECFG_CESR	0x110	/* Correctable Error Status Reg */
    104       1.2    matt #define RMIXL_PCIE_ECFG_CEMR	0x114	/* Correctable Error Mask Reg */
    105       1.2    matt #define  PCIE_ECFG_CExR_RESV	(__BITS(31,14) | __BITS(11,9) | __BITS(5,1))
    106       1.2    matt #define RMIXL_PCIE_ECFG_ACCR	0x118	/* Adv. Capabilities Control Reg */
    107       1.2    matt #define RMIXL_PCIE_ECFG_HLRn(n)	(0x11c + ((n) * 4))	/* Header Log Regs */
    108       1.2    matt #define RMIXL_PCIE_ECFG_RECR	0x12c	/* Root Error Command Reg */
    109       1.2    matt #define  PCIE_ECFG_RECR_RESV	__BITS(31,3)
    110       1.2    matt #define RMIXL_PCIE_ECFG_RESR	0x130	/* Root Error Status Reg */
    111       1.2    matt #define  PCIE_ECFG_RESR_RESV	__BITS(26,7)
    112       1.2    matt #define RMIXL_PCIE_ECFG_ESI	0x134	/* Error Source Identification Reg */
    113       1.2    matt #define RMIXL_PCIE_ECFG_DSNCR	0x140	/* Dev Serial Number Capability Regs */
    114       1.2    matt 
    115       1.2    matt static const struct {
    116       1.2    matt 	u_int offset;
    117       1.2    matt 	u_int32_t rw1c;
    118       1.2    matt } pcie_ecfg_errs_tab[] = {
    119       1.2    matt 	{ RMIXL_PCIE_ECFG_UESR,		(__BITS(20,12) | __BIT(4)) },
    120       1.2    matt 	{ RMIXL_PCIE_ECFG_CESR,		(__BITS(20,12) | __BIT(4)) },
    121       1.2    matt 	{ RMIXL_PCIE_ECFG_HLRn(0),	0 },
    122       1.2    matt 	{ RMIXL_PCIE_ECFG_HLRn(1),	0 },
    123       1.2    matt 	{ RMIXL_PCIE_ECFG_HLRn(2),	0 },
    124       1.2    matt 	{ RMIXL_PCIE_ECFG_HLRn(3),	0 },
    125       1.2    matt 	{ RMIXL_PCIE_ECFG_RESR,		__BITS(6,0) },
    126       1.2    matt 	{ RMIXL_PCIE_ECFG_ESI,		0 },
    127       1.2    matt };
    128       1.2    matt #define PCIE_ECFG_ERRS_OFFTAB_NENTRIES \
    129       1.2    matt 	(sizeof(pcie_ecfg_errs_tab)/sizeof(pcie_ecfg_errs_tab[0]))
    130       1.2    matt 
    131  1.2.10.1  bouyer typedef struct rmixl_pcie_int_csr {
    132  1.2.10.1  bouyer 	uint r0;
    133  1.2.10.1  bouyer 	uint r1;
    134  1.2.10.1  bouyer } rmixl_pcie_int_csr_t;
    135  1.2.10.1  bouyer 
    136  1.2.10.1  bouyer static const rmixl_pcie_int_csr_t int_enb_offset[4] = {
    137  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK0_INT_ENABLE0, RMIXL_PCIE_LINK0_INT_ENABLE1 },
    138  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK1_INT_ENABLE0, RMIXL_PCIE_LINK1_INT_ENABLE1 },
    139  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK2_INT_ENABLE0, RMIXL_PCIE_LINK2_INT_ENABLE1 },
    140  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK3_INT_ENABLE0, RMIXL_PCIE_LINK3_INT_ENABLE1 },
    141  1.2.10.1  bouyer };
    142  1.2.10.1  bouyer 
    143  1.2.10.1  bouyer static const rmixl_pcie_int_csr_t int_sts_offset[4] = {
    144  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK0_INT_STATUS0, RMIXL_PCIE_LINK0_INT_STATUS1 },
    145  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK1_INT_STATUS0, RMIXL_PCIE_LINK1_INT_STATUS1 },
    146  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK2_INT_STATUS0, RMIXL_PCIE_LINK2_INT_STATUS1 },
    147  1.2.10.1  bouyer 	{ RMIXL_PCIE_LINK3_INT_STATUS0, RMIXL_PCIE_LINK3_INT_STATUS1 },
    148  1.2.10.1  bouyer };
    149  1.2.10.1  bouyer 
    150  1.2.10.1  bouyer static const u_int msi_enb_offset[4] = {
    151  1.2.10.1  bouyer 	RMIXL_PCIE_LINK0_MSI_ENABLE,
    152  1.2.10.1  bouyer 	RMIXL_PCIE_LINK1_MSI_ENABLE,
    153  1.2.10.1  bouyer 	RMIXL_PCIE_LINK2_MSI_ENABLE,
    154  1.2.10.1  bouyer 	RMIXL_PCIE_LINK3_MSI_ENABLE
    155  1.2.10.1  bouyer };
    156  1.2.10.1  bouyer 
    157  1.2.10.1  bouyer #define RMIXL_PCIE_LINK_STATUS0_ERRORS	__BITS(6,4)
    158  1.2.10.1  bouyer #define RMIXL_PCIE_LINK_STATUS1_ERRORS	__BITS(10,0)
    159  1.2.10.1  bouyer #define RMIXL_PCIE_LINK_STATUS_ERRORS					\
    160  1.2.10.1  bouyer 		((((uint64_t)RMIXL_PCIE_LINK_STATUS1_ERRORS) << 32) |	\
    161  1.2.10.1  bouyer 		   (uint64_t)RMIXL_PCIE_LINK_STATUS0_ERRORS)
    162  1.2.10.1  bouyer 
    163  1.2.10.1  bouyer #define RMIXL_PCIE_EVCNT(sc, link, bitno, cpu)	\
    164  1.2.10.1  bouyer 		&(sc)->sc_evcnts[link][(bitno) * (ncpu) + (cpu)]
    165  1.2.10.1  bouyer 
    166       1.2    matt static int	rmixl_pcie_match(device_t, cfdata_t, void *);
    167       1.2    matt static void	rmixl_pcie_attach(device_t, device_t, void *);
    168       1.2    matt static void	rmixl_pcie_init(struct rmixl_pcie_softc *);
    169       1.2    matt static void	rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *);
    170       1.2    matt static void	rmixl_pcie_attach_hook(struct device *, struct device *,
    171       1.2    matt 		    struct pcibus_attach_args *);
    172       1.2    matt static void	rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *, uint32_t);
    173       1.2    matt static void	rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *, uint32_t);
    174       1.2    matt static void	rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *, uint32_t);
    175       1.2    matt static void	rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *, uint32_t);
    176       1.2    matt static void	rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *);
    177  1.2.10.1  bouyer static void	rmixl_pcie_intcfg(struct rmixl_pcie_softc *);
    178       1.2    matt static void	rmixl_pcie_errata(struct rmixl_pcie_softc *);
    179       1.2    matt static void	rmixl_conf_interrupt(void *, int, int, int, int, int *);
    180       1.2    matt static int	rmixl_pcie_bus_maxdevs(void *, int);
    181       1.2    matt static pcitag_t	rmixl_tag_to_ecfg(pcitag_t);
    182       1.2    matt static pcitag_t	rmixl_pcie_make_tag(void *, int, int, int);
    183       1.2    matt static void	rmixl_pcie_decompose_tag(void *, pcitag_t, int *, int *, int *);
    184       1.2    matt void		rmixl_pcie_tag_print(const char *restrict, void *, pcitag_t,				int, vaddr_t, u_long);
    185       1.2    matt static int	rmixl_pcie_conf_setup(struct rmixl_pcie_softc *,
    186       1.2    matt 			pcitag_t, int *, bus_space_tag_t *,
    187       1.2    matt 			bus_space_handle_t *);
    188       1.2    matt static pcireg_t	rmixl_pcie_conf_read(void *, pcitag_t, int);
    189       1.2    matt static void	rmixl_pcie_conf_write(void *, pcitag_t, int, pcireg_t);
    190       1.2    matt 
    191       1.2    matt static int	rmixl_pcie_intr_map(struct pci_attach_args *,
    192       1.2    matt 		    pci_intr_handle_t *);
    193       1.2    matt static const char *
    194       1.2    matt 		rmixl_pcie_intr_string(void *, pci_intr_handle_t);
    195       1.2    matt static const struct evcnt *
    196       1.2    matt 		rmixl_pcie_intr_evcnt(void *, pci_intr_handle_t);
    197  1.2.10.1  bouyer static pci_intr_handle_t
    198  1.2.10.1  bouyer 		rmixl_pcie_make_pih(u_int, u_int, u_int);
    199  1.2.10.1  bouyer static void	rmixl_pcie_decompose_pih(pci_intr_handle_t, u_int *, u_int *, u_int *);
    200  1.2.10.1  bouyer static void	rmixl_pcie_intr_disestablish(void *, void *);
    201       1.2    matt static void	*rmixl_pcie_intr_establish(void *, pci_intr_handle_t,
    202       1.2    matt 		    int, int (*)(void *), void *);
    203  1.2.10.1  bouyer static rmixl_pcie_link_intr_t *
    204  1.2.10.1  bouyer 		rmixl_pcie_lip_add_1(rmixl_pcie_softc_t *, u_int, int, int);
    205  1.2.10.1  bouyer static void	rmixl_pcie_lip_free_callout(rmixl_pcie_link_intr_t *);
    206  1.2.10.1  bouyer static void	rmixl_pcie_lip_free(void *);
    207  1.2.10.1  bouyer static int	rmixl_pcie_intr(void *);
    208  1.2.10.1  bouyer static void	rmixl_pcie_link_error_intr(u_int, uint32_t, uint32_t);
    209       1.2    matt #if defined(DEBUG) || defined(DDB)
    210       1.2    matt int		rmixl_pcie_error_check(void);
    211       1.2    matt #endif
    212       1.2    matt static int	_rmixl_pcie_error_check(void *);
    213       1.2    matt static int	rmixl_pcie_error_intr(void *);
    214       1.2    matt 
    215       1.2    matt 
    216       1.2    matt #define RMIXL_PCIE_CONCAT3(a,b,c) a ## b ## c
    217       1.2    matt #define RMIXL_PCIE_BAR_INIT(reg, bar, size, align) {			\
    218       1.2    matt 	struct extent *ext = rmixl_configuration.rc_phys_ex;		\
    219       1.2    matt 	u_long region_start;						\
    220       1.2    matt 	uint64_t ba;							\
    221       1.2    matt 	int err;							\
    222       1.2    matt 									\
    223       1.2    matt 	err = extent_alloc(ext, (size), (align), 0UL, EX_NOWAIT,	\
    224       1.2    matt 		&region_start);						\
    225       1.2    matt 	if (err != 0)							\
    226       1.2    matt 		panic("%s: extent_alloc(%p, %#lx, %#lx, %#lx, %#x, %p)",\
    227       1.2    matt 			__func__, ext, size, align, 0UL, EX_NOWAIT,	\
    228       1.2    matt 			&region_start);					\
    229       1.2    matt 	ba = (uint64_t)region_start;					\
    230       1.2    matt 	ba *= (1024 * 1024);						\
    231       1.2    matt 	bar = RMIXL_PCIE_CONCAT3(RMIXL_PCIE_,reg,_BAR)(ba, 1);		\
    232       1.2    matt 	DPRINTF(("PCIE %s BAR was not enabled by firmware\n"		\
    233       1.2    matt 		"enabling %s at phys %#" PRIxBUSADDR ", size %lu MB\n",	\
    234       1.2    matt 		__STRING(reg), __STRING(reg), ba, size));		\
    235       1.2    matt 	RMIXL_IOREG_WRITE(RMIXL_IO_DEV_BRIDGE + 			\
    236  1.2.10.1  bouyer 		RMIXL_PCIE_CONCAT3(RMIXLS_SBC_PCIE_,reg,_BAR), bar);	\
    237       1.2    matt 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE +			\
    238  1.2.10.1  bouyer 		RMIXL_PCIE_CONCAT3(RMIXLS_SBC_PCIE_,reg,_BAR));		\
    239       1.2    matt 	DPRINTF(("%s: %s BAR %#x\n", __func__, __STRING(reg), bar));	\
    240       1.2    matt }
    241       1.2    matt 
    242       1.2    matt 
    243       1.2    matt #if defined(DEBUG) || defined(DDB)
    244       1.2    matt static void *rmixl_pcie_v;
    245       1.2    matt #endif
    246       1.2    matt 
    247       1.2    matt CFATTACH_DECL_NEW(rmixl_pcie, sizeof(struct rmixl_pcie_softc),
    248       1.2    matt     rmixl_pcie_match, rmixl_pcie_attach, NULL, NULL);
    249       1.2    matt 
    250       1.2    matt static int rmixl_pcie_found;
    251       1.2    matt 
    252       1.2    matt static int
    253       1.2    matt rmixl_pcie_match(device_t parent, cfdata_t cf, void *aux)
    254       1.2    matt {
    255       1.2    matt 	uint32_t r;
    256       1.2    matt 
    257  1.2.10.1  bouyer 	/*
    258  1.2.10.1  bouyer 	 * PCIe interface exists on XLS chips only
    259  1.2.10.1  bouyer 	 */
    260  1.2.10.1  bouyer 	if (! cpu_rmixls(mips_options.mips_cpu))
    261  1.2.10.1  bouyer 		return 0;
    262  1.2.10.1  bouyer 
    263       1.2    matt 	/* XXX
    264       1.2    matt 	 * for now there is only one PCIe Interface on chip
    265       1.2    matt 	 * this could change with furture RMI XL family designs
    266       1.2    matt 	 */
    267       1.2    matt 	if (rmixl_pcie_found)
    268       1.2    matt 		return 0;
    269       1.2    matt 
    270       1.2    matt 	/* read GPIO Reset Configuration register */
    271       1.2    matt 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG);
    272       1.2    matt 	r >>= 26;
    273       1.2    matt 	r &= 3;
    274       1.2    matt 	if (r != 0)
    275       1.2    matt 		return 0;	/* strapped for SRIO */
    276       1.2    matt 
    277       1.2    matt 	return 1;
    278       1.2    matt }
    279       1.2    matt 
    280       1.2    matt static void
    281       1.2    matt rmixl_pcie_attach(device_t parent, device_t self, void *aux)
    282       1.2    matt {
    283       1.2    matt 	struct rmixl_pcie_softc *sc = device_private(self);
    284       1.2    matt 	struct obio_attach_args *obio = aux;
    285       1.2    matt 	struct rmixl_config *rcp = &rmixl_configuration;
    286       1.2    matt         struct pcibus_attach_args pba;
    287       1.2    matt 	uint32_t bar;
    288       1.2    matt 
    289       1.2    matt 	rmixl_pcie_found = 1;
    290       1.2    matt 	sc->sc_dev = self;
    291       1.2    matt 
    292       1.2    matt 	aprint_normal(" RMI XLS PCIe Interface\n");
    293       1.2    matt 
    294  1.2.10.1  bouyer 	mutex_init(&sc->sc_mutex, MUTEX_DEFAULT, IPL_HIGH);
    295  1.2.10.1  bouyer 
    296       1.2    matt 	rmixl_pcie_lnkcfg(sc);
    297       1.2    matt 
    298  1.2.10.1  bouyer 	rmixl_pcie_intcfg(sc);
    299  1.2.10.1  bouyer 
    300       1.2    matt 	rmixl_pcie_errata(sc);
    301       1.2    matt 
    302       1.2    matt 	sc->sc_29bit_dmat = obio->obio_29bit_dmat;
    303       1.2    matt 	sc->sc_32bit_dmat = obio->obio_32bit_dmat;
    304       1.2    matt 	sc->sc_64bit_dmat = obio->obio_64bit_dmat;
    305       1.2    matt 
    306  1.2.10.1  bouyer 	sc->sc_tmsk = obio->obio_tmsk;
    307  1.2.10.1  bouyer 
    308       1.2    matt 	/*
    309       1.2    matt 	 * get PCI config space base addr from SBC PCIe CFG BAR
    310       1.2    matt 	 * initialize it if necessary
    311       1.2    matt  	 */
    312  1.2.10.1  bouyer 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_CFG_BAR);
    313       1.2    matt 	DPRINTF(("%s: PCIE_CFG_BAR %#x\n", __func__, bar));
    314       1.2    matt 	if ((bar & RMIXL_PCIE_CFG_BAR_ENB) == 0) {
    315       1.2    matt 		u_long n = RMIXL_PCIE_CFG_SIZE / (1024 * 1024);
    316       1.2    matt 		RMIXL_PCIE_BAR_INIT(CFG, bar, n, n);
    317       1.2    matt 	}
    318  1.2.10.1  bouyer 	rcp->rc_pci_cfg_pbase = (bus_addr_t)RMIXL_PCIE_CFG_BAR_TO_BA(bar);
    319  1.2.10.1  bouyer 	rcp->rc_pci_cfg_size  = (bus_size_t)RMIXL_PCIE_CFG_SIZE;
    320       1.2    matt 
    321       1.2    matt 	/*
    322       1.2    matt 	 * get PCIE Extended config space base addr from SBC PCIe ECFG BAR
    323       1.2    matt 	 * initialize it if necessary
    324       1.2    matt  	 */
    325  1.2.10.1  bouyer 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_ECFG_BAR);
    326       1.2    matt 	DPRINTF(("%s: PCIE_ECFG_BAR %#x\n", __func__, bar));
    327       1.2    matt 	if ((bar & RMIXL_PCIE_ECFG_BAR_ENB) == 0) {
    328       1.2    matt 		u_long n = RMIXL_PCIE_ECFG_SIZE / (1024 * 1024);
    329       1.2    matt 		RMIXL_PCIE_BAR_INIT(ECFG, bar, n, n);
    330       1.2    matt 	}
    331  1.2.10.1  bouyer 	rcp->rc_pci_ecfg_pbase = (bus_addr_t)RMIXL_PCIE_ECFG_BAR_TO_BA(bar);
    332  1.2.10.1  bouyer 	rcp->rc_pci_ecfg_size  = (bus_size_t)RMIXL_PCIE_ECFG_SIZE;
    333       1.2    matt 
    334       1.2    matt 	/*
    335       1.2    matt 	 * get PCI MEM space base [addr, size] from SBC PCIe MEM BAR
    336       1.2    matt 	 * initialize it if necessary
    337       1.2    matt  	 */
    338  1.2.10.1  bouyer 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_MEM_BAR);
    339       1.2    matt 	DPRINTF(("%s: PCIE_MEM_BAR %#x\n", __func__, bar));
    340       1.2    matt 	if ((bar & RMIXL_PCIE_MEM_BAR_ENB) == 0) {
    341       1.2    matt 		u_long n = 256;				/* 256 MB */
    342       1.2    matt 		RMIXL_PCIE_BAR_INIT(MEM, bar, n, n);
    343       1.2    matt 	}
    344       1.2    matt 	rcp->rc_pci_mem_pbase = (bus_addr_t)RMIXL_PCIE_MEM_BAR_TO_BA(bar);
    345       1.2    matt 	rcp->rc_pci_mem_size  = (bus_size_t)RMIXL_PCIE_MEM_BAR_TO_SIZE(bar);
    346       1.2    matt 
    347       1.2    matt 	/*
    348       1.2    matt 	 * get PCI IO space base [addr, size] from SBC PCIe IO BAR
    349       1.2    matt 	 * initialize it if necessary
    350       1.2    matt  	 */
    351  1.2.10.1  bouyer 	bar = RMIXL_IOREG_READ(RMIXL_IO_DEV_BRIDGE + RMIXLS_SBC_PCIE_IO_BAR);
    352       1.2    matt 	DPRINTF(("%s: PCIE_IO_BAR %#x\n", __func__, bar));
    353       1.2    matt 	if ((bar & RMIXL_PCIE_IO_BAR_ENB) == 0) {
    354       1.2    matt 		u_long n = 32;				/* 32 MB */
    355       1.2    matt 		RMIXL_PCIE_BAR_INIT(IO, bar, n, n);
    356       1.2    matt 	}
    357       1.2    matt 	rcp->rc_pci_io_pbase = (bus_addr_t)RMIXL_PCIE_IO_BAR_TO_BA(bar);
    358       1.2    matt 	rcp->rc_pci_io_size  = (bus_size_t)RMIXL_PCIE_IO_BAR_TO_SIZE(bar);
    359       1.2    matt 
    360       1.2    matt 	/*
    361       1.2    matt 	 * initialize the PCI CFG, ECFG bus space tags
    362       1.2    matt 	 */
    363  1.2.10.1  bouyer 	rmixl_pci_cfg_bus_mem_init(&rcp->rc_pci_cfg_memt, rcp);
    364  1.2.10.1  bouyer 	sc->sc_pci_cfg_memt = &rcp->rc_pci_cfg_memt;
    365       1.2    matt 
    366  1.2.10.1  bouyer 	rmixl_pci_ecfg_bus_mem_init(&rcp->rc_pci_ecfg_memt, rcp);
    367  1.2.10.1  bouyer 	sc->sc_pci_ecfg_memt = &rcp->rc_pci_ecfg_memt;
    368       1.2    matt 
    369       1.2    matt 	/*
    370       1.2    matt 	 * initialize the PCI MEM and IO bus space tags
    371       1.2    matt 	 */
    372  1.2.10.1  bouyer 	rmixl_pci_bus_mem_init(&rcp->rc_pci_memt, rcp);
    373  1.2.10.1  bouyer 	rmixl_pci_bus_io_init(&rcp->rc_pci_iot, rcp);
    374       1.2    matt 
    375       1.2    matt 	/*
    376       1.2    matt 	 * initialize the extended configuration regs
    377       1.2    matt 	 */
    378       1.2    matt 	rmixl_pcie_init_ecfg(sc);
    379       1.2    matt 
    380       1.2    matt 	/*
    381       1.2    matt 	 * initialize the PCI chipset tag
    382       1.2    matt 	 */
    383       1.2    matt 	rmixl_pcie_init(sc);
    384       1.2    matt 
    385       1.2    matt 	/*
    386       1.2    matt 	 * attach the PCI bus
    387       1.2    matt 	 */
    388       1.2    matt 	memset(&pba, 0, sizeof(pba));
    389       1.2    matt 	pba.pba_memt = &rcp->rc_pci_memt;
    390       1.2    matt 	pba.pba_iot =  &rcp->rc_pci_iot;
    391  1.2.10.1  bouyer 	pba.pba_dmat = sc->sc_32bit_dmat;
    392  1.2.10.1  bouyer 	pba.pba_dmat64 = sc->sc_64bit_dmat;
    393       1.2    matt 	pba.pba_pc = &sc->sc_pci_chipset;
    394       1.2    matt 	pba.pba_bus = 0;
    395       1.2    matt 	pba.pba_bridgetag = NULL;
    396       1.2    matt 	pba.pba_intrswiz = 0;
    397       1.2    matt 	pba.pba_intrtag = 0;
    398       1.2    matt 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    399       1.2    matt 		PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    400       1.2    matt 
    401       1.2    matt 	(void) config_found_ia(self, "pcibus", &pba, pcibusprint);
    402       1.2    matt }
    403       1.2    matt 
    404       1.2    matt /*
    405       1.2    matt  * rmixl_pcie_lnkcfg_4xx - link configs for XLS4xx and XLS6xx
    406       1.2    matt  *	use IO_AD[11] and IO_AD[10], observable in
    407       1.2    matt  *	Bits[21:20] of the GPIO Reset Configuration register
    408       1.2    matt  */
    409       1.2    matt static void
    410       1.2    matt rmixl_pcie_lnkcfg_4xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    411       1.2    matt {
    412       1.2    matt 	u_int index;
    413       1.2    matt 	static const rmixl_pcie_lnkcfg_t lnktab_4xx[4][4] = {
    414       1.2    matt 		{{ LCFG_EP, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}},
    415       1.2    matt 		{{ LCFG_RC, 4}, {LCFG_NO, 0}, {LCFG_NO, 0}, {LCFG_NO, 0}},
    416       1.2    matt 		{{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    417       1.2    matt 		{{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    418       1.2    matt 	};
    419       1.2    matt 	static const char *lnkstr_4xx[4] = {
    420  1.2.10.1  bouyer 		"1EPx4",
    421  1.2.10.1  bouyer 		"1RCx4",
    422  1.2.10.1  bouyer 		"1EPx1, 3RCx1",
    423  1.2.10.1  bouyer 		"4RCx1"
    424       1.2    matt 	};
    425       1.2    matt 	index = (grcr >> 20) & 3;
    426       1.2    matt 	ltp->ncfgs = 4;
    427       1.2    matt 	ltp->cfg = lnktab_4xx[index];
    428       1.2    matt 	ltp->str = lnkstr_4xx[index];
    429       1.2    matt }
    430       1.2    matt 
    431       1.2    matt /*
    432       1.2    matt  * rmixl_pcie_lnkcfg_408Lite - link configs for XLS408Lite and XLS04A
    433       1.2    matt  *	use IO_AD[11] and IO_AD[10], observable in
    434       1.2    matt  *	Bits[21:20] of the GPIO Reset Configuration register
    435       1.2    matt  */
    436       1.2    matt static void
    437       1.2    matt rmixl_pcie_lnkcfg_408Lite(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    438       1.2    matt {
    439       1.2    matt 	u_int index;
    440       1.2    matt 	static const rmixl_pcie_lnkcfg_t lnktab_408Lite[4][2] = {
    441       1.2    matt 		{{ LCFG_EP, 4}, {LCFG_NO, 0}},
    442       1.2    matt 		{{ LCFG_RC, 4}, {LCFG_NO, 0}},
    443       1.2    matt 		{{ LCFG_EP, 1}, {LCFG_RC, 1}},
    444       1.2    matt 		{{ LCFG_RC, 1}, {LCFG_RC, 1}},
    445       1.2    matt 	};
    446       1.2    matt 	static const char *lnkstr_408Lite[4] = {
    447  1.2.10.1  bouyer 		"4EPx4",
    448  1.2.10.1  bouyer 		"1RCx4",
    449  1.2.10.1  bouyer 		"1EPx1, 1RCx1",
    450  1.2.10.1  bouyer 		"2RCx1"
    451       1.2    matt 	};
    452       1.2    matt 
    453       1.2    matt 	index = (grcr >> 20) & 3;
    454       1.2    matt 	ltp->ncfgs = 2;
    455       1.2    matt 	ltp->cfg = lnktab_408Lite[index];
    456       1.2    matt 	ltp->str = lnkstr_408Lite[index];
    457       1.2    matt }
    458       1.2    matt 
    459       1.2    matt /*
    460       1.2    matt  * rmixl_pcie_lnkcfg_2xx - link configs for XLS2xx
    461       1.2    matt  *	use IO_AD[10], observable in Bit[20] of the
    462       1.2    matt  *	GPIO Reset Configuration register
    463       1.2    matt  */
    464       1.2    matt static void
    465       1.2    matt rmixl_pcie_lnkcfg_2xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    466       1.2    matt {
    467       1.2    matt 	u_int index;
    468       1.2    matt 	static const rmixl_pcie_lnkcfg_t lnktab_2xx[2][4] = {
    469       1.2    matt 		{{ LCFG_EP, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}},
    470       1.2    matt 		{{ LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}, {LCFG_RC, 1}}
    471       1.2    matt 	};
    472       1.2    matt 	static const char *lnkstr_2xx[2] = {
    473  1.2.10.1  bouyer 		"1EPx1, 3RCx1",
    474  1.2.10.1  bouyer 		"4RCx1",
    475       1.2    matt 	};
    476       1.2    matt 
    477       1.2    matt 	index = (grcr >> 20) & 1;
    478       1.2    matt 	ltp->ncfgs = 4;
    479       1.2    matt 	ltp->cfg = lnktab_2xx[index];
    480       1.2    matt 	ltp->str = lnkstr_2xx[index];
    481       1.2    matt }
    482       1.2    matt 
    483       1.2    matt /*
    484       1.2    matt  * rmixl_pcie_lnkcfg_1xx - link configs for XLS1xx
    485       1.2    matt  *	use IO_AD[10], observable in Bit[20] of the
    486       1.2    matt  *	GPIO Reset Configuration register
    487       1.2    matt  */
    488       1.2    matt static void
    489       1.2    matt rmixl_pcie_lnkcfg_1xx(rmixl_pcie_lnktab_t *ltp, uint32_t grcr)
    490       1.2    matt {
    491       1.2    matt 	u_int index;
    492       1.2    matt 	static const rmixl_pcie_lnkcfg_t lnktab_1xx[2][2] = {
    493       1.2    matt 		{{ LCFG_EP, 1}, {LCFG_RC, 1}},
    494       1.2    matt 		{{ LCFG_RC, 1}, {LCFG_RC, 1}}
    495       1.2    matt 	};
    496       1.2    matt 	static const char *lnkstr_1xx[2] = {
    497  1.2.10.1  bouyer 		"1EPx1, 1RCx1",
    498  1.2.10.1  bouyer 		"2RCx1",
    499       1.2    matt 	};
    500       1.2    matt 
    501       1.2    matt 	index = (grcr >> 20) & 1;
    502       1.2    matt 	ltp->ncfgs = 2;
    503       1.2    matt 	ltp->cfg = lnktab_1xx[index];
    504       1.2    matt 	ltp->str = lnkstr_1xx[index];
    505       1.2    matt }
    506       1.2    matt 
    507       1.2    matt /*
    508       1.2    matt  * rmixl_pcie_lnkcfg - determine PCI Express Link Configuration
    509       1.2    matt  */
    510       1.2    matt static void
    511       1.2    matt rmixl_pcie_lnkcfg(struct rmixl_pcie_softc *sc)
    512       1.2    matt {
    513       1.2    matt 	uint32_t r;
    514       1.2    matt 
    515       1.2    matt 	/* read GPIO Reset Configuration register */
    516       1.2    matt 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET_CFG);
    517       1.2    matt 	DPRINTF(("%s: GPIO RCR %#x\n", __func__, r));
    518       1.2    matt 
    519  1.2.10.1  bouyer 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    520       1.2    matt 	case MIPS_XLS104:
    521       1.2    matt 	case MIPS_XLS108:
    522       1.2    matt 		rmixl_pcie_lnkcfg_1xx(&sc->sc_pcie_lnktab, r);
    523       1.2    matt 		break;
    524       1.2    matt 	case MIPS_XLS204:
    525       1.2    matt 	case MIPS_XLS208:
    526       1.2    matt 		rmixl_pcie_lnkcfg_2xx(&sc->sc_pcie_lnktab, r);
    527       1.2    matt 		break;
    528       1.2    matt 	case MIPS_XLS404LITE:
    529       1.2    matt 	case MIPS_XLS408LITE:
    530       1.2    matt 		rmixl_pcie_lnkcfg_408Lite(&sc->sc_pcie_lnktab, r);
    531       1.2    matt 		break;
    532       1.2    matt 	case MIPS_XLS404:
    533       1.2    matt 	case MIPS_XLS408:
    534       1.2    matt 	case MIPS_XLS416:
    535       1.2    matt 	case MIPS_XLS608:
    536       1.2    matt 	case MIPS_XLS616:
    537       1.2    matt 		/* 6xx uses same table as 4xx */
    538       1.2    matt 		rmixl_pcie_lnkcfg_4xx(&sc->sc_pcie_lnktab, r);
    539       1.2    matt 		break;
    540       1.2    matt 	default:
    541       1.2    matt 		panic("%s: unknown RMI PRID IMPL", __func__);
    542       1.2    matt 	}
    543       1.2    matt 
    544       1.2    matt 	aprint_normal("%s: link config %s\n",
    545       1.2    matt 		device_xname(sc->sc_dev), sc->sc_pcie_lnktab.str);
    546       1.2    matt }
    547       1.2    matt 
    548  1.2.10.1  bouyer /*
    549  1.2.10.1  bouyer  * rmixl_pcie_intcfg - init PCIe Link interrupt enables
    550  1.2.10.1  bouyer  */
    551  1.2.10.1  bouyer static void
    552  1.2.10.1  bouyer rmixl_pcie_intcfg(struct rmixl_pcie_softc *sc)
    553  1.2.10.1  bouyer {
    554  1.2.10.1  bouyer 	int link;
    555  1.2.10.1  bouyer 	size_t size;
    556  1.2.10.1  bouyer 	rmixl_pcie_evcnt_t *ev;
    557  1.2.10.1  bouyer 
    558  1.2.10.1  bouyer 	DPRINTF(("%s: disable all link interrupts\n", __func__));
    559  1.2.10.1  bouyer 	for (link=0; link < sc->sc_pcie_lnktab.ncfgs; link++) {
    560  1.2.10.1  bouyer 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r0,
    561  1.2.10.1  bouyer 			RMIXL_PCIE_LINK_STATUS0_ERRORS);
    562  1.2.10.1  bouyer 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + int_enb_offset[link].r1,
    563  1.2.10.1  bouyer 			RMIXL_PCIE_LINK_STATUS1_ERRORS);
    564  1.2.10.1  bouyer 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + msi_enb_offset[link], 0);
    565  1.2.10.1  bouyer 		sc->sc_link_intr[link] = NULL;
    566  1.2.10.1  bouyer 
    567  1.2.10.1  bouyer 		/*
    568  1.2.10.1  bouyer 		 * allocate per-cpu, per-pin interrupt event counters
    569  1.2.10.1  bouyer 		 */
    570  1.2.10.1  bouyer 		size = ncpu * PCI_INTERRUPT_PIN_MAX * sizeof(rmixl_pcie_evcnt_t);
    571  1.2.10.1  bouyer 		ev = malloc(size, M_DEVBUF, M_NOWAIT);
    572  1.2.10.1  bouyer 		if (ev == NULL)
    573  1.2.10.1  bouyer 			panic("%s: cannot malloc evcnts\n", __func__);
    574  1.2.10.1  bouyer 		sc->sc_evcnts[link] = ev;
    575  1.2.10.1  bouyer 		for (int pin=PCI_INTERRUPT_PIN_A; pin <= PCI_INTERRUPT_PIN_MAX; pin++) {
    576  1.2.10.1  bouyer 			for (int cpu=0; cpu < ncpu; cpu++) {
    577  1.2.10.1  bouyer 				ev = RMIXL_PCIE_EVCNT(sc, link, pin - 1, cpu);
    578  1.2.10.1  bouyer 				snprintf(ev->name, sizeof(ev->name),
    579  1.2.10.1  bouyer 					"cpu%d, link %d, pin %d", cpu, link, pin);
    580  1.2.10.1  bouyer 				evcnt_attach_dynamic(&ev->evcnt, EVCNT_TYPE_INTR,
    581  1.2.10.1  bouyer 					NULL, "rmixl_pcie", ev->name);
    582  1.2.10.1  bouyer 			}
    583  1.2.10.1  bouyer 		}
    584  1.2.10.1  bouyer 	}
    585  1.2.10.1  bouyer }
    586  1.2.10.1  bouyer 
    587       1.2    matt static void
    588       1.2    matt rmixl_pcie_errata(struct rmixl_pcie_softc *sc)
    589       1.2    matt {
    590  1.2.10.1  bouyer 	const mips_prid_t cpu_id = mips_options.mips_cpu_id;
    591       1.2    matt 	u_int rev;
    592       1.2    matt 	u_int lanes;
    593       1.2    matt 	bool e391 = false;
    594       1.2    matt 
    595       1.2    matt 	/*
    596       1.2    matt 	 * 3.9.1 PCIe Link-0 Registers Reset to Incorrect Values
    597       1.2    matt 	 * check if it allies to this CPU implementation and revision
    598       1.2    matt 	 */
    599       1.2    matt 	rev = MIPS_PRID_REV(cpu_id);
    600       1.2    matt 	switch (MIPS_PRID_IMPL(cpu_id)) {
    601       1.2    matt 	case MIPS_XLS104:
    602       1.2    matt 	case MIPS_XLS108:
    603       1.2    matt 		break;
    604       1.2    matt 	case MIPS_XLS204:
    605       1.2    matt 	case MIPS_XLS208:
    606       1.2    matt 		/* stepping A0 is affected */
    607       1.2    matt 		if (rev == 0)
    608       1.2    matt 			e391 = true;
    609       1.2    matt 		break;
    610       1.2    matt 	case MIPS_XLS404LITE:
    611       1.2    matt 	case MIPS_XLS408LITE:
    612       1.2    matt 		break;
    613       1.2    matt 	case MIPS_XLS404:
    614       1.2    matt 	case MIPS_XLS408:
    615       1.2    matt 	case MIPS_XLS416:
    616       1.2    matt 		/* steppings A0 and A1 are affected */
    617       1.2    matt 		if ((rev == 0) || (rev == 1))
    618       1.2    matt 			e391 = true;
    619       1.2    matt 		break;
    620       1.2    matt 	case MIPS_XLS608:
    621       1.2    matt 	case MIPS_XLS616:
    622       1.2    matt 		break;
    623       1.2    matt 	default:
    624       1.2    matt 		panic("unknown RMI PRID IMPL");
    625       1.2    matt         }
    626       1.2    matt 
    627       1.2    matt 	/*
    628       1.2    matt 	 * for XLS we only need to check entry #0
    629       1.2    matt 	 * this may need to change for later XL family chips
    630       1.2    matt 	 */
    631       1.2    matt 	lanes = sc->sc_pcie_lnktab.cfg[0].lanes;
    632       1.2    matt 
    633       1.2    matt 	if ((e391 != false) && ((lanes == 2) || (lanes == 4))) {
    634       1.2    matt 		/*
    635       1.2    matt 		 * attempt work around for errata 3.9.1
    636       1.2    matt 		 * "PCIe Link-0 Registers Reset to Incorrect Values"
    637       1.2    matt 		 * the registers are write-once: if the firmware already wrote,
    638       1.2    matt 		 * then our writes are ignored;  hope they did it right.
    639       1.2    matt 		 */
    640       1.2    matt 		uint32_t queuectrl;
    641       1.2    matt 		uint32_t bufdepth;
    642       1.2    matt #ifdef DIAGNOSTIC
    643       1.2    matt 		uint32_t r;
    644       1.2    matt #endif
    645       1.2    matt 
    646       1.2    matt 		aprint_normal("%s: attempt work around for errata 3.9.1",
    647       1.2    matt 			device_xname(sc->sc_dev));
    648       1.2    matt 		if (lanes == 4) {
    649       1.2    matt 			queuectrl = 0x00018074;
    650       1.2    matt 			bufdepth  = 0x001901D1;
    651       1.2    matt 		} else {
    652       1.2    matt 			queuectrl = 0x00018036;
    653       1.2    matt 			bufdepth  = 0x001900D9;
    654       1.2    matt 		}
    655       1.2    matt 
    656       1.2    matt 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE +
    657       1.2    matt 			RMIXL_VC0_POSTED_RX_QUEUE_CTRL, queuectrl);
    658       1.2    matt 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_BE +
    659       1.2    matt 			RMIXL_VC0_POSTED_BUFFER_DEPTH, bufdepth);
    660       1.2    matt 
    661       1.2    matt #ifdef DIAGNOSTIC
    662       1.2    matt 		r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE +
    663       1.2    matt 			RMIXL_VC0_POSTED_RX_QUEUE_CTRL);
    664       1.2    matt 		printf("\nVC0_POSTED_RX_QUEUE_CTRL %#x\n", r);
    665       1.2    matt 
    666       1.2    matt 		r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_BE +
    667       1.2    matt 			RMIXL_VC0_POSTED_BUFFER_DEPTH);
    668       1.2    matt 		printf("VC0_POSTED_BUFFER_DEPTH %#x\n", r);
    669       1.2    matt #endif
    670       1.2    matt 	}
    671       1.2    matt }
    672       1.2    matt 
    673       1.2    matt static void
    674       1.2    matt rmixl_pcie_init(struct rmixl_pcie_softc *sc)
    675       1.2    matt {
    676       1.2    matt 	pci_chipset_tag_t pc = &sc->sc_pci_chipset;
    677       1.2    matt #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    678       1.2    matt 	struct extent *ioext, *memext;
    679       1.2    matt #endif
    680       1.2    matt 
    681       1.2    matt 	pc->pc_conf_v = (void *)sc;
    682       1.2    matt 	pc->pc_attach_hook = rmixl_pcie_attach_hook;
    683       1.2    matt 	pc->pc_bus_maxdevs = rmixl_pcie_bus_maxdevs;
    684       1.2    matt 	pc->pc_make_tag = rmixl_pcie_make_tag;
    685       1.2    matt 	pc->pc_decompose_tag = rmixl_pcie_decompose_tag;
    686       1.2    matt 	pc->pc_conf_read = rmixl_pcie_conf_read;
    687       1.2    matt 	pc->pc_conf_write = rmixl_pcie_conf_write;
    688       1.2    matt 
    689       1.2    matt 	pc->pc_intr_v = (void *)sc;
    690       1.2    matt 	pc->pc_intr_map = rmixl_pcie_intr_map;
    691       1.2    matt 	pc->pc_intr_string = rmixl_pcie_intr_string;
    692       1.2    matt 	pc->pc_intr_evcnt = rmixl_pcie_intr_evcnt;
    693       1.2    matt 	pc->pc_intr_establish = rmixl_pcie_intr_establish;
    694       1.2    matt 	pc->pc_intr_disestablish = rmixl_pcie_intr_disestablish;
    695       1.2    matt 	pc->pc_conf_interrupt = rmixl_conf_interrupt;
    696       1.2    matt 
    697       1.2    matt #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    698       1.2    matt 	/*
    699       1.2    matt 	 * Configure the PCI bus.
    700       1.2    matt 	 */
    701       1.2    matt 	struct rmixl_config *rcp = &rmixl_configuration;
    702       1.2    matt 
    703       1.2    matt 	aprint_normal("%s: configuring PCI bus\n",
    704       1.2    matt 		device_xname(sc->sc_dev));
    705       1.2    matt 
    706       1.2    matt 	ioext  = extent_create("pciio",
    707       1.2    matt 		rcp->rc_pci_io_pbase,
    708       1.2    matt 		rcp->rc_pci_io_pbase + rcp->rc_pci_io_size - 1,
    709       1.2    matt 		M_DEVBUF, NULL, 0, EX_NOWAIT);
    710       1.2    matt 
    711       1.2    matt 	memext = extent_create("pcimem",
    712       1.2    matt 		rcp->rc_pci_mem_pbase,
    713       1.2    matt 		rcp->rc_pci_mem_pbase + rcp->rc_pci_mem_size - 1,
    714       1.2    matt 		M_DEVBUF, NULL, 0, EX_NOWAIT);
    715       1.2    matt 
    716  1.2.10.1  bouyer 	pci_configure_bus(pc, ioext, memext, NULL, 0,
    717  1.2.10.1  bouyer 	    mips_cache_info.mci_dcache_align);
    718       1.2    matt 
    719       1.2    matt 	extent_destroy(ioext);
    720       1.2    matt 	extent_destroy(memext);
    721       1.2    matt #endif
    722       1.2    matt }
    723       1.2    matt 
    724       1.2    matt static void
    725       1.2    matt rmixl_pcie_init_ecfg(struct rmixl_pcie_softc *sc)
    726       1.2    matt {
    727       1.2    matt 	void *v;
    728       1.2    matt 	pcitag_t tag;
    729       1.2    matt 	pcireg_t r;
    730       1.2    matt 
    731       1.2    matt 	v = sc;
    732       1.2    matt 	tag = rmixl_pcie_make_tag(v, 0, 0, 0);
    733       1.2    matt 
    734       1.2    matt #ifdef PCI_DEBUG
    735       1.2    matt 	int i, offset;
    736       1.2    matt 	static const int offtab[] =
    737       1.2    matt 		{ 0, 4, 8, 0xc, 0x10, 0x14, 0x18, 0x1c,
    738       1.2    matt 		  0x2c, 0x30, 0x34 };
    739       1.2    matt 	for (i=0; i < sizeof(offtab)/sizeof(offtab[0]); i++) {
    740       1.2    matt 		offset = 0x100 + offtab[i];
    741       1.2    matt 		r = rmixl_pcie_conf_read(v, tag, offset);
    742       1.2    matt 		printf("%s: %#x: %#x\n", __func__, offset, r);
    743       1.2    matt 	}
    744       1.2    matt #endif
    745       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, 0x100);
    746       1.2    matt 	if (r == -1)
    747       1.2    matt 		return;	/* cannot access */
    748       1.2    matt 
    749       1.2    matt 	/* check pre-existing uncorrectable errs */
    750       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UESR);
    751       1.2    matt 	r &= ~PCIE_ECFG_UExR_RESV;
    752       1.2    matt 	if (r != 0)
    753       1.2    matt 		panic("%s: Uncorrectable Error Status: %#x\n",
    754       1.2    matt 			__func__, r);
    755       1.2    matt 
    756       1.2    matt 	/* unmask all uncorrectable errs */
    757       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEMR);
    758       1.2    matt 	r &= ~PCIE_ECFG_UExR_RESV;
    759       1.2    matt 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r);
    760       1.2    matt 
    761       1.2    matt 	/* ensure default uncorrectable err severity confniguration */
    762       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_UEVR);
    763       1.2    matt 	r &= ~PCIE_ECFG_UExR_RESV;
    764       1.2    matt 	r |= PCIE_ECFG_UEVR_DFLT;
    765       1.2    matt 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEVR, r);
    766       1.2    matt 
    767       1.2    matt 	/* check pre-existing correctable errs */
    768       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CESR);
    769       1.2    matt 	r &= ~PCIE_ECFG_CExR_RESV;
    770       1.2    matt #ifdef DIAGNOSTIC
    771       1.2    matt 	if (r != 0)
    772       1.2    matt 		aprint_normal("%s: Correctable Error Status: %#x\n",
    773       1.2    matt 			device_xname(sc->sc_dev), r);
    774       1.2    matt #endif
    775       1.2    matt 
    776       1.2    matt 	/* unmask all correctable errs */
    777       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_CEMR);
    778       1.2    matt 	r &= ~PCIE_ECFG_CExR_RESV;
    779       1.2    matt 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_UEMR, r);
    780       1.2    matt 
    781       1.2    matt 	/* check pre-existing Root Error Status */
    782       1.2    matt 	r = rmixl_pcie_conf_read(v, tag, RMIXL_PCIE_ECFG_RESR);
    783       1.2    matt 	r &= ~PCIE_ECFG_RESR_RESV;
    784       1.2    matt 	if (r != 0)
    785       1.2    matt 		panic("%s: Root Error Status: %#x\n", __func__, r);
    786       1.2    matt 			/* XXX TMP FIXME */
    787       1.2    matt 
    788       1.2    matt 	/* enable all Root errs */
    789       1.2    matt 	r = (pcireg_t)(~PCIE_ECFG_RECR_RESV);
    790       1.2    matt 	rmixl_pcie_conf_write(v, tag, RMIXL_PCIE_ECFG_RECR, r);
    791       1.2    matt 
    792  1.2.10.1  bouyer 	/*
    793  1.2.10.1  bouyer 	 * establish ISR for PCIE Fatal Error interrupt
    794  1.2.10.1  bouyer 	 * - for XLS4xxLite, XLS2xx, XLS1xx only
    795  1.2.10.1  bouyer 	 */
    796  1.2.10.1  bouyer 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    797  1.2.10.1  bouyer 	case MIPS_XLS104:
    798  1.2.10.1  bouyer 	case MIPS_XLS108:
    799  1.2.10.1  bouyer 	case MIPS_XLS204:
    800  1.2.10.1  bouyer 	case MIPS_XLS208:
    801  1.2.10.1  bouyer 	case MIPS_XLS404LITE:
    802  1.2.10.1  bouyer 	case MIPS_XLS408LITE:
    803  1.2.10.1  bouyer 		sc->sc_fatal_ih = rmixl_intr_establish(29, sc->sc_tmsk,
    804  1.2.10.1  bouyer 			IPL_HIGH, RMIXL_TRIG_LEVEL, RMIXL_POLR_HIGH,
    805  1.2.10.1  bouyer 			rmixl_pcie_error_intr, v, false);
    806  1.2.10.1  bouyer 		break;
    807  1.2.10.1  bouyer 	default:
    808  1.2.10.1  bouyer 		break;
    809       1.2    matt 	}
    810  1.2.10.1  bouyer 
    811       1.2    matt #if defined(DEBUG) || defined(DDB)
    812       1.2    matt 	rmixl_pcie_v = v;
    813       1.2    matt #endif
    814       1.2    matt }
    815       1.2    matt 
    816       1.2    matt void
    817       1.2    matt rmixl_conf_interrupt(void *v, int bus, int dev, int ipin, int swiz, int *iline)
    818       1.2    matt {
    819       1.2    matt 	DPRINTF(("%s: %p, %d, %d, %d, %d, %p\n",
    820       1.2    matt 		__func__, v, bus, dev, ipin, swiz, iline));
    821       1.2    matt }
    822       1.2    matt 
    823       1.2    matt void
    824       1.2    matt rmixl_pcie_attach_hook(struct device *parent, struct device *self,
    825       1.2    matt 	struct pcibus_attach_args *pba)
    826       1.2    matt {
    827       1.2    matt 	DPRINTF(("%s: pba_bus %d, pba_bridgetag %p, pc_conf_v %p\n",
    828       1.2    matt 		__func__, pba->pba_bus, pba->pba_bridgetag,
    829       1.2    matt 		pba->pba_pc->pc_conf_v));
    830       1.2    matt }
    831       1.2    matt 
    832       1.2    matt int
    833       1.2    matt rmixl_pcie_bus_maxdevs(void *v, int busno)
    834       1.2    matt {
    835       1.2    matt 	return (32);	/* XXX depends on the family of XLS SoC */
    836       1.2    matt }
    837       1.2    matt 
    838       1.2    matt /*
    839       1.2    matt  * rmixl_tag_to_ecfg - convert cfg address (generic tag) to ecfg address
    840       1.2    matt  *
    841       1.2    matt  *	39:29   (reserved)
    842       1.2    matt  *	28      Swap (0=little, 1=big endian)
    843       1.2    matt  *	27:20   Bus number
    844       1.2    matt  *	19:15   Device number
    845       1.2    matt  *	14:12   Function number
    846       1.2    matt  *	11:8    Extended Register number
    847       1.2    matt  *	7:0     Register number
    848       1.2    matt  */
    849       1.2    matt static pcitag_t
    850       1.2    matt rmixl_tag_to_ecfg(pcitag_t tag)
    851       1.2    matt {
    852       1.2    matt 	KASSERT((tag & __BITS(7,0)) == 0);
    853       1.2    matt 	return (tag << 4);
    854       1.2    matt }
    855       1.2    matt 
    856       1.2    matt /*
    857       1.2    matt  * XLS pci tag is a 40 bit address composed thusly:
    858       1.2    matt  *	39:25   (reserved)
    859       1.2    matt  *	24      Swap (0=little, 1=big endian)
    860       1.2    matt  *	23:16   Bus number
    861       1.2    matt  *	15:11   Device number
    862       1.2    matt  *	10:8    Function number
    863       1.2    matt  *	7:0     Register number
    864       1.2    matt  *
    865       1.2    matt  * Note: this is the "native" composition for addressing CFG space, but not for ECFG space.
    866       1.2    matt  */
    867       1.2    matt pcitag_t
    868       1.2    matt rmixl_pcie_make_tag(void *v, int bus, int dev, int fun)
    869       1.2    matt {
    870       1.2    matt 	return ((bus << 16) | (dev << 11) | (fun << 8));
    871       1.2    matt }
    872       1.2    matt 
    873       1.2    matt void
    874       1.2    matt rmixl_pcie_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    875       1.2    matt {
    876       1.2    matt 	if (bp != NULL)
    877       1.2    matt 		*bp = (tag >> 16) & 0xff;
    878       1.2    matt 	if (dp != NULL)
    879       1.2    matt 		*dp = (tag >> 11) & 0x1f;
    880       1.2    matt 	if (fp != NULL)
    881       1.2    matt 		*fp = (tag >> 8) & 0x7;
    882       1.2    matt }
    883       1.2    matt 
    884       1.2    matt void
    885       1.2    matt rmixl_pcie_tag_print(const char *restrict s, void *v, pcitag_t tag, int offset,
    886       1.2    matt 	vaddr_t va, u_long r)
    887       1.2    matt {
    888       1.2    matt 	int bus, dev, fun;
    889       1.2    matt 
    890       1.2    matt 	rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
    891       1.2    matt 	printf("%s: %d/%d/%d/%d - %#" PRIxVADDR ":%#lx\n",
    892       1.2    matt 		s, bus, dev, fun, offset, va, r);
    893       1.2    matt }
    894       1.2    matt 
    895       1.2    matt static int
    896       1.2    matt rmixl_pcie_conf_setup(struct rmixl_pcie_softc *sc,
    897       1.2    matt 	pcitag_t tag, int *offp, bus_space_tag_t *bstp,
    898       1.2    matt 	bus_space_handle_t *bshp)
    899       1.2    matt {
    900       1.2    matt 	struct rmixl_config *rcp = &rmixl_configuration;
    901       1.2    matt 	bus_space_tag_t bst;
    902       1.2    matt 	bus_space_handle_t bsh;
    903       1.2    matt 	bus_size_t size;
    904       1.2    matt 	pcitag_t mask;
    905       1.2    matt 	bus_addr_t ba;
    906       1.2    matt 	int err;
    907       1.2    matt 	static bus_space_handle_t cfg_bsh;
    908       1.2    matt 	static bus_addr_t cfg_oba = -1;
    909       1.2    matt 	static bus_space_handle_t ecfg_bsh;
    910       1.2    matt 	static bus_addr_t ecfg_oba = -1;
    911       1.2    matt 
    912       1.2    matt 	/*
    913       1.2    matt 	 * bus space depends on offset
    914       1.2    matt 	 */
    915       1.2    matt 	if ((*offp >= 0) && (*offp < 0x100)) {
    916       1.2    matt 		mask = __BITS(15,0);
    917  1.2.10.1  bouyer 		bst = sc->sc_pci_cfg_memt;
    918  1.2.10.1  bouyer 		ba = rcp->rc_pci_cfg_pbase;
    919       1.2    matt 		ba += (tag & ~mask);
    920       1.2    matt 		*offp += (tag & mask);
    921       1.2    matt 		if (ba != cfg_oba) {
    922       1.2    matt 			size = (bus_size_t)(mask + 1);
    923       1.2    matt 			if (cfg_oba != -1)
    924       1.2    matt 				bus_space_unmap(bst, cfg_bsh, size);
    925       1.2    matt 			err = bus_space_map(bst, ba, size, 0, &cfg_bsh);
    926       1.2    matt 			if (err != 0) {
    927       1.2    matt #ifdef DEBUG
    928       1.2    matt 				panic("%s: bus_space_map err %d, CFG space",
    929       1.2    matt 					__func__, err);	/* XXX */
    930       1.2    matt #endif
    931       1.2    matt 				return -1;
    932       1.2    matt 			}
    933       1.2    matt 			cfg_oba = ba;
    934       1.2    matt 		}
    935       1.2    matt 		bsh = cfg_bsh;
    936       1.2    matt 	} else if ((*offp >= 0x100) && (*offp <= 0x700)) {
    937       1.2    matt 		mask = __BITS(14,0);
    938       1.2    matt 		tag = rmixl_tag_to_ecfg(tag);	/* convert to ECFG format */
    939  1.2.10.1  bouyer 		bst = sc->sc_pci_ecfg_memt;
    940  1.2.10.1  bouyer 		ba = rcp->rc_pci_ecfg_pbase;
    941       1.2    matt 		ba += (tag & ~mask);
    942       1.2    matt 		*offp += (tag & mask);
    943       1.2    matt 		if (ba != ecfg_oba) {
    944       1.2    matt 			size = (bus_size_t)(mask + 1);
    945       1.2    matt 			if (ecfg_oba != -1)
    946       1.2    matt 				bus_space_unmap(bst, ecfg_bsh, size);
    947       1.2    matt 			err = bus_space_map(bst, ba, size, 0, &ecfg_bsh);
    948       1.2    matt 			if (err != 0) {
    949  1.2.10.1  bouyer #ifdef DEBUG
    950       1.2    matt 				panic("%s: bus_space_map err %d, ECFG space",
    951       1.2    matt 					__func__, err);	/* XXX */
    952       1.2    matt #endif
    953       1.2    matt 				return -1;
    954       1.2    matt 			}
    955       1.2    matt 			ecfg_oba = ba;
    956       1.2    matt 		}
    957       1.2    matt 		bsh = ecfg_bsh;
    958       1.2    matt 	} else  {
    959       1.2    matt #ifdef DEBUG
    960       1.2    matt 		panic("%s: offset %#x: unknown", __func__, *offp);
    961       1.2    matt #endif
    962       1.2    matt 		return -1;
    963       1.2    matt 	}
    964       1.2    matt 
    965       1.2    matt 	*bstp = bst;
    966       1.2    matt 	*bshp = bsh;
    967       1.2    matt 
    968       1.2    matt 	return 0;
    969       1.2    matt }
    970       1.2    matt 
    971       1.2    matt pcireg_t
    972       1.2    matt rmixl_pcie_conf_read(void *v, pcitag_t tag, int offset)
    973       1.2    matt {
    974       1.2    matt 	struct rmixl_pcie_softc *sc = v;
    975       1.2    matt 	static bus_space_handle_t bsh;
    976       1.2    matt 	bus_space_tag_t bst;
    977       1.2    matt 	pcireg_t rv;
    978       1.2    matt 	uint64_t cfg0;
    979       1.2    matt 
    980  1.2.10.1  bouyer 	mutex_enter(&sc->sc_mutex);
    981       1.2    matt 
    982       1.2    matt 	if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) {
    983       1.2    matt 		cfg0 = rmixl_cache_err_dis();
    984       1.2    matt 		rv = bus_space_read_4(bst, bsh, (bus_size_t)offset);
    985       1.2    matt 		if (rmixl_cache_err_check() != 0) {
    986       1.2    matt #ifdef DIAGNOSTIC
    987       1.2    matt 			int bus, dev, fun;
    988       1.2    matt 
    989       1.2    matt 			rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
    990       1.2    matt 			printf("%s: %d/%d/%d, offset %#x: bad address\n",
    991       1.2    matt 				__func__, bus, dev, fun, offset);
    992       1.2    matt #endif
    993       1.2    matt 			rv = (pcireg_t) -1;
    994       1.2    matt 		}
    995       1.2    matt 		rmixl_cache_err_restore(cfg0);
    996       1.2    matt 	} else {
    997       1.2    matt 		rv = -1;
    998       1.2    matt 	}
    999       1.2    matt 
   1000  1.2.10.1  bouyer 	mutex_exit(&sc->sc_mutex);
   1001  1.2.10.1  bouyer 
   1002       1.2    matt 	return rv;
   1003       1.2    matt }
   1004       1.2    matt 
   1005       1.2    matt void
   1006       1.2    matt rmixl_pcie_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
   1007       1.2    matt {
   1008       1.2    matt 	struct rmixl_pcie_softc *sc = v;
   1009       1.2    matt 	static bus_space_handle_t bsh;
   1010       1.2    matt 	bus_space_tag_t bst;
   1011       1.2    matt 	uint64_t cfg0;
   1012       1.2    matt 
   1013  1.2.10.1  bouyer 	mutex_enter(&sc->sc_mutex);
   1014       1.2    matt 
   1015       1.2    matt 	if (rmixl_pcie_conf_setup(sc, tag, &offset, &bst, &bsh) == 0) {
   1016       1.2    matt 		cfg0 = rmixl_cache_err_dis();
   1017       1.2    matt 		bus_space_write_4(bst, bsh, (bus_size_t)offset, val);
   1018       1.2    matt 		if (rmixl_cache_err_check() != 0) {
   1019       1.2    matt #ifdef DIAGNOSTIC
   1020       1.2    matt 			int bus, dev, fun;
   1021       1.2    matt 
   1022       1.2    matt 			rmixl_pcie_decompose_tag(v, tag, &bus, &dev, &fun);
   1023       1.2    matt 			printf("%s: %d/%d/%d, offset %#x: bad address\n",
   1024       1.2    matt 				__func__, bus, dev, fun, offset);
   1025       1.2    matt #endif
   1026       1.2    matt 		}
   1027       1.2    matt 		rmixl_cache_err_restore(cfg0);
   1028       1.2    matt 	}
   1029       1.2    matt 
   1030  1.2.10.1  bouyer 	mutex_exit(&sc->sc_mutex);
   1031       1.2    matt }
   1032       1.2    matt 
   1033       1.2    matt int
   1034       1.2    matt rmixl_pcie_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *pih)
   1035       1.2    matt {
   1036  1.2.10.1  bouyer 	int device;
   1037  1.2.10.1  bouyer 	u_int link;
   1038       1.2    matt 	u_int irq;
   1039       1.2    matt 
   1040  1.2.10.1  bouyer 	/*
   1041  1.2.10.1  bouyer 	 * The bus is unimportant since it can change depending on the
   1042  1.2.10.1  bouyer 	 * configuration.  We are tied to device # of PCIe bridge we are
   1043  1.2.10.1  bouyer 	 * ultimately attached to.
   1044  1.2.10.1  bouyer 	 */
   1045  1.2.10.1  bouyer 	pci_decompose_tag(pa->pa_pc, pa->pa_intrtag,
   1046  1.2.10.1  bouyer 	    NULL, &device, NULL);
   1047  1.2.10.1  bouyer 
   1048       1.2    matt #ifdef DEBUG
   1049       1.2    matt 	DPRINTF(("%s: ps_bus %d, pa_intrswiz %#x, pa_intrtag %#lx,"
   1050       1.2    matt 		" pa_intrpin %d,  pa_intrline %d, pa_rawintrpin %d\n",
   1051       1.2    matt 		__func__, pa->pa_bus, pa->pa_intrswiz, pa->pa_intrtag,
   1052       1.2    matt 		pa->pa_intrpin, pa->pa_intrline, pa->pa_rawintrpin));
   1053       1.2    matt #endif
   1054       1.2    matt 
   1055       1.2    matt 	/*
   1056  1.2.10.1  bouyer 	 * PCIe Link INT irq assignment is cpu implementation specific
   1057       1.2    matt 	 */
   1058  1.2.10.1  bouyer 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
   1059  1.2.10.1  bouyer 	case MIPS_XLS104:
   1060  1.2.10.1  bouyer 	case MIPS_XLS108:
   1061  1.2.10.1  bouyer 	case MIPS_XLS404LITE:
   1062       1.2    matt 	case MIPS_XLS408LITE:
   1063  1.2.10.1  bouyer 		if (device > 1)
   1064  1.2.10.1  bouyer 			panic("%s: bad bus %d", __func__, device);
   1065  1.2.10.1  bouyer 		link = device;
   1066  1.2.10.1  bouyer 		irq = device + 26;
   1067  1.2.10.1  bouyer 		break;
   1068  1.2.10.1  bouyer 	case MIPS_XLS204:
   1069  1.2.10.1  bouyer 	case MIPS_XLS208: {
   1070  1.2.10.1  bouyer 		if (device > 3)
   1071  1.2.10.1  bouyer 			panic("%s: bad bus %d", __func__, device);
   1072  1.2.10.1  bouyer 		link = device;
   1073  1.2.10.1  bouyer 		irq = device + (device & 2 ? 21 : 26);
   1074       1.2    matt 		break;
   1075  1.2.10.1  bouyer 	}
   1076  1.2.10.1  bouyer 	case MIPS_XLS404:
   1077  1.2.10.1  bouyer 	case MIPS_XLS408:
   1078       1.2    matt 	case MIPS_XLS416:
   1079  1.2.10.1  bouyer 	case MIPS_XLS608:
   1080       1.2    matt 	case MIPS_XLS616:
   1081  1.2.10.1  bouyer 		if (device > 3)
   1082  1.2.10.1  bouyer 			panic("%s: bad bus %d", __func__, device);
   1083  1.2.10.1  bouyer 		link = device;
   1084  1.2.10.1  bouyer 		irq = device + 26;
   1085       1.2    matt 		break;
   1086       1.2    matt 	default:
   1087       1.2    matt 		panic("%s: cpu IMPL %#x not supported\n",
   1088  1.2.10.1  bouyer 		    __func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id));
   1089       1.2    matt 	}
   1090       1.2    matt 
   1091  1.2.10.1  bouyer 	if (pa->pa_intrpin != PCI_INTERRUPT_PIN_NONE)
   1092  1.2.10.1  bouyer 		*pih = rmixl_pcie_make_pih(link, pa->pa_intrpin - 1, irq);
   1093  1.2.10.1  bouyer 	else
   1094  1.2.10.1  bouyer 		*pih = ~0;
   1095       1.2    matt 
   1096       1.2    matt 	return 0;
   1097       1.2    matt }
   1098       1.2    matt 
   1099       1.2    matt const char *
   1100       1.2    matt rmixl_pcie_intr_string(void *v, pci_intr_handle_t pih)
   1101       1.2    matt {
   1102       1.2    matt 	const char *name = "(illegal)";
   1103  1.2.10.1  bouyer 	u_int link, bitno, irq;
   1104       1.2    matt 
   1105  1.2.10.1  bouyer 	rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq);
   1106  1.2.10.1  bouyer 
   1107  1.2.10.1  bouyer 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
   1108  1.2.10.1  bouyer 	case MIPS_XLS104:
   1109  1.2.10.1  bouyer 	case MIPS_XLS108:
   1110  1.2.10.1  bouyer 	case MIPS_XLS404LITE:
   1111       1.2    matt 	case MIPS_XLS408LITE:
   1112       1.2    matt 		switch (irq) {
   1113       1.2    matt 		case 26:
   1114       1.2    matt 		case 27:
   1115       1.2    matt 			name = rmixl_intr_string(irq);
   1116       1.2    matt 			break;
   1117       1.2    matt 		}
   1118       1.2    matt 		break;
   1119  1.2.10.1  bouyer 	case MIPS_XLS204:
   1120  1.2.10.1  bouyer 	case MIPS_XLS208:
   1121  1.2.10.1  bouyer 		switch (irq) {
   1122  1.2.10.1  bouyer 		case 23:
   1123  1.2.10.1  bouyer 		case 24:
   1124  1.2.10.1  bouyer 		case 26:
   1125  1.2.10.1  bouyer 		case 27:
   1126  1.2.10.1  bouyer 			name = rmixl_intr_string(irq);
   1127  1.2.10.1  bouyer 			break;
   1128  1.2.10.1  bouyer 		}
   1129  1.2.10.1  bouyer 		break;
   1130  1.2.10.1  bouyer 	case MIPS_XLS404:
   1131  1.2.10.1  bouyer 	case MIPS_XLS408:
   1132  1.2.10.1  bouyer 	case MIPS_XLS416:
   1133  1.2.10.1  bouyer 	case MIPS_XLS608:
   1134       1.2    matt 	case MIPS_XLS616:
   1135       1.2    matt 		switch (irq) {
   1136       1.2    matt 		case 26:
   1137       1.2    matt 		case 27:
   1138       1.2    matt 		case 28:
   1139       1.2    matt 		case 29:
   1140       1.2    matt 			name = rmixl_intr_string(irq);
   1141       1.2    matt 			break;
   1142       1.2    matt 		}
   1143       1.2    matt 		break;
   1144  1.2.10.1  bouyer 	default:
   1145  1.2.10.1  bouyer 		panic("%s: cpu IMPL %#x not supported\n",
   1146  1.2.10.1  bouyer 			__func__, MIPS_PRID_IMPL(mips_options.mips_cpu_id));
   1147       1.2    matt 	}
   1148       1.2    matt 
   1149       1.2    matt 	return name;
   1150       1.2    matt }
   1151       1.2    matt 
   1152       1.2    matt const struct evcnt *
   1153       1.2    matt rmixl_pcie_intr_evcnt(void *v, pci_intr_handle_t pih)
   1154       1.2    matt {
   1155       1.2    matt 	return NULL;
   1156       1.2    matt }
   1157       1.2    matt 
   1158  1.2.10.1  bouyer static pci_intr_handle_t
   1159  1.2.10.1  bouyer rmixl_pcie_make_pih(u_int link, u_int bitno, u_int irq)
   1160  1.2.10.1  bouyer {
   1161  1.2.10.1  bouyer 	pci_intr_handle_t pih;
   1162  1.2.10.1  bouyer 
   1163  1.2.10.1  bouyer 	KASSERT(link < RMIXL_PCIE_NLINKS_MAX);
   1164  1.2.10.1  bouyer 	KASSERT(bitno < 64);
   1165  1.2.10.1  bouyer 	KASSERT(irq < 32);
   1166  1.2.10.1  bouyer 
   1167  1.2.10.1  bouyer 	pih  = (irq << 10);
   1168  1.2.10.1  bouyer 	pih |= (bitno << 4);
   1169  1.2.10.1  bouyer 	pih |= link;
   1170  1.2.10.1  bouyer 
   1171  1.2.10.1  bouyer 	return pih;
   1172  1.2.10.1  bouyer }
   1173  1.2.10.1  bouyer 
   1174  1.2.10.1  bouyer static void
   1175  1.2.10.1  bouyer rmixl_pcie_decompose_pih(pci_intr_handle_t pih, u_int *link, u_int *bitno, u_int *irq)
   1176  1.2.10.1  bouyer {
   1177  1.2.10.1  bouyer 	*link = (u_int)(pih & 0xf);
   1178  1.2.10.1  bouyer 	*bitno = (u_int)((pih >> 4) & 0x3f);
   1179  1.2.10.1  bouyer 	*irq  = (u_int)(pih >> 10);
   1180  1.2.10.1  bouyer 
   1181  1.2.10.1  bouyer 	KASSERT(*link < RMIXL_PCIE_NLINKS_MAX);
   1182  1.2.10.1  bouyer 	KASSERT(*bitno < 64);
   1183  1.2.10.1  bouyer 	KASSERT(*irq < 32);
   1184  1.2.10.1  bouyer }
   1185  1.2.10.1  bouyer 
   1186  1.2.10.1  bouyer static void
   1187  1.2.10.1  bouyer rmixl_pcie_intr_disestablish(void *v, void *ih)
   1188       1.2    matt {
   1189  1.2.10.1  bouyer 	rmixl_pcie_softc_t *sc = v;
   1190  1.2.10.1  bouyer 	rmixl_pcie_link_dispatch_t *dip = ih;
   1191  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip = sc->sc_link_intr[dip->link];
   1192  1.2.10.1  bouyer 	uint32_t r;
   1193  1.2.10.1  bouyer 	uint32_t bit;
   1194  1.2.10.1  bouyer 	u_int offset;
   1195  1.2.10.1  bouyer 	u_int other;
   1196  1.2.10.1  bouyer 	bool busy;
   1197  1.2.10.1  bouyer 
   1198  1.2.10.1  bouyer 	DPRINTF(("%s: link=%d pin=%d irq=%d\n",
   1199  1.2.10.1  bouyer 		__func__, dip->link, dip->bitno + 1, dip->irq));
   1200  1.2.10.1  bouyer 
   1201  1.2.10.1  bouyer 	mutex_enter(&sc->sc_mutex);
   1202  1.2.10.1  bouyer 
   1203  1.2.10.1  bouyer 	dip->func = NULL;	/* mark unused, prevent further dispatch */
   1204  1.2.10.1  bouyer 
   1205  1.2.10.1  bouyer 	/*
   1206  1.2.10.1  bouyer 	 * if no other dispatch handle is using this interrupt,
   1207  1.2.10.1  bouyer 	 * we can disable it
   1208  1.2.10.1  bouyer 	 */
   1209  1.2.10.1  bouyer 	busy = false;
   1210  1.2.10.1  bouyer 	for (int i=0; i < lip->dispatch_count; i++) {
   1211  1.2.10.1  bouyer 		rmixl_pcie_link_dispatch_t *d = &lip->dispatch_data[i];
   1212  1.2.10.1  bouyer 		if (d == dip)
   1213  1.2.10.1  bouyer 			continue;
   1214  1.2.10.1  bouyer 		if (d->bitno == dip->bitno) {
   1215  1.2.10.1  bouyer 			busy = true;
   1216  1.2.10.1  bouyer 			break;
   1217  1.2.10.1  bouyer 		}
   1218  1.2.10.1  bouyer 	}
   1219  1.2.10.1  bouyer 	if (! busy) {
   1220  1.2.10.1  bouyer 		if (dip->bitno < 32) {
   1221  1.2.10.1  bouyer 			bit = 1 << dip->bitno;
   1222  1.2.10.1  bouyer 			offset = int_enb_offset[dip->link].r0;
   1223  1.2.10.1  bouyer 			other  = int_enb_offset[dip->link].r1;
   1224  1.2.10.1  bouyer 		} else {
   1225  1.2.10.1  bouyer 			bit = 1 << (dip->bitno - 32);
   1226  1.2.10.1  bouyer 			offset = int_enb_offset[dip->link].r1;
   1227  1.2.10.1  bouyer 			other  = int_enb_offset[dip->link].r0;
   1228  1.2.10.1  bouyer 		}
   1229  1.2.10.1  bouyer 
   1230  1.2.10.1  bouyer 		/* disable this interrupt in the PCIe bridge */
   1231  1.2.10.1  bouyer 		r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset);
   1232  1.2.10.1  bouyer 		r &= ~bit;
   1233  1.2.10.1  bouyer 		RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r);
   1234  1.2.10.1  bouyer 
   1235  1.2.10.1  bouyer 		/*
   1236  1.2.10.1  bouyer 		 * if both ENABLE0 and ENABLE1 are 0
   1237  1.2.10.1  bouyer 		 * disable the link interrupt
   1238  1.2.10.1  bouyer 		 */
   1239  1.2.10.1  bouyer 		if (r == 0) {
   1240  1.2.10.1  bouyer 			/* check the other reg */
   1241  1.2.10.1  bouyer 			if (RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + other) == 0) {
   1242  1.2.10.1  bouyer 				DPRINTF(("%s: disable link %d\n", __func__, lip->link));
   1243  1.2.10.1  bouyer 
   1244  1.2.10.1  bouyer 				/* tear down interrupt on this link */
   1245  1.2.10.1  bouyer 				rmixl_intr_disestablish(lip->ih);
   1246  1.2.10.1  bouyer 
   1247  1.2.10.1  bouyer 				/* commit NULL interrupt set */
   1248  1.2.10.1  bouyer 				sc->sc_link_intr[dip->link] = NULL;
   1249  1.2.10.1  bouyer 
   1250  1.2.10.1  bouyer 				/* schedule delayed free of the old link interrupt set */
   1251  1.2.10.1  bouyer 				rmixl_pcie_lip_free_callout(lip);
   1252  1.2.10.1  bouyer 			}
   1253  1.2.10.1  bouyer 		}
   1254  1.2.10.1  bouyer 	}
   1255  1.2.10.1  bouyer 
   1256  1.2.10.1  bouyer 	mutex_exit(&sc->sc_mutex);
   1257       1.2    matt }
   1258       1.2    matt 
   1259       1.2    matt static void *
   1260       1.2    matt rmixl_pcie_intr_establish(void *v, pci_intr_handle_t pih, int ipl,
   1261  1.2.10.1  bouyer         int (*func)(void *), void *arg)
   1262       1.2    matt {
   1263  1.2.10.1  bouyer 	rmixl_pcie_softc_t *sc = v;
   1264  1.2.10.1  bouyer 	u_int link, bitno, irq;
   1265  1.2.10.1  bouyer 	uint32_t r;
   1266  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip;
   1267  1.2.10.1  bouyer 	rmixl_pcie_link_dispatch_t *dip = NULL;
   1268  1.2.10.1  bouyer 	uint32_t bit;
   1269  1.2.10.1  bouyer 	u_int offset;
   1270  1.2.10.1  bouyer 
   1271  1.2.10.1  bouyer 	if (pih == ~0) {
   1272  1.2.10.1  bouyer 		DPRINTF(("%s: bad pih=%#lx, implies PCI_INTERRUPT_PIN_NONE\n",
   1273  1.2.10.1  bouyer 			__func__, pih));
   1274  1.2.10.1  bouyer 		return NULL;
   1275  1.2.10.1  bouyer 	}
   1276  1.2.10.1  bouyer 
   1277  1.2.10.1  bouyer 	rmixl_pcie_decompose_pih(pih, &link, &bitno, &irq);
   1278  1.2.10.1  bouyer 	DPRINTF(("%s: link=%d pin=%d irq=%d\n",
   1279  1.2.10.1  bouyer 		__func__, link, bitno + 1, irq));
   1280  1.2.10.1  bouyer 
   1281  1.2.10.1  bouyer 	mutex_enter(&sc->sc_mutex);
   1282  1.2.10.1  bouyer 
   1283  1.2.10.1  bouyer 	lip = rmixl_pcie_lip_add_1(sc, link, irq, ipl);
   1284  1.2.10.1  bouyer 	if (lip == NULL)
   1285  1.2.10.1  bouyer 		return NULL;
   1286  1.2.10.1  bouyer 
   1287  1.2.10.1  bouyer 	/*
   1288  1.2.10.1  bouyer 	 * initializae our new interrupt, the last element in dispatch_data[]
   1289  1.2.10.1  bouyer 	 */
   1290  1.2.10.1  bouyer 	dip = &lip->dispatch_data[lip->dispatch_count - 1];
   1291  1.2.10.1  bouyer 	dip->link = link;
   1292  1.2.10.1  bouyer 	dip->bitno = bitno;
   1293  1.2.10.1  bouyer 	dip->irq = irq;
   1294  1.2.10.1  bouyer 	dip->func = func;
   1295  1.2.10.1  bouyer 	dip->arg = arg;
   1296  1.2.10.1  bouyer 	dip->counts = RMIXL_PCIE_EVCNT(sc, link, bitno, 0);
   1297  1.2.10.1  bouyer 
   1298  1.2.10.1  bouyer 	if (bitno < 32) {
   1299  1.2.10.1  bouyer 		offset = int_enb_offset[link].r0;
   1300  1.2.10.1  bouyer 		bit = 1 << bitno;
   1301  1.2.10.1  bouyer 	} else {
   1302  1.2.10.1  bouyer 		offset = int_enb_offset[link].r1;
   1303  1.2.10.1  bouyer 		bit = 1 << (bitno - 32);
   1304  1.2.10.1  bouyer 	}
   1305  1.2.10.1  bouyer 
   1306  1.2.10.1  bouyer 	/* commit the new link interrupt set */
   1307  1.2.10.1  bouyer 	sc->sc_link_intr[link] = lip;
   1308  1.2.10.1  bouyer 
   1309  1.2.10.1  bouyer 	/* enable this interrupt in the PCIe bridge */
   1310  1.2.10.1  bouyer 	r = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + offset);
   1311  1.2.10.1  bouyer 	r |= bit;
   1312  1.2.10.1  bouyer 	RMIXL_IOREG_WRITE(RMIXL_IO_DEV_PCIE_LE + offset, r);
   1313  1.2.10.1  bouyer 
   1314  1.2.10.1  bouyer 	mutex_exit(&sc->sc_mutex);
   1315  1.2.10.1  bouyer 	return dip;
   1316       1.2    matt }
   1317       1.2    matt 
   1318  1.2.10.1  bouyer rmixl_pcie_link_intr_t *
   1319  1.2.10.1  bouyer rmixl_pcie_lip_add_1(rmixl_pcie_softc_t *sc, u_int link, int irq, int ipl)
   1320  1.2.10.1  bouyer {
   1321  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip_old = sc->sc_link_intr[link];
   1322  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip_new;
   1323  1.2.10.1  bouyer 	u_int dispatch_count;
   1324  1.2.10.1  bouyer 	size_t size;
   1325  1.2.10.1  bouyer 
   1326  1.2.10.1  bouyer 	dispatch_count = 1;
   1327  1.2.10.1  bouyer 	size = sizeof(rmixl_pcie_link_intr_t);
   1328  1.2.10.1  bouyer 	if (lip_old != NULL) {
   1329  1.2.10.1  bouyer 		/*
   1330  1.2.10.1  bouyer 		 * count only those dispatch elements still in use
   1331  1.2.10.1  bouyer 		 * unused ones will be pruned during copy
   1332  1.2.10.1  bouyer 		 * i.e. we are "lazy" there is no rmixl_pcie_lip_sub_1
   1333  1.2.10.1  bouyer                  */
   1334  1.2.10.1  bouyer 		for (int i=0; i < lip_old->dispatch_count; i++) {
   1335  1.2.10.1  bouyer 			if (lip_old->dispatch_data[i].func != NULL) {
   1336  1.2.10.1  bouyer 				dispatch_count++;
   1337  1.2.10.1  bouyer 				size += sizeof(rmixl_pcie_link_intr_t);
   1338  1.2.10.1  bouyer 			}
   1339  1.2.10.1  bouyer 		}
   1340  1.2.10.1  bouyer 	}
   1341  1.2.10.1  bouyer 
   1342  1.2.10.1  bouyer 	/*
   1343  1.2.10.1  bouyer 	 * allocate and initialize link intr struct
   1344  1.2.10.1  bouyer 	 * with one or more dispatch handles
   1345  1.2.10.1  bouyer 	 */
   1346  1.2.10.1  bouyer 	lip_new = malloc(size, M_DEVBUF, M_NOWAIT);
   1347  1.2.10.1  bouyer 	if (lip_new == NULL) {
   1348  1.2.10.1  bouyer #ifdef DIAGNOSTIC
   1349  1.2.10.1  bouyer 		printf("%s: cannot malloc\n", __func__);
   1350  1.2.10.1  bouyer #endif
   1351  1.2.10.1  bouyer 		return NULL;
   1352  1.2.10.1  bouyer 	}
   1353  1.2.10.1  bouyer 
   1354  1.2.10.1  bouyer 	if (lip_old == NULL) {
   1355  1.2.10.1  bouyer 		/* initialize the link interrupt struct */
   1356  1.2.10.1  bouyer 		lip_new->sc = sc;
   1357  1.2.10.1  bouyer 		lip_new->link = link;
   1358  1.2.10.1  bouyer 		lip_new->ipl = ipl;
   1359  1.2.10.1  bouyer 		lip_new->ih = rmixl_intr_establish(irq, sc->sc_tmsk,
   1360  1.2.10.1  bouyer 			ipl, RMIXL_TRIG_LEVEL, RMIXL_POLR_HIGH,
   1361  1.2.10.1  bouyer 			rmixl_pcie_intr, lip_new, false);
   1362  1.2.10.1  bouyer 		if (lip_new->ih == NULL)
   1363  1.2.10.1  bouyer 			panic("%s: cannot establish irq %d", __func__, irq);
   1364  1.2.10.1  bouyer 	} else {
   1365  1.2.10.1  bouyer 		/*
   1366  1.2.10.1  bouyer 		 * all intrs on a link get same ipl and sc
   1367  1.2.10.1  bouyer 		 * first intr established sets the standard
   1368  1.2.10.1  bouyer 		 */
   1369  1.2.10.1  bouyer 		KASSERT(sc == lip_old->sc);
   1370  1.2.10.1  bouyer 		if (sc != lip_old->sc) {
   1371  1.2.10.1  bouyer 			printf("%s: sc %p mismatch\n", __func__, sc);
   1372  1.2.10.1  bouyer 			free(lip_new, M_DEVBUF);
   1373  1.2.10.1  bouyer 			return NULL;
   1374  1.2.10.1  bouyer 		}
   1375  1.2.10.1  bouyer 		KASSERT (ipl == lip_old->ipl);
   1376  1.2.10.1  bouyer 		if (ipl != lip_old->ipl) {
   1377  1.2.10.1  bouyer 			printf("%s: ipl %d mismatch\n", __func__, ipl);
   1378  1.2.10.1  bouyer 			free(lip_new, M_DEVBUF);
   1379  1.2.10.1  bouyer 			return NULL;
   1380  1.2.10.1  bouyer 		}
   1381  1.2.10.1  bouyer 		/*
   1382  1.2.10.1  bouyer 		 * copy lip_old to lip_new, skipping unused dispatch elemets
   1383  1.2.10.1  bouyer 		 */
   1384  1.2.10.1  bouyer 		memcpy(lip_new, lip_old, sizeof(rmixl_pcie_link_intr_t));
   1385  1.2.10.1  bouyer 		for (int j=0, i=0; i < lip_old->dispatch_count; i++) {
   1386  1.2.10.1  bouyer 			if (lip_old->dispatch_data[i].func != NULL) {
   1387  1.2.10.1  bouyer 				memcpy(&lip_new->dispatch_data[j],
   1388  1.2.10.1  bouyer 					&lip_old->dispatch_data[i],
   1389  1.2.10.1  bouyer 					sizeof(rmixl_pcie_link_dispatch_t));
   1390  1.2.10.1  bouyer 				j++;
   1391  1.2.10.1  bouyer 			}
   1392  1.2.10.1  bouyer 		}
   1393  1.2.10.1  bouyer 
   1394  1.2.10.1  bouyer 		/*
   1395  1.2.10.1  bouyer 		 * schedule delayed free of old link interrupt set
   1396  1.2.10.1  bouyer 		 */
   1397  1.2.10.1  bouyer 		rmixl_pcie_lip_free_callout(lip_old);
   1398  1.2.10.1  bouyer 	}
   1399  1.2.10.1  bouyer 	lip_new->dispatch_count = dispatch_count;
   1400  1.2.10.1  bouyer 
   1401  1.2.10.1  bouyer 	return lip_new;
   1402  1.2.10.1  bouyer }
   1403  1.2.10.1  bouyer 
   1404  1.2.10.1  bouyer /*
   1405  1.2.10.1  bouyer  * delay free of the old link interrupt set
   1406  1.2.10.1  bouyer  * to allow anyone still using it to do so safely
   1407  1.2.10.1  bouyer  * XXX 2 seconds should be plenty?
   1408  1.2.10.1  bouyer  */
   1409       1.2    matt static void
   1410  1.2.10.1  bouyer rmixl_pcie_lip_free_callout(rmixl_pcie_link_intr_t *lip)
   1411       1.2    matt {
   1412  1.2.10.1  bouyer 	callout_init(&lip->callout, 0);
   1413  1.2.10.1  bouyer 	callout_reset(&lip->callout, 2 * hz, rmixl_pcie_lip_free, lip);
   1414  1.2.10.1  bouyer }
   1415  1.2.10.1  bouyer 
   1416  1.2.10.1  bouyer static void
   1417  1.2.10.1  bouyer rmixl_pcie_lip_free(void *arg)
   1418  1.2.10.1  bouyer {
   1419  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip = arg;
   1420  1.2.10.1  bouyer 
   1421  1.2.10.1  bouyer 	callout_destroy(&lip->callout);
   1422  1.2.10.1  bouyer 	free(lip, M_DEVBUF);
   1423  1.2.10.1  bouyer }
   1424  1.2.10.1  bouyer 
   1425  1.2.10.1  bouyer static int
   1426  1.2.10.1  bouyer rmixl_pcie_intr(void *arg)
   1427  1.2.10.1  bouyer {
   1428  1.2.10.1  bouyer 	rmixl_pcie_link_intr_t *lip = arg;
   1429  1.2.10.1  bouyer 	u_int link = lip->link;
   1430  1.2.10.1  bouyer 	int rv = 0;
   1431  1.2.10.1  bouyer 
   1432  1.2.10.1  bouyer 	uint32_t status0 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r0);
   1433  1.2.10.1  bouyer 	uint32_t status1 = RMIXL_IOREG_READ(RMIXL_IO_DEV_PCIE_LE + int_sts_offset[link].r1);
   1434  1.2.10.1  bouyer 	uint64_t status = ((uint64_t)status1 << 32) | status0;
   1435  1.2.10.1  bouyer 	DPRINTF(("%s: %d:%#"PRIx64"\n", __func__, link, status));
   1436  1.2.10.1  bouyer 
   1437  1.2.10.1  bouyer 	if (status != 0) {
   1438  1.2.10.1  bouyer 		rmixl_pcie_link_dispatch_t *dip;
   1439  1.2.10.1  bouyer 
   1440  1.2.10.1  bouyer 		if (status & RMIXL_PCIE_LINK_STATUS_ERRORS)
   1441  1.2.10.1  bouyer 			rmixl_pcie_link_error_intr(link, status0, status1);
   1442  1.2.10.1  bouyer 
   1443  1.2.10.1  bouyer 		for (u_int i=0; i < lip->dispatch_count; i++) {
   1444  1.2.10.1  bouyer 			dip = &lip->dispatch_data[i];
   1445  1.2.10.1  bouyer 			int (*func)(void *) = dip->func;
   1446  1.2.10.1  bouyer 			if (func != NULL) {
   1447  1.2.10.1  bouyer 				uint64_t bit = 1 << dip->bitno;
   1448  1.2.10.1  bouyer 				if ((status & bit) != 0) {
   1449  1.2.10.1  bouyer 					(void)(*func)(dip->arg);
   1450  1.2.10.1  bouyer 					dip->counts[cpu_index(curcpu())].evcnt.ev_count++;
   1451  1.2.10.1  bouyer 					rv = 1;
   1452  1.2.10.1  bouyer 				}
   1453  1.2.10.1  bouyer 			}
   1454  1.2.10.1  bouyer 		}
   1455  1.2.10.1  bouyer 	}
   1456  1.2.10.1  bouyer 
   1457  1.2.10.1  bouyer 	return rv;
   1458  1.2.10.1  bouyer }
   1459  1.2.10.1  bouyer 
   1460  1.2.10.1  bouyer static void
   1461  1.2.10.1  bouyer rmixl_pcie_link_error_intr(u_int link, uint32_t status0, uint32_t status1)
   1462  1.2.10.1  bouyer {
   1463  1.2.10.1  bouyer 	printf("%s: mask %#"PRIx64"\n",
   1464  1.2.10.1  bouyer 		__func__, RMIXL_PCIE_LINK_STATUS_ERRORS);
   1465  1.2.10.1  bouyer 	printf("%s: PCIe Link Error: link=%d status0=%#x status1=%#x\n",
   1466  1.2.10.1  bouyer 		__func__, link, status0, status1);
   1467  1.2.10.1  bouyer #if defined(DDB) && defined(DEBUG)
   1468  1.2.10.1  bouyer 	Debugger();
   1469  1.2.10.1  bouyer #endif
   1470       1.2    matt }
   1471       1.2    matt 
   1472       1.2    matt #if defined(DEBUG) || defined(DDB)
   1473       1.2    matt /* this function exists to facilitate call from ddb */
   1474       1.2    matt int
   1475       1.2    matt rmixl_pcie_error_check(void)
   1476       1.2    matt {
   1477       1.2    matt 	if (rmixl_pcie_v != 0)
   1478       1.2    matt 		return _rmixl_pcie_error_check(rmixl_pcie_v);
   1479       1.2    matt 	return -1;
   1480       1.2    matt }
   1481       1.2    matt #endif
   1482       1.2    matt 
   1483       1.2    matt STATIC int
   1484       1.2    matt _rmixl_pcie_error_check(void *v)
   1485       1.2    matt {
   1486       1.2    matt 	int i, offset;
   1487       1.2    matt 	pcireg_t r;
   1488       1.2    matt 	pcitag_t tag;
   1489       1.2    matt 	int err=0;
   1490       1.2    matt #ifdef DIAGNOSTIC
   1491       1.2    matt 	pcireg_t regs[PCIE_ECFG_ERRS_OFFTAB_NENTRIES];
   1492       1.2    matt #endif
   1493       1.2    matt 
   1494       1.2    matt 	tag = rmixl_pcie_make_tag(v, 0, 0, 0);	/* XXX */
   1495       1.2    matt 
   1496       1.2    matt 	for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) {
   1497       1.2    matt 		offset = pcie_ecfg_errs_tab[i].offset;
   1498       1.2    matt 		r = rmixl_pcie_conf_read(v, tag, offset);
   1499       1.2    matt #ifdef DIAGNOSTIC
   1500       1.2    matt 		regs[i] = r;
   1501       1.2    matt #endif
   1502       1.2    matt 		if (r != 0) {
   1503       1.2    matt 			pcireg_t rw1c = r & pcie_ecfg_errs_tab[i].rw1c;
   1504       1.2    matt 			if (rw1c != 0) {
   1505       1.2    matt 				/* attempt to clear the error */
   1506       1.2    matt 				rmixl_pcie_conf_write(v, tag, offset, rw1c);
   1507       1.2    matt 			};
   1508       1.2    matt 			if (offset == RMIXL_PCIE_ECFG_CESR)
   1509       1.2    matt 				err |= 1;	/* correctable */
   1510       1.2    matt 			else
   1511       1.2    matt 				err |= 2;	/* uncorrectable */
   1512       1.2    matt 		}
   1513       1.2    matt 	}
   1514       1.2    matt #ifdef DIAGNOSTIC
   1515       1.2    matt 	if (err != 0) {
   1516       1.2    matt 		for (i=0; i < PCIE_ECFG_ERRS_OFFTAB_NENTRIES; i++) {
   1517       1.2    matt 			offset = pcie_ecfg_errs_tab[i].offset;
   1518       1.2    matt 			printf("%s: %#x: %#x\n", __func__, offset, regs[i]);
   1519       1.2    matt 		}
   1520       1.2    matt 	}
   1521       1.2    matt #endif
   1522       1.2    matt 
   1523       1.2    matt 	return err;
   1524       1.2    matt }
   1525       1.2    matt 
   1526       1.2    matt static int
   1527       1.2    matt rmixl_pcie_error_intr(void *v)
   1528       1.2    matt {
   1529       1.2    matt 	if (_rmixl_pcie_error_check(v) < 2)
   1530       1.2    matt 		return 0;	/* correctable */
   1531       1.2    matt 
   1532       1.2    matt 	/* uncorrectable */
   1533       1.2    matt #if DDB
   1534       1.2    matt 	Debugger();
   1535       1.2    matt #endif
   1536       1.2    matt 
   1537       1.2    matt 	/* XXX reset and recover? */
   1538       1.2    matt 
   1539       1.2    matt 	panic("%s\n", __func__);
   1540       1.2    matt }
   1541  1.2.10.1  bouyer 
   1542  1.2.10.1  bouyer /*
   1543  1.2.10.1  bouyer  * rmixl_physaddr_init_pcie:
   1544  1.2.10.1  bouyer  *	called from rmixl_physaddr_init to get region addrs & sizes
   1545  1.2.10.1  bouyer  *	from PCIE CFG, ECFG, IO, MEM BARs
   1546  1.2.10.1  bouyer  */
   1547  1.2.10.1  bouyer void
   1548  1.2.10.1  bouyer rmixl_physaddr_init_pcie(struct extent *ext)
   1549  1.2.10.1  bouyer {
   1550  1.2.10.1  bouyer 	u_long base;
   1551  1.2.10.1  bouyer 	u_long size;
   1552  1.2.10.1  bouyer 	uint32_t r;
   1553  1.2.10.1  bouyer 
   1554  1.2.10.1  bouyer 	r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_CFG_BAR);
   1555  1.2.10.1  bouyer 	if ((r & RMIXL_PCIE_CFG_BAR_ENB) != 0) {
   1556  1.2.10.1  bouyer 		base = (u_long)(RMIXL_PCIE_CFG_BAR_TO_BA((uint64_t)r)
   1557  1.2.10.1  bouyer 			/ (1024 * 1024));
   1558  1.2.10.1  bouyer 		size = (u_long)RMIXL_PCIE_CFG_SIZE / (1024 * 1024);
   1559  1.2.10.1  bouyer 		DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__,
   1560  1.2.10.1  bouyer 			__LINE__, "CFG", r, base * 1024 * 1024, size));
   1561  1.2.10.1  bouyer 		if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0)
   1562  1.2.10.1  bouyer 			panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) "
   1563  1.2.10.1  bouyer 				"failed", __func__, ext, base, size, EX_NOWAIT);
   1564  1.2.10.1  bouyer 	}
   1565  1.2.10.1  bouyer 
   1566  1.2.10.1  bouyer 	r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_ECFG_BAR);
   1567  1.2.10.1  bouyer 	if ((r & RMIXL_PCIE_ECFG_BAR_ENB) != 0) {
   1568  1.2.10.1  bouyer 		base = (u_long)(RMIXL_PCIE_ECFG_BAR_TO_BA((uint64_t)r)
   1569  1.2.10.1  bouyer 			/ (1024 * 1024));
   1570  1.2.10.1  bouyer 		size = (u_long)RMIXL_PCIE_ECFG_SIZE / (1024 * 1024);
   1571  1.2.10.1  bouyer 		DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__,
   1572  1.2.10.1  bouyer 			__LINE__, "ECFG", r, base * 1024 * 1024, size));
   1573  1.2.10.1  bouyer 		if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0)
   1574  1.2.10.1  bouyer 			panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) "
   1575  1.2.10.1  bouyer 				"failed", __func__, ext, base, size, EX_NOWAIT);
   1576  1.2.10.1  bouyer 	}
   1577  1.2.10.1  bouyer 
   1578  1.2.10.1  bouyer 	r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_MEM_BAR);
   1579  1.2.10.1  bouyer 	if ((r & RMIXL_PCIE_MEM_BAR_ENB) != 0) {
   1580  1.2.10.1  bouyer 		base = (u_long)(RMIXL_PCIE_MEM_BAR_TO_BA((uint64_t)r)
   1581  1.2.10.1  bouyer 			/ (1024 * 1024));
   1582  1.2.10.1  bouyer 		size = (u_long)(RMIXL_PCIE_MEM_BAR_TO_SIZE((uint64_t)r)
   1583  1.2.10.1  bouyer 			/ (1024 * 1024));
   1584  1.2.10.1  bouyer 		DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__,
   1585  1.2.10.1  bouyer 			__LINE__, "MEM", r, base * 1024 * 1024, size));
   1586  1.2.10.1  bouyer 		if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0)
   1587  1.2.10.1  bouyer 			panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) "
   1588  1.2.10.1  bouyer 				"failed", __func__, ext, base, size, EX_NOWAIT);
   1589  1.2.10.1  bouyer 	}
   1590  1.2.10.1  bouyer 
   1591  1.2.10.1  bouyer 	r = RMIXL_IOREG_READ(RMIXLS_SBC_PCIE_IO_BAR);
   1592  1.2.10.1  bouyer 	if ((r & RMIXL_PCIE_IO_BAR_ENB) != 0) {
   1593  1.2.10.1  bouyer 		base = (u_long)(RMIXL_PCIE_IO_BAR_TO_BA((uint64_t)r)
   1594  1.2.10.1  bouyer 			/ (1024 * 1024));
   1595  1.2.10.1  bouyer 		size = (u_long)(RMIXL_PCIE_IO_BAR_TO_SIZE((uint64_t)r)
   1596  1.2.10.1  bouyer 			/ (1024 * 1024));
   1597  1.2.10.1  bouyer 		DPRINTF(("%s: %d: %s: 0x%08x -- 0x%010lx:%ld MB\n", __func__,
   1598  1.2.10.1  bouyer 			__LINE__, "IO", r, base * 1024 * 1024, size));
   1599  1.2.10.1  bouyer 		if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0)
   1600  1.2.10.1  bouyer 			panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) "
   1601  1.2.10.1  bouyer 				"failed", __func__, ext, base, size, EX_NOWAIT);
   1602  1.2.10.1  bouyer 	}
   1603  1.2.10.1  bouyer }
   1604