rmixl_pcievar.h revision 1.3 1 1.3 matt /* $NetBSD: rmixl_pcievar.h,v 1.3 2011/02/20 07:48:37 matt Exp $ */
2 1.3 matt /*-
3 1.3 matt * Copyright (c) 2010 The NetBSD Foundation, Inc.
4 1.3 matt * All rights reserved.
5 1.3 matt *
6 1.3 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.3 matt * by Cliff Neighbors.
8 1.3 matt *
9 1.3 matt * Redistribution and use in source and binary forms, with or without
10 1.3 matt * modification, are permitted provided that the following conditions
11 1.3 matt * are met:
12 1.3 matt * 1. Redistributions of source code must retain the above copyright
13 1.3 matt * notice, this list of conditions and the following disclaimer.
14 1.3 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.3 matt * notice, this list of conditions and the following disclaimer in the
16 1.3 matt * documentation and/or other materials provided with the distribution.
17 1.3 matt *
18 1.3 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
19 1.3 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
20 1.3 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
21 1.3 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
22 1.3 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 1.3 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 1.3 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 1.3 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 1.3 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 1.3 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 1.3 matt * POSSIBILITY OF SUCH DAMAGE.
29 1.3 matt */
30 1.2 matt
31 1.2 matt #ifndef _MIPS_RMI_PCIE_VAR_H_
32 1.2 matt #define _MIPS_RMI_PCIE_VAR_H_
33 1.2 matt
34 1.2 matt #include <dev/pci/pcivar.h>
35 1.2 matt
36 1.2 matt typedef enum rmixl_pcie_lnkcfg_mode {
37 1.2 matt LCFG_NO=0, /* placeholder */
38 1.2 matt LCFG_EP, /* end point */
39 1.2 matt LCFG_RC, /* root complex */
40 1.2 matt } rmixl_pcie_lnkcfg_mode_t;
41 1.2 matt
42 1.2 matt typedef struct rmixl_pcie_lnkcfg {
43 1.2 matt rmixl_pcie_lnkcfg_mode_t mode;
44 1.2 matt u_int lanes;
45 1.2 matt } rmixl_pcie_lnkcfg_t;
46 1.2 matt
47 1.2 matt typedef struct rmixl_pcie_lnktab {
48 1.2 matt u_int ncfgs;
49 1.2 matt const char *str;
50 1.2 matt const rmixl_pcie_lnkcfg_t *cfg;
51 1.2 matt } rmixl_pcie_lnktab_t;
52 1.2 matt
53 1.3 matt typedef struct rmixl_pcie_evcnt {
54 1.3 matt struct evcnt evcnt;
55 1.3 matt char name[32];
56 1.3 matt } rmixl_pcie_evcnt_t;
57 1.3 matt
58 1.3 matt typedef struct rmixl_pcie_link_dispatch {
59 1.3 matt int (*func)(void *);
60 1.3 matt void *arg;
61 1.3 matt u_int link;
62 1.3 matt u_int bitno;
63 1.3 matt u_int irq;
64 1.3 matt rmixl_pcie_evcnt_t *counts; /* index by cpu */
65 1.3 matt } rmixl_pcie_link_dispatch_t;
66 1.3 matt
67 1.3 matt struct rmixl_pcie_softc;
68 1.3 matt
69 1.3 matt typedef struct rmixl_pcie_link_intr {
70 1.3 matt struct rmixl_pcie_softc *sc;
71 1.3 matt u_int link;
72 1.3 matt u_int ipl;
73 1.3 matt void *ih; /* mips interrupt handle */
74 1.3 matt callout_t callout; /* for delayed free of this struct */
75 1.3 matt u_int dispatch_count;
76 1.3 matt rmixl_pcie_link_dispatch_t dispatch_data[1];
77 1.3 matt /* variable length */
78 1.3 matt } rmixl_pcie_link_intr_t;
79 1.3 matt
80 1.3 matt #define RMIXL_PCIE_NLINKS_MAX 4
81 1.3 matt
82 1.3 matt typedef struct rmixl_pcie_softc {
83 1.2 matt device_t sc_dev;
84 1.2 matt struct mips_pci_chipset sc_pci_chipset;
85 1.3 matt bus_space_tag_t sc_pci_cfg_memt;
86 1.3 matt bus_space_tag_t sc_pci_ecfg_memt;
87 1.2 matt bus_dma_tag_t sc_29bit_dmat;
88 1.2 matt bus_dma_tag_t sc_32bit_dmat;
89 1.2 matt bus_dma_tag_t sc_64bit_dmat;
90 1.2 matt rmixl_pcie_lnktab_t sc_pcie_lnktab;
91 1.3 matt kmutex_t sc_mutex;
92 1.3 matt int sc_tmsk;
93 1.3 matt void *sc_fatal_ih;
94 1.3 matt rmixl_pcie_evcnt_t *sc_evcnts[RMIXL_PCIE_NLINKS_MAX];
95 1.3 matt rmixl_pcie_link_intr_t *sc_link_intr[RMIXL_PCIE_NLINKS_MAX];
96 1.3 matt } rmixl_pcie_softc_t;
97 1.3 matt
98 1.3 matt
99 1.3 matt extern void rmixl_physaddr_init_pcie(struct extent *);
100 1.2 matt
101 1.2 matt #endif /* _MIPS_RMI_PCIE_VAR_H_ */
102 1.2 matt
103