1 1.6 riastrad /* $NetBSD: rmixlreg.h,v 1.6 2025/05/03 02:00:46 riastradh Exp $ */ 2 1.2 matt 3 1.2 matt /*- 4 1.2 matt * Copyright (c) 2009 The NetBSD Foundation, Inc. 5 1.2 matt * All rights reserved. 6 1.2 matt * 7 1.2 matt * This code is derived from software contributed to The NetBSD Foundation 8 1.3 matt * by Cliff Neighbors 9 1.2 matt * 10 1.2 matt * Redistribution and use in source and binary forms, with or without 11 1.2 matt * modification, are permitted provided that the following conditions 12 1.2 matt * are met: 13 1.2 matt * 1. Redistributions of source code must retain the above copyright 14 1.2 matt * notice, this list of conditions and the following disclaimer. 15 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright 16 1.2 matt * notice, this list of conditions and the following disclaimer in the 17 1.2 matt * documentation and/or other materials provided with the distribution. 18 1.2 matt * 19 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.2 matt * POSSIBILITY OF SUCH DAMAGE. 30 1.2 matt */ 31 1.2 matt 32 1.2 matt 33 1.2 matt #ifndef _MIPS_RMI_RMIXLREGS_H_ 34 1.2 matt #define _MIPS_RMI_RMIXLREGS_H_ 35 1.2 matt 36 1.6 riastrad #ifdef _KERNEL_OPT 37 1.6 riastrad #include "opt_cputype.h" 38 1.6 riastrad #endif 39 1.6 riastrad 40 1.2 matt #include <sys/endian.h> 41 1.2 matt 42 1.2 matt /* 43 1.2 matt * on chip I/O register byte order is 44 1.2 matt * BIG ENDIAN regardless of code model 45 1.2 matt */ 46 1.2 matt #define RMIXL_IOREG_VADDR(o) \ 47 1.2 matt (volatile uint32_t *)MIPS_PHYS_TO_KSEG1( \ 48 1.2 matt rmixl_configuration.rc_io_pbase + (o)) 49 1.2 matt #define RMIXL_IOREG_READ(o) be32toh(*RMIXL_IOREG_VADDR(o)) 50 1.2 matt #define RMIXL_IOREG_WRITE(o,v) *RMIXL_IOREG_VADDR(o) = htobe32(v) 51 1.2 matt 52 1.2 matt 53 1.2 matt /* 54 1.2 matt * RMIXL Coprocessor 2 registers: 55 1.2 matt */ 56 1.2 matt #ifdef _LOCORE 57 1.2 matt #define _(n) __CONCAT($,n) 58 1.2 matt #else 59 1.2 matt #define _(n) n 60 1.2 matt #endif 61 1.3 matt /* 62 1.3 matt * Note CP2 FMN register scope or "context" 63 1.3 matt * L : Local : per thread register 64 1.3 matt * G : Global : per FMN Station (per core) register 65 1.3 matt * L/G : "partly global" : ??? 66 1.3 matt * Global regs should be managed by a single thread 67 1.3 matt * (see XLS PRM "Coprocessor 2 Register Summary") 68 1.3 matt */ 69 1.3 matt /* context ---------------+ */ 70 1.3 matt /* #sels --------------+ | */ 71 1.3 matt /* #regs -----------+ | | */ 72 1.3 matt /* What: #bits --+ | | | */ 73 1.3 matt /* v v v v */ 74 1.3 matt #define RMIXL_COP_2_TXBUF _(0) /* Transmit Buffers 64 [1][4] L */ 75 1.3 matt #define RMIXL_COP_2_RXBUF _(1) /* Receive Buffers 64 [1][4] L */ 76 1.5 andvar #define RMIXL_COP_2_MSG_STS _(2) /* Message Status 32 [1][2] L/G */ 77 1.5 andvar #define RMIXL_COP_2_MSG_CFG _(3) /* Message Config 32 [1][2] G */ 78 1.3 matt #define RMIXL_COP_2_MSG_BSZ _(4) /* Message Bucket Size 32 [1][8] G */ 79 1.3 matt #define RMIXL_COP_2_CREDITS _(16) /* Credit Counters 8 [16][8] G */ 80 1.3 matt 81 1.3 matt /* 82 1.3 matt * MsgStatus: RMIXL_COP_2_MSG_STS (CP2 Reg 2, Select 0) bits 83 1.3 matt */ 84 1.3 matt #define RMIXL_MSG_STS0_RFBE __BITS(31,24) /* RX FIFO Buckets bit mask 85 1.3 matt * 0=not empty 86 1.3 matt * 1=empty 87 1.3 matt */ 88 1.3 matt #define RMIXL_MSG_STS0_RFBE_SHIFT 24 89 1.3 matt #define RMIXL_MSG_STS0_RESV __BIT(23) 90 1.3 matt #define RMIXL_MSG_STS0_RMSID __BITS(22,16) /* Source ID */ 91 1.3 matt #define RMIXL_MSG_STS0_RMSID_SHIFT 16 92 1.3 matt #define RMIXL_MSG_STS0_RMSC __BITS(15,8) /* RX Message Software Code */ 93 1.3 matt #define RMIXL_MSG_STS0_RMSC_SHIFT 8 94 1.3 matt #define RMIXL_MSG_STS0_RMS __BITS(7,6) /* RX Message Size (minus 1) */ 95 1.3 matt #define RMIXL_MSG_STS0_RMS_SHIFT 6 96 1.3 matt #define RMIXL_MSG_STS0_LEF __BIT(5) /* Load Empty Fail */ 97 1.3 matt #define RMIXL_MSG_STS0_LPF __BIT(4) /* Load Pending Fail */ 98 1.3 matt #define RMIXL_MSG_STS0_LMP __BIT(3) /* Load Message Pending */ 99 1.3 matt #define RMIXL_MSG_STS0_SCF __BIT(2) /* Send Credit Fail */ 100 1.3 matt #define RMIXL_MSG_STS0_SPF __BIT(1) /* Send Pending Fail */ 101 1.3 matt #define RMIXL_MSG_STS0_SMP __BIT(0) /* Send Message Pending */ 102 1.3 matt #define RMIXL_MSG_STS0_ERRS \ 103 1.3 matt (RMIXL_MSG_STS0_LEF|RMIXL_MSG_STS0_LPF|RMIXL_MSG_STS0_LMP \ 104 1.3 matt |RMIXL_MSG_STS0_SCF|RMIXL_MSG_STS0_SPF|RMIXL_MSG_STS0_SMP) 105 1.3 matt 106 1.3 matt /* 107 1.3 matt * MsgStatus1: RMIXL_COP_2_MSG_STS (CP2 Reg 2, Select 1) bits 108 1.3 matt */ 109 1.3 matt #define RMIXL_MSG_STS1_RESV __BIT(31) 110 1.3 matt #define RMIXL_MSG_STS1_C __BIT(30) /* Credit Overrun Error */ 111 1.3 matt #define RMIXL_MSG_STS1_CCFCME __BITS(29,23) /* Credit Counter of Free Credit Message with Error */ 112 1.3 matt #define RMIXL_MSG_STS1_CCFCME_SHIFT 23 113 1.3 matt #define RMIXL_MSG_STS1_SIDFCME __BITS(22,16) /* Source ID of Free Credit Message with Error */ 114 1.3 matt #define RMIXL_MSG_STS1_SIDFCME_SHIFT 16 115 1.3 matt #define RMIXL_MSG_STS1_T __BIT(15) /* Invalid Target Error */ 116 1.3 matt #define RMIXL_MSG_STS1_F __BIT(14) /* Receive Queue "Write When Full" Error */ 117 1.3 matt #define RMIXL_MSG_STS1_SIDE __BITS(13,7) /* Source ID of incoming msg with Error */ 118 1.3 matt #define RMIXL_MSG_STS1_SIDE_SHIFT 7 119 1.3 matt #define RMIXL_MSG_STS1_DIDE __BITS(6,0) /* Destination ID of the incoming message Message with Error */ 120 1.3 matt #define RMIXL_MSG_STS1_DIDE_SHIFT 0 121 1.3 matt #define RMIXL_MSG_STS1_ERRS \ 122 1.3 matt (RMIXL_MSG_STS1_C|RMIXL_MSG_STS1_T|RMIXL_MSG_STS1_F) 123 1.3 matt 124 1.3 matt /* 125 1.3 matt * MsgConfig: RMIXL_COP_2_MSG_CFG (CP2 Reg 3, Select 0) bits 126 1.3 matt */ 127 1.3 matt #define RMIXL_MSG_CFG0_WM __BITS(31,24) /* Watermark level */ 128 1.3 matt #define RMIXL_MSG_CFG0_WMSHIFT 24 129 1.3 matt #define RMIXL_MSG_CFG0_RESa __BITS(23,22) 130 1.3 matt #define RMIXL_MSG_CFG0_IV __BITS(21,16) /* Interrupt Vector */ 131 1.3 matt #define RMIXL_MSG_CFG0_IV_SHIFT 16 132 1.3 matt #define RMIXL_MSG_CFG0_RESb __BITS(15,12) 133 1.3 matt #define RMIXL_MSG_CFG0_ITM __BITS(11,8) /* Interrupt Thread Mask */ 134 1.3 matt #define RMIXL_MSG_CFG0_ITM_SHIFT 8 135 1.3 matt #define RMIXL_MSG_CFG0_RESc __BITS(7,2) 136 1.3 matt #define RMIXL_MSG_CFG0_WIE __BIT(1) /* Watermark Interrupt Enable */ 137 1.3 matt #define RMIXL_MSG_CFG0_EIE __BIT(0) /* Receive Queue Not Empty Enable */ 138 1.3 matt #define RMIXL_MSG_CFG0_RESV \ 139 1.3 matt (RMIXL_MSG_CFG0_RESa|RMIXL_MSG_CFG0_RESb|RMIXL_MSG_CFG0_RESc) 140 1.3 matt 141 1.3 matt /* 142 1.3 matt * MsgConfig1: RMIXL_COP_2_MSG_CFG (CP2 Reg 3, Select 1) bits 143 1.3 matt * Note: reg width is 64 bits in PRM reg description, but 32 bits in reg summary 144 1.3 matt */ 145 1.3 matt #define RMIXL_MSG_CFG1_RESV __BITS(63,3) 146 1.3 matt #define RMIXL_MSG_CFG1_T __BIT(2) /* Trace Mode Enable */ 147 1.3 matt #define RMIXL_MSG_CFG1_C __BIT(1) /* Credit Over-run Interrupt Enable */ 148 1.3 matt #define RMIXL_MSG_CFG1_M __BIT(0) /* Messaging Errors Interrupt Enable */ 149 1.3 matt 150 1.3 matt 151 1.3 matt /* 152 1.3 matt * MsgBucketSize: RMIXL_COP_2_MSG_BSZ (CP2 Reg 4, Select [0..7]) bits 153 1.3 matt * Note: reg width is 64 bits in PRM reg description, but 32 bits in reg summary 154 1.3 matt * Size: 155 1.3 matt * - 0 means bucket disabled, else 156 1.3 matt * - must be power of 2 157 1.3 matt * - must be >=4 158 1.3 matt */ 159 1.3 matt #define RMIXL_MSG_BSZ_RESV __BITS(63,8) 160 1.3 matt #define RMIXL_MSG_BSZ_SIZE __BITS(7,0) 161 1.3 matt 162 1.3 matt 163 1.2 matt 164 1.2 matt 165 1.2 matt /* 166 1.2 matt * RMIXL Processor Control Register addresses 167 1.2 matt * - Offset in bits 7..0 168 1.2 matt * - BlockID in bits 15..8 169 1.2 matt */ 170 1.2 matt #define RMIXL_PCR_THREADEN 0x0000 171 1.2 matt #define RMIXL_PCR_SOFTWARE_SLEEP 0x0001 172 1.2 matt #define RMIXL_PCR_SCHEDULING 0x0002 173 1.2 matt #define RMIXL_PCR_SCHEDULING_COUNTERS 0x0003 174 1.2 matt #define RMIXL_PCR_BHRPM 0x0004 175 1.2 matt #define RMIXL_PCR_IFU_DEFEATURE 0x0006 176 1.2 matt #define RMIXL_PCR_ICU_DEFEATURE 0x0100 177 1.2 matt #define RMIXL_PCR_ICU_ERROR_LOGGING 0x0101 178 1.2 matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_ADDR 0x0102 179 1.2 matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATALO 0x0103 180 1.2 matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATAHI 0x0104 181 1.2 matt #define RMIXL_PCR_ICU_SAMPLING_LFSR 0x0105 182 1.2 matt #define RMIXL_PCR_ICU_SAMPLING_PC 0x0106 183 1.2 matt #define RMIXL_PCR_ICU_SAMPLING_SETUP 0x0107 184 1.2 matt #define RMIXL_PCR_ICU_SAMPLING_TIMER 0x0108 185 1.2 matt #define RMIXL_PCR_ICU_SAMPLING_PC_UPPER 0x0109 186 1.2 matt #define RMIXL_PCR_IEU_DEFEATURE 0x0200 187 1.2 matt #define RMIXL_PCR_TARGET_PC_REGISTER 0x0207 188 1.2 matt #define RMIXL_PCR_L1D_CONFIG0 0x0300 189 1.2 matt #define RMIXL_PCR_L1D_CONFIG1 0x0301 190 1.2 matt #define RMIXL_PCR_L1D_CONFIG2 0x0302 191 1.2 matt #define RMIXL_PCR_L1D_CONFIG3 0x0303 192 1.2 matt #define RMIXL_PCR_L1D_CONFIG4 0x0304 193 1.2 matt #define RMIXL_PCR_L1D_STATUS 0x0305 194 1.2 matt #define RMIXL_PCR_L1D_DEFEATURE 0x0306 195 1.2 matt #define RMIXL_PCR_L1D_DEBUG0 0x0307 196 1.2 matt #define RMIXL_PCR_L1D_DEBUG1 0x0308 197 1.2 matt #define RMIXL_PCR_L1D_CACHE_ERROR_LOG 0x0309 198 1.2 matt #define RMIXL_PCR_L1D_CACHE_ERROR_OVF_LO 0x030A 199 1.2 matt #define RMIXL_PCR_L1D_CACHE_INTERRUPT 0x030B 200 1.2 matt #define RMIXL_PCR_MMU_SETUP 0x0400 201 1.2 matt #define RMIXL_PCR_PRF_SMP_EVENT 0x0500 202 1.2 matt #define RMIXL_PCR_RF_SMP_RPLY_BUF 0x0501 203 1.2 matt 204 1.2 matt /* PCR bit defines TBD */ 205 1.2 matt 206 1.2 matt 207 1.2 matt /* 208 1.2 matt * Memory Distributed Interconnect (MDI) System Memory Map 209 1.2 matt */ 210 1.2 matt #define RMIXL_PHYSADDR_MAX 0xffffffffffLL /* 1TB Physical Address space */ 211 1.2 matt #define RMIXL_IO_DEV_PBASE 0x1ef00000 /* default phys. from XL[RS]_IO_BAR */ 212 1.2 matt #define RMIXL_IO_DEV_VBASE MIPS_PHYS_TO_KSEG1(RMIXL_IO_DEV_PBASE) 213 1.2 matt /* default virtual base address */ 214 1.2 matt #define RMIXL_IO_DEV_SIZE 0x100000 /* I/O Conf. space is 1MB region */ 215 1.2 matt 216 1.2 matt 217 1.2 matt 218 1.2 matt /* 219 1.2 matt * Peripheral and I/O Configuration Region of Memory 220 1.2 matt * 221 1.2 matt * These are relocatable; we run using the reset value defaults, 222 1.2 matt * and we expect to inherit those intact from the boot firmware. 223 1.2 matt * 224 1.2 matt * Many of these overlap between XLR and XLS, exceptions are ifdef'ed. 225 1.2 matt * 226 1.2 matt * Device region offsets are relative to RMIXL_IO_DEV_PBASE. 227 1.2 matt */ 228 1.2 matt #define RMIXL_IO_DEV_BRIDGE 0x00000 /* System Bridge Controller (SBC) */ 229 1.2 matt #define RMIXL_IO_DEV_DDR_CHNA 0x01000 /* DDR1/DDR2 DRAM_A Channel, Port MA */ 230 1.2 matt #define RMIXL_IO_DEV_DDR_CHNB 0x02000 /* DDR1/DDR2 DRAM_B Channel, Port MB */ 231 1.2 matt #define RMIXL_IO_DEV_DDR_CHNC 0x03000 /* DDR1/DDR2 DRAM_C Channel, Port MC */ 232 1.2 matt #define RMIXL_IO_DEV_DDR_CHND 0x04000 /* DDR1/DDR2 DRAM_D Channel, Port MD */ 233 1.2 matt #if defined(MIPS64_XLR) 234 1.2 matt #define RMIXL_IO_DEV_SRAM 0x07000 /* SRAM Controller, Port SA */ 235 1.2 matt #endif /* MIPS64_XLR */ 236 1.2 matt #define RMIXL_IO_DEV_PIC 0x08000 /* Programmable Interrupt Controller */ 237 1.2 matt #if defined(MIPS64_XLR) 238 1.2 matt #define RMIXL_IO_DEV_PCIX 0x09000 /* PCI-X */ 239 1.3 matt #define RMIXL_IO_DEV_PCIX_EL \ 240 1.3 matt RMIXL_IO_DEV_PCIX /* PXI-X little endian */ 241 1.3 matt #define RMIXL_IO_DEV_PCIX_EB \ 242 1.3 matt (RMIXL_IO_DEV_PCIX | __BIT(11)) /* PXI-X big endian */ 243 1.2 matt #define RMIXL_IO_DEV_HT 0x0a000 /* HyperTransport */ 244 1.2 matt #endif /* MIPS64_XLR */ 245 1.2 matt #define RMIXL_IO_DEV_SAE 0x0b000 /* Security Acceleration Engine */ 246 1.2 matt #if defined(MIPS64_XLS) 247 1.3 matt #define XAUI_INTERFACE_0 0x0c000 /* XAUI Interface_0 */ 248 1.2 matt /* when SGMII Interface_[0-3] are not used */ 249 1.3 matt #define RMIXL_IO_DEV_GMAC_0 0x0c000 /* SGMII-Interface_0, Port SGMII0 */ 250 1.3 matt #define RMIXL_IO_DEV_GMAC_1 0x0d000 /* SGMII-Interface_1, Port SGMII1 */ 251 1.3 matt #define RMIXL_IO_DEV_GMAC_2 0x0e000 /* SGMII-Interface_2, Port SGMII2 */ 252 1.3 matt #define RMIXL_IO_DEV_GMAC_3 0x0f000 /* SGMII-Interface_3, Port SGMII3 */ 253 1.2 matt #endif /* MIPS64_XLS */ 254 1.2 matt #if defined(MIPS64_XLR) 255 1.3 matt #define RMIXL_IO_DEV_GMAC_A 0x0c000 /* RGMII-Interface_0, Port RA */ 256 1.3 matt #define RMIXL_IO_DEV_GMAC_B 0x0d000 /* RGMII-Interface_1, Port RB */ 257 1.3 matt #define RMIXL_IO_DEV_GMAC_C 0x0e000 /* RGMII-Interface_2, Port RC */ 258 1.3 matt #define RMIXL_IO_DEV_GMAC_D 0x0f000 /* RGMII-Interface_3, Port RD */ 259 1.2 matt #define RMIXL_IO_DEV_SPI4_A 0x10000 /* SPI-4.2-Interface_A, Port XA */ 260 1.2 matt #define RMIXL_IO_DEV_XGMAC_A 0x11000 /* XGMII-Interface_A, Port XA */ 261 1.2 matt #define RMIXL_IO_DEV_SPI4_B 0x12000 /* SPI-4.2-Interface_B, Port XB */ 262 1.2 matt #define RMIXL_IO_DEV_XGMAC_B 0x13000 /* XGMII-Interface_B, Port XB */ 263 1.2 matt #endif /* MIPS64_XLR */ 264 1.2 matt #define RMIXL_IO_DEV_UART_1 0x14000 /* UART_1 (16550 w/ ax4 addrs) */ 265 1.2 matt #define RMIXL_IO_DEV_UART_2 0x15000 /* UART_2 (16550 w/ ax4 addrs) */ 266 1.2 matt #define RMIXL_IO_DEV_I2C_1 0x16000 /* I2C_1 */ 267 1.2 matt #define RMIXL_IO_DEV_I2C_2 0x17000 /* I2C_2 */ 268 1.2 matt #define RMIXL_IO_DEV_GPIO 0x18000 /* GPIO */ 269 1.4 cliff #define RMIXL_IO_DEV_FLASH 0x19000 /* Peripherals IO Bus, to Flash memory &etc. */ 270 1.2 matt #define RMIXL_IO_DEV_DMA 0x1a000 /* DMA */ 271 1.2 matt #define RMIXL_IO_DEV_L2 0x1b000 /* L2 Cache */ 272 1.2 matt #define RMIXL_IO_DEV_TB 0x1c000 /* Trace Buffer */ 273 1.2 matt #if defined(MIPS64_XLS) 274 1.3 matt #define RMIXL_IO_DEV_CDE 0x1d000 /* Compression/Decompression Engine */ 275 1.2 matt #define RMIXL_IO_DEV_PCIE_BE 0x1e000 /* PCI-Express_BE */ 276 1.2 matt #define RMIXL_IO_DEV_PCIE_LE 0x1f000 /* PCI-Express_LE */ 277 1.2 matt #define RMIXL_IO_DEV_SRIO_BE 0x1e000 /* SRIO_BE */ 278 1.2 matt #define RMIXL_IO_DEV_SRIO_LE 0x1f000 /* SRIO_LE */ 279 1.2 matt #define RMIXL_IO_DEV_XAUI_1 0x20000 /* XAUI Interface_1 */ 280 1.2 matt /* when SGMII Interface_[4-7] are not used */ 281 1.2 matt #define RMIXL_IO_DEV_GMAC_4 0x20000 /* SGMII-Interface_4, Port SGMII4 */ 282 1.2 matt #define RMIXL_IO_DEV_GMAC_5 0x21000 /* SGMII-Interface_5, Port SGMII5 */ 283 1.2 matt #define RMIXL_IO_DEV_GMAC_6 0x22000 /* SGMII-Interface_6, Port SGMII6 */ 284 1.2 matt #define RMIXL_IO_DEV_GMAC_7 0x23000 /* SGMII-Interface_7, Port SGMII7 */ 285 1.2 matt #define RMIXL_IO_DEV_USB_A 0x24000 /* USB Interface Low Address Space */ 286 1.2 matt #define RMIXL_IO_DEV_USB_B 0x25000 /* USB Interface High Address Space */ 287 1.2 matt #endif /* MIPS64_XLS */ 288 1.2 matt 289 1.2 matt 290 1.2 matt /* 291 1.2 matt * the Programming Reference Manual 292 1.2 matt * lists "Reg ID" values not offsets; 293 1.2 matt * offset = id * 4 294 1.2 matt */ 295 1.2 matt #define _RMIXL_OFFSET(id) ((id) * 4) 296 1.2 matt 297 1.2 matt 298 1.2 matt /* 299 1.2 matt * System Bridge Controller registers 300 1.2 matt * offsets are relative to RMIXL_IO_DEV_BRIDGE 301 1.2 matt */ 302 1.2 matt #define RMIXL_SBC_DRAM_NBARS 8 303 1.2 matt #define RMIXL_SBC_DRAM_BAR(n) _RMIXL_OFFSET(0x000 + (n)) 304 1.2 matt /* DRAM Region Base Address Regs[0-7] */ 305 1.2 matt #define RMIXL_SBC_DRAM_CHNAC_DTR(n) _RMIXL_OFFSET(0x008 + (n)) 306 1.2 matt /* DRAM Region Channels A,C Address Translation Regs[0-7] */ 307 1.2 matt #define RMIXL_SBC_DRAM_CHNBD_DTR(n) _RMIXL_OFFSET(0x010 + (n)) 308 1.2 matt /* DRAM Region Channels B,D Address Translation Regs[0-7] */ 309 1.2 matt #define RMIXL_SBC_DRAM_BRIDGE_CFG _RMIXL_OFFSET(0x18) /* SBC DRAM config reg */ 310 1.4 cliff 311 1.4 cliff #define RMIXL_SBC_IO_BAR _RMIXL_OFFSET(0x19) /* I/O Config Base Addr reg */ 312 1.4 cliff #define RMIXL_SBC_FLASH_BAR _RMIXL_OFFSET(0x1a) /* Flash Memory Base Addr reg */ 313 1.4 cliff 314 1.3 matt #if defined(MIPS64_XLR) 315 1.3 matt #define RMIXLR_SBC_SRAM_BAR _RMIXL_OFFSET(0x1b) /* SRAM Base Addr reg */ 316 1.3 matt #define RMIXLR_SBC_HTMEM_BAR _RMIXL_OFFSET(0x1c) /* HyperTransport Mem Base Addr reg */ 317 1.3 matt #define RMIXLR_SBC_HTINT_BAR _RMIXL_OFFSET(0x1d) /* HyperTransport Interrupt Base Addr reg */ 318 1.3 matt #define RMIXLR_SBC_HTPIC_BAR _RMIXL_OFFSET(0x1e) /* HyperTransport Legacy PIC Base Addr reg */ 319 1.3 matt #define RMIXLR_SBC_HTSM_BAR _RMIXL_OFFSET(0x1f) /* HyperTransport System Management Base Addr reg */ 320 1.3 matt #define RMIXLR_SBC_HTIO_BAR _RMIXL_OFFSET(0x20) /* HyperTransport IO Base Addr reg */ 321 1.3 matt #define RMIXLR_SBC_HTCFG_BAR _RMIXL_OFFSET(0x21) /* HyperTransport Configuration Base Addr reg */ 322 1.3 matt #define RMIXLR_SBC_PCIX_CFG_BAR _RMIXL_OFFSET(0x22) /* PCI-X Configuration Base Addr reg */ 323 1.3 matt #define RMIXLR_SBC_PCIX_MEM_BAR _RMIXL_OFFSET(0x23) /* PCI-X Mem Base Addr reg */ 324 1.3 matt #define RMIXLR_SBC_PCIX_IO_BAR _RMIXL_OFFSET(0x24) /* PCI-X IO Base Addr reg */ 325 1.3 matt #define RMIXLR_SBC_SYS2IO_CREDITS _RMIXL_OFFSET(0x35) /* System Bridge I/O Transaction Credits register */ 326 1.3 matt #endif /* MIPS64_XLR */ 327 1.3 matt #if defined(MIPS64_XLS) 328 1.3 matt #define RMIXLS_SBC_PCIE_CFG_BAR _RMIXL_OFFSET(0x40) /* PCI Configuration BAR */ 329 1.3 matt #define RMIXLS_SBC_PCIE_ECFG_BAR _RMIXL_OFFSET(0x41) /* PCI Extended Configuration BAR */ 330 1.3 matt #define RMIXLS_SBC_PCIE_MEM_BAR _RMIXL_OFFSET(0x42) /* PCI Memory region BAR */ 331 1.3 matt #define RMIXLS_SBC_PCIE_IO_BAR _RMIXL_OFFSET(0x43) /* PCI IO region BAR */ 332 1.3 matt #endif /* MIPS64_XLS */ 333 1.2 matt 334 1.2 matt /* 335 1.2 matt * Address Error registers 336 1.2 matt * offsets are relative to RMIXL_IO_DEV_BRIDGE 337 1.2 matt */ 338 1.2 matt #define RMIXL_ADDR_ERR_DEVICE_MASK _RMIXL_OFFSET(0x25) /* Address Error Device Mask */ 339 1.3 matt #define RMIXL_ADDR_ERR_DEVICE_MASK_2 _RMIXL_OFFSET(0x44) /* extension of Device Mask */ 340 1.2 matt #define RMIXL_ADDR_ERR_AERR0_LOG1 _RMIXL_OFFSET(0x26) /* Address Error Set 0 Log 1 */ 341 1.2 matt #define RMIXL_ADDR_ERR_AERR0_LOG2 _RMIXL_OFFSET(0x27) /* Address Error Set 0 Log 2 */ 342 1.2 matt #define RMIXL_ADDR_ERR_AERR0_LOG3 _RMIXL_OFFSET(0x28) /* Address Error Set 0 Log 3 */ 343 1.2 matt #define RMIXL_ADDR_ERR_AERR0_DEVSTAT _RMIXL_OFFSET(0x29) /* Address Error Set 0 irpt status */ 344 1.2 matt #define RMIXL_ADDR_ERR_AERR1_LOG1 _RMIXL_OFFSET(0x2a) /* Address Error Set 1 Log 1 */ 345 1.2 matt #define RMIXL_ADDR_ERR_AERR1_LOG2 _RMIXL_OFFSET(0x2b) /* Address Error Set 1 Log 2 */ 346 1.2 matt #define RMIXL_ADDR_ERR_AERR1_LOG3 _RMIXL_OFFSET(0x2c) /* Address Error Set 1 Log 3 */ 347 1.2 matt #define RMIXL_ADDR_ERR_AERR1_DEVSTAT _RMIXL_OFFSET(0x2d) /* Address Error Set 1 irpt status */ 348 1.2 matt #define RMIXL_ADDR_ERR_AERR0_EN _RMIXL_OFFSET(0x2e) /* Address Error Set 0 irpt enable */ 349 1.2 matt #define RMIXL_ADDR_ERR_AERR0_UPG _RMIXL_OFFSET(0x2f) /* Address Error Set 0 Upgrade */ 350 1.2 matt #define RMIXL_ADDR_ERR_AERR0_CLEAR _RMIXL_OFFSET(0x30) /* Address Error Set 0 irpt clear */ 351 1.2 matt #define RMIXL_ADDR_ERR_AERR1_CLEAR _RMIXL_OFFSET(0x31) /* Address Error Set 1 irpt clear */ 352 1.2 matt #define RMIXL_ADDR_ERR_SBE_COUNTS _RMIXL_OFFSET(0x32) /* Single Bit Error Counts */ 353 1.2 matt #define RMIXL_ADDR_ERR_DBE_COUNTS _RMIXL_OFFSET(0x33) /* Double Bit Error Counts */ 354 1.2 matt #define RMIXL_ADDR_ERR_BITERR_INT_EN _RMIXL_OFFSET(0x33) /* Bit Error intr enable */ 355 1.2 matt 356 1.2 matt /* 357 1.4 cliff * RMIXL_SBC_FLASH_BAR bit defines 358 1.4 cliff */ 359 1.4 cliff #define RMIXL_FLASH_BAR_BASE __BITS(31,16) /* phys address bits 39:24 */ 360 1.4 cliff #define RMIXL_FLASH_BAR_TO_BA(r) \ 361 1.4 cliff (((r) & RMIXL_FLASH_BAR_BASE) << (24 - 16)) 362 1.4 cliff #define RMIXL_FLASH_BAR_MASK __BITS(15,5) /* phys address mask bits 34:24 */ 363 1.4 cliff #define RMIXL_FLASH_BAR_TO_MASK(r) \ 364 1.4 cliff (((((r) & RMIXL_FLASH_BAR_MASK)) << (24 - 5)) | __BITS(23, 0)) 365 1.4 cliff #define RMIXL_FLASH_BAR_RESV __BITS(4,1) /* (reserved) */ 366 1.4 cliff #define RMIXL_FLASH_BAR_ENB __BIT(0) /* 1=Enable */ 367 1.4 cliff #define RMIXL_FLASH_BAR_MASK_MAX RMIXL_FLASH_BAR_TO_MASK(RMIXL_FLASH_BAR_MASK) 368 1.4 cliff 369 1.4 cliff /* 370 1.2 matt * RMIXL_SBC_DRAM_BAR bit defines 371 1.2 matt */ 372 1.2 matt #define RMIXL_DRAM_BAR_BASE_ADDR __BITS(31,16) /* bits 39:24 of Base Address */ 373 1.2 matt #define DRAM_BAR_TO_BASE(r) \ 374 1.2 matt (((r) & RMIXL_DRAM_BAR_BASE_ADDR) << (24 - 16)) 375 1.2 matt #define RMIXL_DRAM_BAR_ADDR_MASK __BITS(15,4) /* bits 35:24 of Address Mask */ 376 1.2 matt #define DRAM_BAR_TO_SIZE(r) \ 377 1.2 matt ((((r) & RMIXL_DRAM_BAR_ADDR_MASK) + __BIT(4)) << (24 - 4)) 378 1.2 matt #define RMIXL_DRAM_BAR_INTERLEAVE __BITS(3,1) /* Interleave Mode */ 379 1.2 matt #define RMIXL_DRAM_BAR_STATUS __BIT(0) /* 1='region enabled' */ 380 1.2 matt 381 1.2 matt /* 382 1.2 matt * RMIXL_SBC_DRAM_CHNAC_DTR and 383 1.2 matt * RMIXL_SBC_DRAM_CHNBD_DTR bit defines 384 1.2 matt * insert 'divisions' (0, 1 or 2) bits 385 1.2 matt * of value 'partition' 386 1.2 matt * at 'position' bit location. 387 1.2 matt */ 388 1.2 matt #define RMIXL_DRAM_DTR_RESa __BITS(31,14) 389 1.2 matt #define RMIXL_DRAM_DTR_PARTITION __BITS(13,12) 390 1.2 matt #define RMIXL_DRAM_DTR_RESb __BITS(11,10) 391 1.2 matt #define RMIXL_DRAM_DTR_DIVISIONS __BITS(9,8) 392 1.2 matt #define RMIXL_DRAM_DTR_RESc __BITS(7,6) 393 1.2 matt #define RMIXL_DRAM_DTR_POSITION __BITS(5,0) 394 1.2 matt #define RMIXL_DRAM_DTR_RESV \ 395 1.2 matt (RMIXL_DRAM_DTR_RESa|RMIXL_DRAM_DTR_RESb|RMIXL_DRAM_DTR_RESc) 396 1.2 matt 397 1.2 matt /* 398 1.2 matt * RMIXL_SBC_DRAM_BRIDGE_CFG bit defines 399 1.2 matt */ 400 1.2 matt #define RMIXL_DRAM_CFG_RESa __BITS(31,13) 401 1.2 matt #define RMIXL_DRAM_CFG_CHANNEL_MODE __BIT(12) 402 1.2 matt #define RMIXL_DRAM_CFG_RESb __BIT(11) 403 1.2 matt #define RMIXL_DRAM_CFG_INTERLEAVE_MODE __BITS(10,8) 404 1.2 matt #define RMIXL_DRAM_CFG_RESc __BITS(7,5) 405 1.2 matt #define RMIXL_DRAM_CFG_BUS_MODE __BIT(4) 406 1.2 matt #define RMIXL_DRAM_CFG_RESd __BITS(3,2) 407 1.2 matt #define RMIXL_DRAM_CFG_DRAM_MODE __BITS(1,0) /* 1=DDR2 */ 408 1.2 matt 409 1.2 matt /* 410 1.3 matt * RMIXL_SBC_XLR_PCIX_CFG_BAR bit defines 411 1.3 matt */ 412 1.3 matt #define RMIXL_PCIX_CFG_BAR_BASE __BITS(31,17) /* phys address bits 39:25 */ 413 1.3 matt #define RMIXL_PCIX_CFG_BAR_BA_SHIFT (25 - 17) 414 1.3 matt #define RMIXL_PCIX_CFG_BAR_TO_BA(r) \ 415 1.3 matt (((r) & RMIXL_PCIX_CFG_BAR_BASE) << RMIXL_PCIX_CFG_BAR_BA_SHIFT) 416 1.3 matt #define RMIXL_PCIX_CFG_BAR_RESV __BITS(16,1) /* (reserved) */ 417 1.3 matt #define RMIXL_PCIX_CFG_BAR_ENB __BIT(0) /* 1=Enable */ 418 1.3 matt #define RMIXL_PCIX_CFG_SIZE __BIT(25) 419 1.3 matt #define RMIXL_PCIX_CFG_BAR(ba, en) \ 420 1.3 matt ((uint32_t)(((ba) >> (25 - 17)) | ((en) ? RMIXL_PCIX_CFG_BAR_ENB : 0))) 421 1.3 matt 422 1.3 matt /* 423 1.3 matt * RMIXLR_SBC_PCIX_MEM_BAR bit defines 424 1.3 matt */ 425 1.3 matt #define RMIXL_PCIX_MEM_BAR_BASE __BITS(31,16) /* phys address bits 39:24 */ 426 1.3 matt #define RMIXL_PCIX_MEM_BAR_TO_BA(r) \ 427 1.3 matt (((r) & RMIXL_PCIX_MEM_BAR_BASE) << (24 - 16)) 428 1.3 matt #define RMIXL_PCIX_MEM_BAR_MASK __BITS(15,1) /* phys address mask bits 38:24 */ 429 1.3 matt #define RMIXL_PCIX_MEM_BAR_TO_SIZE(r) \ 430 1.3 matt ((((r) & RMIXL_PCIX_MEM_BAR_MASK) + 2) << (24 - 1)) 431 1.3 matt #define RMIXL_PCIX_MEM_BAR_ENB __BIT(0) /* 1=Enable */ 432 1.3 matt #define RMIXL_PCIX_MEM_BAR(ba, en) \ 433 1.3 matt ((uint32_t)(((ba) >> (24 - 16)) | ((en) ? RMIXL_PCIX_MEM_BAR_ENB : 0))) 434 1.3 matt 435 1.3 matt /* 436 1.3 matt * RMIXLR_SBC_PCIX_IO_BAR bit defines 437 1.3 matt */ 438 1.3 matt #define RMIXL_PCIX_IO_BAR_BASE __BITS(31,18) /* phys address bits 39:26 */ 439 1.3 matt #define RMIXL_PCIX_IO_BAR_TO_BA(r) \ 440 1.3 matt (((r) & RMIXL_PCIX_IO_BAR_BASE) << (26 - 18)) 441 1.3 matt #define RMIXL_PCIX_IO_BAR_RESV __BITS(17,7) /* (reserve) */ 442 1.3 matt #define RMIXL_PCIX_IO_BAR_MASK __BITS(6,1) /* phys address mask bits 31:26 */ 443 1.3 matt #define RMIXL_PCIX_IO_BAR_TO_SIZE(r) \ 444 1.3 matt ((((r) & RMIXL_PCIX_IO_BAR_MASK) + 2) << (26 - 1)) 445 1.3 matt #define RMIXL_PCIX_IO_BAR_ENB __BIT(0) /* 1=Enable */ 446 1.3 matt #define RMIXL_PCIX_IO_BAR(ba, en) \ 447 1.3 matt ((uint32_t)(((ba) >> (26 - 18)) | ((en) ? RMIXL_PCIX_IO_BAR_ENB : 0))) 448 1.3 matt 449 1.3 matt /* 450 1.3 matt * RMIXLS_SBC_PCIE_CFG_BAR bit defines 451 1.2 matt */ 452 1.3 matt #define RMIXL_PCIE_CFG_BAR_BASE __BITS(31,17) /* phys address bits 39:25 */ 453 1.2 matt #define RMIXL_PCIE_CFG_BAR_BA_SHIFT (25 - 17) 454 1.2 matt #define RMIXL_PCIE_CFG_BAR_TO_BA(r) \ 455 1.2 matt (((r) & RMIXL_PCIE_CFG_BAR_BASE) << RMIXL_PCIE_CFG_BAR_BA_SHIFT) 456 1.2 matt #define RMIXL_PCIE_CFG_BAR_RESV __BITS(16,1) /* (reserved) */ 457 1.2 matt #define RMIXL_PCIE_CFG_BAR_ENB __BIT(0) /* 1=Enable */ 458 1.2 matt #define RMIXL_PCIE_CFG_SIZE __BIT(25) 459 1.2 matt #define RMIXL_PCIE_CFG_BAR(ba, en) \ 460 1.2 matt ((uint32_t)(((ba) >> (25 - 17)) | ((en) ? RMIXL_PCIE_CFG_BAR_ENB : 0))) 461 1.2 matt 462 1.2 matt /* 463 1.3 matt * RMIXLS_SBC_PCIE_ECFG_BAR bit defines 464 1.2 matt * (PCIe extended config space) 465 1.2 matt */ 466 1.2 matt #define RMIXL_PCIE_ECFG_BAR_BASE __BITS(31,21) /* phys address bits 39:29 */ 467 1.2 matt #define RMIXL_PCIE_ECFG_BAR_BA_SHIFT (29 - 21) 468 1.2 matt #define RMIXL_PCIE_ECFG_BAR_TO_BA(r) \ 469 1.2 matt (((r) & RMIXL_PCIE_ECFG_BAR_BASE) << RMIXL_PCIE_ECFG_BAR_BA_SHIFT) 470 1.2 matt #define RMIXL_PCIE_ECFG_BAR_RESV __BITS(20,1) /* (reserved) */ 471 1.2 matt #define RMIXL_PCIE_ECFG_BAR_ENB __BIT(0) /* 1=Enable */ 472 1.2 matt #define RMIXL_PCIE_ECFG_SIZE __BIT(29) 473 1.2 matt #define RMIXL_PCIE_ECFG_BAR(ba, en) \ 474 1.2 matt ((uint32_t)(((ba) >> (29 - 21)) | ((en) ? RMIXL_PCIE_ECFG_BAR_ENB : 0))) 475 1.2 matt 476 1.2 matt /* 477 1.3 matt * RMIXLS_SBC_PCIE_MEM_BAR bit defines 478 1.2 matt */ 479 1.2 matt #define RMIXL_PCIE_MEM_BAR_BASE __BITS(31,16) /* phys address bits 39:24 */ 480 1.2 matt #define RMIXL_PCIE_MEM_BAR_TO_BA(r) \ 481 1.2 matt (((r) & RMIXL_PCIE_MEM_BAR_BASE) << (24 - 16)) 482 1.2 matt #define RMIXL_PCIE_MEM_BAR_MASK __BITS(15,1) /* phys address mask bits 38:24 */ 483 1.2 matt #define RMIXL_PCIE_MEM_BAR_TO_SIZE(r) \ 484 1.2 matt ((((r) & RMIXL_PCIE_MEM_BAR_MASK) + 2) << (24 - 1)) 485 1.2 matt #define RMIXL_PCIE_MEM_BAR_ENB __BIT(0) /* 1=Enable */ 486 1.2 matt #define RMIXL_PCIE_MEM_BAR(ba, en) \ 487 1.2 matt ((uint32_t)(((ba) >> (24 - 16)) | ((en) ? RMIXL_PCIE_MEM_BAR_ENB : 0))) 488 1.2 matt 489 1.2 matt /* 490 1.3 matt * RMIXLS_SBC_PCIE_IO_BAR bit defines 491 1.2 matt */ 492 1.2 matt #define RMIXL_PCIE_IO_BAR_BASE __BITS(31,18) /* phys address bits 39:26 */ 493 1.2 matt #define RMIXL_PCIE_IO_BAR_TO_BA(r) \ 494 1.2 matt (((r) & RMIXL_PCIE_IO_BAR_BASE) << (26 - 18)) 495 1.2 matt #define RMIXL_PCIE_IO_BAR_RESV __BITS(17,7) /* (reserve) */ 496 1.2 matt #define RMIXL_PCIE_IO_BAR_MASK __BITS(6,1) /* phys address mask bits 31:26 */ 497 1.2 matt #define RMIXL_PCIE_IO_BAR_TO_SIZE(r) \ 498 1.2 matt ((((r) & RMIXL_PCIE_IO_BAR_MASK) + 2) << (26 - 1)) 499 1.2 matt #define RMIXL_PCIE_IO_BAR_ENB __BIT(0) /* 1=Enable */ 500 1.2 matt #define RMIXL_PCIE_IO_BAR(ba, en) \ 501 1.2 matt ((uint32_t)(((ba) >> (26 - 18)) | ((en) ? RMIXL_PCIE_IO_BAR_ENB : 0))) 502 1.2 matt 503 1.2 matt 504 1.2 matt /* 505 1.2 matt * Programmable Interrupt Controller registers 506 1.2 matt * the Programming Reference Manual table 10.4 507 1.2 matt * lists "Reg ID" values not offsets 508 1.2 matt * Offsets are relative to RMIXL_IO_DEV_BRIDGE 509 1.2 matt */ 510 1.2 matt #define RMIXL_PIC_CONTROL _RMIXL_OFFSET(0x0) 511 1.2 matt #define RMIXL_PIC_IPIBASE _RMIXL_OFFSET(0x4) 512 1.2 matt #define RMIXL_PIC_INTRACK _RMIXL_OFFSET(0x6) 513 1.2 matt #define RMIXL_PIC_WATCHdOGMAXVALUE0 _RMIXL_OFFSET(0x8) 514 1.2 matt #define RMIXL_PIC_WATCHDOGMAXVALUE1 _RMIXL_OFFSET(0x9) 515 1.2 matt #define RMIXL_PIC_WATCHDOGMASK0 _RMIXL_OFFSET(0xa) 516 1.2 matt #define RMIXL_PIC_WATCHDOGMASK1 _RMIXL_OFFSET(0xb) 517 1.2 matt #define RMIXL_PIC_WATCHDOGHEARTBEAT0 _RMIXL_OFFSET(0xc) 518 1.2 matt #define RMIXL_PIC_WATCHDOGHEARTBEAT1 _RMIXL_OFFSET(0xd) 519 1.2 matt #define RMIXL_PIC_IRTENTRYC0(n) _RMIXL_OFFSET(0x40 + (n)) /* 0<=n<=31 */ 520 1.2 matt #define RMIXL_PIC_IRTENTRYC1(n) _RMIXL_OFFSET(0x80 + (n)) /* 0<=n<=31 */ 521 1.2 matt #define RMIXL_PIC_SYSTMRMAXVALC0(n) _RMIXL_OFFSET(0x100 + (n)) /* 0<=n<=7 */ 522 1.2 matt #define RMIXL_PIC_SYSTMRMAXVALC1(n) _RMIXL_OFFSET(0x110 + (n)) /* 0<=n<=7 */ 523 1.2 matt #define RMIXL_PIC_SYSTMRC0(n) _RMIXL_OFFSET(0x120 + (n)) /* 0<=n<=7 */ 524 1.2 matt #define RMIXL_PIC_SYSTMRC1(n) _RMIXL_OFFSET(0x130 + (n)) /* 0<=n<=7 */ 525 1.2 matt 526 1.2 matt /* 527 1.2 matt * RMIXL_PIC_CONTROL bits 528 1.2 matt */ 529 1.2 matt #define RMIXL_PIC_CONTROL_WATCHDOG_ENB __BIT(0) 530 1.2 matt #define RMIXL_PIC_CONTROL_GEN_NMI __BITS(2,1) /* do NMI after n WDog irpts */ 531 1.2 matt #define RMIXL_PIC_CONTROL_GEN_NMIn(n) (((n) << 1) & RMIXL_PIC_CONTROL_GEN_NMI) 532 1.2 matt #define RMIXL_PIC_CONTROL_RESa __BITS(7,3) 533 1.2 matt #define RMIXL_PIC_CONTROL_TIMER_ENB __BITS(15,8) /* per-Timer enable bits */ 534 1.3 matt #define RMIXL_PIC_CONTROL_TIMER_ENBn(n) ((1 << (8 + (n))) & RMIXL_PIC_CONTROL_TIMER_ENB) 535 1.2 matt #define RMIXL_PIC_CONTROL_RESb __BITS(31,16) 536 1.2 matt #define RMIXL_PIC_CONTROL_RESV \ 537 1.2 matt (RMIXL_PIC_CONTROL_RESa|RMIXL_PIC_CONTROL_RESb) 538 1.2 matt 539 1.2 matt /* 540 1.2 matt * RMIXL_PIC_IPIBASE bits 541 1.2 matt */ 542 1.2 matt #define RMIXL_PIC_IPIBASE_VECTORNUM __BITS(5,0) 543 1.2 matt #define RMIXL_PIC_IPIBASE_RESa __BIT(6) /* undocumented bit */ 544 1.2 matt #define RMIXL_PIC_IPIBASE_BCAST __BIT(7) 545 1.2 matt #define RMIXL_PIC_IPIBASE_NMI __BIT(8) 546 1.2 matt #define RMIXL_PIC_IPIBASE_ID __BITS(31,16) 547 1.2 matt #define RMIXL_PIC_IPIBASE_ID_RESb __BITS(31,23) 548 1.3 matt #define RMIXL_PIC_IPIBASE_ID_CORE __BITS(22,20) /* Physical CPU ID */ 549 1.3 matt #define RMIXL_PIC_IPIBASE_ID_CORE_SHIFT 20 550 1.2 matt #define RMIXL_PIC_IPIBASE_ID_RESc __BITS(19,18) 551 1.3 matt #define RMIXL_PIC_IPIBASE_ID_THREAD __BITS(17,16) /* Thread ID */ 552 1.3 matt #define RMIXL_PIC_IPIBASE_ID_THREAD_SHIFT 16 553 1.2 matt #define RMIXL_PIC_IPIBASE_ID_RESV \ 554 1.2 matt (RMIXL_PIC_IPIBASE_ID_RESa|RMIXL_PIC_IPIBASE_ID_RESb \ 555 1.2 matt |RMIXL_PIC_IPIBASE_ID_RESc) 556 1.2 matt 557 1.2 matt /* 558 1.2 matt * RMIXL_PIC_IRTENTRYC0 bits 559 1.2 matt * IRT Entry low word 560 1.2 matt */ 561 1.2 matt #define RMIXL_PIC_IRTENTRYC0_TMASK __BITS(7,0) /* Thread Mask */ 562 1.2 matt #define RMIXL_PIC_IRTENTRYC0_RESa __BITS(3,2) /* write as 0 */ 563 1.2 matt #define RMIXL_PIC_IRTENTRYC0_RESb __BITS(31,8) /* write as 0 */ 564 1.2 matt #define RMIXL_PIC_IRTENTRYC0_RESV \ 565 1.2 matt (RMIXL_PIC_IRTENTRYC0_RESa | RMIXL_PIC_IRTENTRYC0_RESb) 566 1.2 matt 567 1.2 matt /* 568 1.2 matt * RMIXL_PIC_IRTENTRYC1 bits 569 1.2 matt * IRT Entry high word 570 1.2 matt */ 571 1.2 matt #define RMIXL_PIC_IRTENTRYC1_INTVEC __BITS(5,0) /* maps to bit# in CPU's EIRR */ 572 1.2 matt #define RMIXL_PIC_IRTENTRYC1_GL __BIT(6) /* 0=Global; 1=Local */ 573 1.2 matt #define RMIXL_PIC_IRTENTRYC1_NMI __BIT(7) /* 0=Maskable; 1=NMI */ 574 1.2 matt #define RMIXL_PIC_IRTENTRYC1_RESV __BITS(28,8) 575 1.2 matt #define RMIXL_PIC_IRTENTRYC1_P __BIT(29) /* 0=Rising/High; 1=Falling/Low */ 576 1.2 matt #define RMIXL_PIC_IRTENTRYC1_TRG __BIT(30) /* 0=Edge; 1=Level */ 577 1.2 matt #define RMIXL_PIC_IRTENTRYC1_VALID __BIT(31) /* 0=Invalid; 1=Valid IRT Entry */ 578 1.2 matt 579 1.2 matt 580 1.2 matt /* 581 1.2 matt * GPIO Controller registers 582 1.4 cliff * bit number is same as GPIO pin number for the GPIO masks below 583 1.2 matt */ 584 1.2 matt 585 1.4 cliff #define RMIXL_GPIO_NSIGNALS 25 /* 25 GPIO signals supported in HW */ 586 1.4 cliff 587 1.2 matt /* GPIO Signal Registers */ 588 1.2 matt #define RMIXL_GPIO_INT_ENB _RMIXL_OFFSET(0x0) /* Interrupt Enable register */ 589 1.2 matt #define RMIXL_GPIO_INT_INV _RMIXL_OFFSET(0x1) /* Interrupt Inversion register */ 590 1.2 matt #define RMIXL_GPIO_IO_DIR _RMIXL_OFFSET(0x2) /* I/O Direction register */ 591 1.2 matt #define RMIXL_GPIO_OUTPUT _RMIXL_OFFSET(0x3) /* Output Write register */ 592 1.4 cliff #define RMIXL_GPIO_INPUT _RMIXL_OFFSET(0x4) /* Intput Read register *//* ro */ 593 1.4 cliff #define RMIXL_GPIO_INT_CLR _RMIXL_OFFSET(0x5) /* Interrupt Clear register */ 594 1.4 cliff #define RMIXL_GPIO_INT_STS _RMIXL_OFFSET(0x6) /* Interrupt Status register *//* ro */ 595 1.2 matt #define RMIXL_GPIO_INT_TYP _RMIXL_OFFSET(0x7) /* Interrupt Type register */ 596 1.4 cliff #define RMIXL_GPIO_RESET _RMIXL_OFFSET(0x8) /* XLR/XLS Soft Reset register */ 597 1.4 cliff 598 1.4 cliff 599 1.4 cliff /* 600 1.4 cliff * common GPIO bit masks 601 1.4 cliff */ 602 1.4 cliff #define RMIXL_GPIO_PGM_MASK (__BITS(13,0) | __BITS(22,20) | __BIT(24)) /* programmable pins */ 603 1.4 cliff #define RMIXL_GPIO_INTR_MASK (__BITS(13,0) | __BITS(24,20)) /* intr-capable pins */ 604 1.4 cliff 605 1.4 cliff /* 606 1.4 cliff * never-programmable fixed-function GPIO signals 607 1.4 cliff * bit number is same as GPIO pin 608 1.4 cliff */ 609 1.4 cliff #define RMIXL_GPIO_FLASH_CPUID __BITS(16,14) /* Flash CPU ID, output only */ 610 1.4 cliff #define RMIXL_GPIO_FLASH_CPUID_SHFT 14 611 1.4 cliff #define RMIXL_GPIO_FLASH_RDY __BIT(17) /* Flash memory ready, input only */ 612 1.4 cliff #define RMIXL_GPIO_FLASH_ADV __BIT(18) /* Flash memory address valid, output only */ 613 1.4 cliff #define RMIXL_GPIO_FLASH_RESET_N __BIT(19) /* Flash memory reset, output only */ 614 1.4 cliff #define RMIXL_GPIO_THERMAL_INTRPT __BIT(23) /* Thermal interrupt, interrupt only */ 615 1.4 cliff 616 1.4 cliff /* 617 1.4 cliff * RMIXL_GPIO_INT_ENB bits 618 1.4 cliff */ 619 1.4 cliff #define RMIXL_GPIO_INT_ENB_MASK RMIXL_GPIO_INTR_MASK 620 1.4 cliff 621 1.4 cliff /* 622 1.4 cliff * RMIXL_GPIO_INT_INV bits 623 1.4 cliff * inversion control is possible only on the programmable pins 624 1.4 cliff */ 625 1.4 cliff #define RMIXL_GPIO_INT_INV_MASK RMIXL_GPIO_PGM_MASK 626 1.4 cliff 627 1.4 cliff /* 628 1.4 cliff * RMIXL_GPIO_IO_DIR bits 629 1.4 cliff * direction control is possible only on the programmable pins 630 1.4 cliff */ 631 1.4 cliff #define RMIXL_GPIO_IO_DIR_MASK RMIXL_GPIO_PGM_MASK 632 1.4 cliff 633 1.4 cliff /* 634 1.4 cliff * RMIXL_GPIO_OUTPUT bits 635 1.4 cliff * output is possible only on the programmable pins and fixed-function outputs 636 1.4 cliff */ 637 1.4 cliff #define RMIXL_GPIO_OUTPUT_MASK (RMIXL_GPIO_PGM_MASK \ 638 1.4 cliff | RMIXL_GPIO_FLASH_ADV \ 639 1.4 cliff | RMIXL_GPIO_FLASH_RESET_N) 640 1.4 cliff 641 1.4 cliff /* 642 1.4 cliff * RMIXL_GPIO_INPUT bits 643 1.4 cliff * input is possible only on the programmable pins and fixed-function inputs & interrupts 644 1.4 cliff */ 645 1.4 cliff #define RMIXL_GPIO_INPUT_MASK (RMIXL_GPIO_PGM_MASK \ 646 1.4 cliff | RMIXL_GPIO_FLASH_RDY \ 647 1.4 cliff | RMIXL_GPIO_THERMAL_INTRPT) 648 1.4 cliff 649 1.4 cliff /* 650 1.4 cliff * RMIXL_GPIO_INT_CLR bits 651 1.4 cliff */ 652 1.4 cliff #define RMIXL_GPIO_INT_CLR_MASK RMIXL_GPIO_INTR_MASK 653 1.4 cliff 654 1.4 cliff /* 655 1.4 cliff * RMIXL_GPIO_INT_STS bits 656 1.4 cliff */ 657 1.4 cliff #define RMIXL_GPIO_INT_STS_INT_HI_L __BIT(25) /* INT_HI_L (input) requested */ 658 1.4 cliff #define RMIXL_GPIO_INT_STS_INT_LO_L __BIT(26) /* INT_LO_L (input) requested */ 659 1.4 cliff #define RMIXL_GPIO_INT_STS_MASK (RMIXL_GPIO_INTR_MASK \ 660 1.4 cliff | RMIXL_GPIO_INT_STS_INT_LO_L \ 661 1.4 cliff | RMIXL_GPIO_INT_STS_INT_HI_L) 662 1.4 cliff 663 1.4 cliff /* 664 1.4 cliff * RMIXL_GPIO_INT_TYP bits 665 1.4 cliff * 0=Edge, 1=Level 666 1.4 cliff */ 667 1.4 cliff #define RMIXL_GPIO_INT_TYP_MASK RMIXL_GPIO_INTR_MASK 668 1.2 matt 669 1.3 matt /* 670 1.3 matt * RMIXL_GPIO_RESET bits 671 1.3 matt */ 672 1.3 matt #define RMIXL_GPIO_RESET_RESV __BITS(31,1) 673 1.3 matt #define RMIXL_GPIO_RESET_RESET __BIT(0) 674 1.3 matt 675 1.3 matt 676 1.2 matt /* GPIO System Control Registers */ 677 1.2 matt #define RMIXL_GPIO_RESET_CFG _RMIXL_OFFSET(0x15) /* Reset Configuration register */ 678 1.2 matt #define RMIXL_GPIO_THERMAL_CSR _RMIXL_OFFSET(0x16) /* Thermal Control/Status register */ 679 1.2 matt #define RMIXL_GPIO_THERMAL_SHFT _RMIXL_OFFSET(0x17) /* Thermal Shift register */ 680 1.2 matt #define RMIXL_GPIO_BIST_ALL_STS _RMIXL_OFFSET(0x18) /* BIST All Status register */ 681 1.2 matt #define RMIXL_GPIO_BIST_EACH_STS _RMIXL_OFFSET(0x19) /* BIST Each Status register */ 682 1.2 matt #define RMIXL_GPIO_SGMII_0_3_PHY_CTL _RMIXL_OFFSET(0x20) /* SGMII #0..3 PHY Control register */ 683 1.2 matt #define RMIXL_GPIO_AUI_0_PHY_CTL _RMIXL_OFFSET(0x20) /* AUI port#0 PHY Control register */ 684 1.2 matt #define RMIXL_GPIO_SGMII_4_7_PLL_CTL _RMIXL_OFFSET(0x21) /* SGMII #4..7 PLL Control register */ 685 1.2 matt #define RMIXL_GPIO_AUI_1_PLL_CTL _RMIXL_OFFSET(0x21) /* AUI port#1 PLL Control register */ 686 1.2 matt #define RMIXL_GPIO_SGMII_4_7_PHY_CTL _RMIXL_OFFSET(0x22) /* SGMII #4..7 PHY Control register */ 687 1.2 matt #define RMIXL_GPIO_AUI_1_PHY_CTL _RMIXL_OFFSET(0x22) /* AUI port#1 PHY Control register */ 688 1.2 matt #define RMIXL_GPIO_INT_MAP _RMIXL_OFFSET(0x25) /* Interrupt Map to PIC, 0=int14, 1=int30 */ 689 1.2 matt #define RMIXL_GPIO_EXT_INT _RMIXL_OFFSET(0x26) /* External Interrupt control register */ 690 1.2 matt #define RMIXL_GPIO_CPU_RST _RMIXL_OFFSET(0x28) /* CPU Reset control register */ 691 1.2 matt #define RMIXL_GPIO_LOW_PWR_DIS _RMIXL_OFFSET(0x29) /* Low Power Dissipation register */ 692 1.2 matt #define RMIXL_GPIO_RANDOM _RMIXL_OFFSET(0x2b) /* Low Power Dissipation register */ 693 1.2 matt #define RMIXL_GPIO_CPU_CLK_DIS _RMIXL_OFFSET(0x2d) /* CPU Clock Disable register */ 694 1.2 matt 695 1.2 matt /* 696 1.3 matt * RMIXL_GPIO_RESET_CFG bits 697 1.3 matt */ 698 1.3 matt #define RMIXL_GPIO_RESET_CFG_RESa __BITS(31,28) 699 1.3 matt #define RMIXL_GPIO_RESET_CFG_PCIE_SRIO_SEL __BITS(27,26) /* PCIe or SRIO Select: 700 1.3 matt * 00 = PCIe selected, SRIO not available 701 1.3 matt * 01 = SRIO selected, 1.25 Gbaud (1.0 Gbps) 702 1.3 matt * 10 = SRIO selected, 2.25 Gbaud (2.0 Gbps) 703 1.3 matt * 11 = SRIO selected, 3.125 Gbaud (2.5 Gbps) 704 1.3 matt */ 705 1.3 matt #define RMIXL_GPIO_RESET_CFG_XAUI_PORT1_SEL __BIT(25) /* XAUI Port 1 Select: 706 1.3 matt * 0 = Disabled - Port is SGMII ports 4-7 707 1.3 matt * 1 = Enabled - Port is 4-lane XAUI Port 1 708 1.3 matt */ 709 1.3 matt #define RMIXL_GPIO_RESET_CFG_XAUI_PORT0_SEL __BIT(24) /* XAUI Port 0 Select: 710 1.3 matt * 0 = Disabled - Port is SGMII ports 0-3 711 1.3 matt * 1 = Enabled - Port is 4-lane XAUI Port 0 712 1.3 matt */ 713 1.3 matt #define RMIXL_GPIO_RESET_CFG_RESb __BIT(23) 714 1.3 matt #define RMIXL_GPIO_RESET_CFG_USB_DEV __BIT(22) /* USB Device: 715 1.3 matt * 0 = Device Mode 716 1.3 matt * 1 = Host Mode 717 1.3 matt */ 718 1.3 matt #define RMIXL_GPIO_RESET_CFG_PCIE_CFG __BITS(21,20) /* PCIe or SRIO configuration */ 719 1.3 matt #define RMIXL_GPIO_RESET_CFG_FLASH33_EN __BIT(19) /* Flash 33 MHZ Enable: 720 1.3 matt * 0 = 66.67 MHz 721 1.3 matt * 1 = 33.33 MHz 722 1.3 matt */ 723 1.3 matt #define RMIXL_GPIO_RESET_CFG_BIST_DIAG_EN __BIT(18) /* BIST Diagnostics enable */ 724 1.3 matt #define RMIXL_GPIO_RESET_CFG_BIST_RUN_EN __BIT(18) /* BIST Run enable */ 725 1.4 cliff #define RMIXL_GPIO_RESET_CFG_BOOT_NAND __BIT(16) /* Enable boot from NAND Flash */ 726 1.3 matt #define RMIXL_GPIO_RESET_CFG_BOOT_PCMCIA __BIT(15) /* Enable boot from PCMCIA */ 727 1.3 matt #define RMIXL_GPIO_RESET_CFG_FLASH_CFG __BIT(14) /* Flash 32-bit Data Configuration: 728 1.3 matt * 0 = 32-bit address / 16-bit data 729 1.3 matt * 1 = 32-bit address / 32-bit data 730 1.3 matt */ 731 1.3 matt #define RMIXL_GPIO_RESET_CFG_PCMCIA_EN __BIT(13) /* PCMCIA Enable Status */ 732 1.3 matt #define RMIXL_GPIO_RESET_CFG_PARITY_EN __BIT(12) /* Parity Enable Status */ 733 1.3 matt #define RMIXL_GPIO_RESET_CFG_BIGEND __BIT(11) /* Big Endian Mode Enable Status */ 734 1.3 matt #define RMIXL_GPIO_RESET_CFG_PLL1_OUT_DIV __BITS(10,8) /* PLL1 (Core PLL) Output Divider */ 735 1.3 matt #define RMIXL_GPIO_RESET_CFG_PLL1_FB_DIV __BITS(7,0) /* PLL1 Feedback Divider */ 736 1.3 matt 737 1.3 matt /* 738 1.4 cliff * RMIXL_GPIO_EXT_INT bits 739 1.4 cliff */ 740 1.4 cliff #define RMIXL_GPIO_EXT_INT_RESV __BITS(31,4) 741 1.4 cliff #define RMIXL_GPIO_EXT_INT_HI_MASK __BIT(3) /* mask (input) INT_HI_L */ 742 1.4 cliff #define RMIXL_GPIO_EXT_INT_LO_MASK __BIT(2) /* mask (input) INT_HI_L */ 743 1.4 cliff #define RMIXL_GPIO_EXT_INT_HI_CTL __BIT(1) /* generate (output) INT_HI_L */ 744 1.4 cliff #define RMIXL_GPIO_EXT_INT_LO_CTL __BIT(0) /* generate (output) INT_LO_L */ 745 1.4 cliff 746 1.4 cliff /* 747 1.3 matt * RMIXL_GPIO_LOW_PWR_DIS bits 748 1.3 matt * except as noted, all bits are: 749 1.3 matt * 0 = feature enable (default) 750 1.3 matt * 1 = feature disable 751 1.3 matt */ 752 1.3 matt /* XXX defines are for XLS6xx, XLS4xx-Lite and XLS4xx Devices */ 753 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_LP __BIT(0) /* Low Power disable */ 754 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_GMAC_QD_0 __BIT(1) /* GMAC Quad 0 (GMAC 0..3) disable */ 755 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_GMAC_QD_1 __BIT(2) /* GMAC Quad 1 (GMAC 4..7) disable */ 756 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_USB __BIT(3) /* USB disable */ 757 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_PCIE __BIT(4) /* PCIE disable */ 758 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_CDE __BIT(5) /* Compression/Decompression Engine disable */ 759 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_DMA __BIT(6) /* DMA Engine disable */ 760 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_SAE __BITS(8,7) /* Security Acceleration Engine disable: 761 1.3 matt * 00 = enable (default) 762 1.3 matt * 01 = reserved 763 1.3 matt * 10 = reserved 764 1.3 matt * 11 = disable 765 1.3 matt */ 766 1.3 matt #define RMIXL_GPIO_LOW_PWR_DIS_RESV __BITS(31,9) 767 1.3 matt 768 1.4 cliff /* 769 1.4 cliff * Peripheral I/O bus (Flash/PCMCIA) controller registers 770 1.4 cliff */ 771 1.4 cliff #define RMIXL_FLASH_NCS 10 /* number of chip selects */ 772 1.4 cliff #define RMIXL_FLASH_CS_BOOT 0 /* CS0 is boot flash */ 773 1.4 cliff #define RMIXL_FLASH_CS_PCMCIA_CF 6 /* CS6 is PCMCIA compact flash */ 774 1.4 cliff #define RMIXL_FLASH_CSBASE_ADDRn(n) _RMIXL_OFFSET(0x00+(n)) /* CSn Base Address reg */ 775 1.4 cliff #define RMIXL_FLASH_CSADDR_MASKn(n) _RMIXL_OFFSET(0x10+(n)) /* CSn Address Mask reg */ 776 1.4 cliff #define RMIXL_FLASH_CSDEV_PARMn(n) _RMIXL_OFFSET(0x20+(n)) /* CSn Device Parameter reg */ 777 1.4 cliff #define RMIXL_FLASH_CSTIME_PARMAn(n) _RMIXL_OFFSET(0x30+(n)) /* CSn Timing Parameters A reg */ 778 1.4 cliff #define RMIXL_FLASH_CSTIME_PARMBn(n) _RMIXL_OFFSET(0x40+(n)) /* CSn Timing Parameters B reg */ 779 1.4 cliff #define RMIXL_FLASH_INT_MASK _RMIXL_OFFSET(0x50) /* Flash Interrupt Mask reg */ 780 1.4 cliff #define RMIXL_FLASH_INT_STATUS _RMIXL_OFFSET(0x60) /* Flash Interrupt Status reg */ 781 1.4 cliff #define RMIXL_FLASH_ERROR_STATUS _RMIXL_OFFSET(0x70) /* Flash Error Status reg */ 782 1.4 cliff #define RMIXL_FLASH_ERROR_ADDR _RMIXL_OFFSET(0x80) /* Flash Error Address reg */ 783 1.4 cliff 784 1.4 cliff /* 785 1.4 cliff * RMIXL_FLASH_CSDEV_PARMn bits 786 1.4 cliff */ 787 1.4 cliff #define RMIXL_FLASH_CSDEV_RESV __BITS(31,16) 788 1.4 cliff #define RMIXL_FLASH_CSDEV_BFN __BIT(15) /* Boot From Nand 789 1.4 cliff * 0=Boot from NOR or 790 1.4 cliff * PCCard Type 1 Flash 791 1.4 cliff * 1=Boot from NAND 792 1.4 cliff */ 793 1.4 cliff #define RMIXL_FLASH_CSDEV_NANDEN __BIT(14) /* NAND Flash Enable 794 1.4 cliff * 0=NOR 795 1.4 cliff * 1=NAND 796 1.4 cliff */ 797 1.4 cliff #define RMIXL_FLASH_CSDEV_ADVTYPE __BIT(13) /* Add Valid Sensing Type 798 1.4 cliff * 0=level 799 1.4 cliff * 1=pulse 800 1.4 cliff */ 801 1.4 cliff #define RMIXL_FLASH_CSDEV_PARITY_TYPE __BIT(12) /* Parity Type 802 1.4 cliff * 0=even 803 1.4 cliff * 1=odd 804 1.4 cliff */ 805 1.4 cliff #define RMIXL_FLASH_CSDEV_PARITY_EN __BIT(11) /* Parity Enable */ 806 1.4 cliff #define RMIXL_FLASH_CSDEV_GENIF_EN __BIT(10) /* Generic PLD/FPGA interface mode 807 1.4 cliff * if this bit is set, then 808 1.4 cliff * GPIO[13:10] cannot be used 809 1.4 cliff * for interrupts 810 1.4 cliff */ 811 1.4 cliff #define RMIXL_FLASH_CSDEV_PCMCIA_EN __BIT(9) /* PCMCIA Interface mode */ 812 1.4 cliff #define RMIXL_FLASH_CSDEV_DWIDTH __BITS(8,7) /* Data Bus Width: 813 1.4 cliff * 00: 8 bit 814 1.4 cliff * 01: 16 bit 815 1.4 cliff * 10: 32 bit 816 1.4 cliff * 11: 8 bit 817 1.4 cliff */ 818 1.4 cliff #define RMIXL_FLASH_CSDEV_DWIDTH_SHFT 7 819 1.4 cliff #define RMIXL_FLASH_CSDEV_MX_ADDR __BIT(6) /* Multiplexed Address 820 1.4 cliff * 0: non-muxed 821 1.4 cliff * AD[31:24] = Data, 822 1.4 cliff * AD[23:0] = Addr 823 1.4 cliff * 1: muxed 824 1.4 cliff * External latch required 825 1.4 cliff */ 826 1.4 cliff #define RMIXL_FLASH_CSDEV_WAIT_POL __BIT(5) /* WAIT polarity 827 1.4 cliff * 0: Active high 828 1.4 cliff * 1: Active low 829 1.4 cliff */ 830 1.4 cliff #define RMIXL_FLASH_CSDEV_WAIT_EN __BIT(4) /* Enable External WAIT Ack mode */ 831 1.4 cliff #define RMIXL_FLASH_CSDEV_BURST __BITS(3,1) /* Burst Length: 832 1.4 cliff * 000: 2x 833 1.4 cliff * 001: 4x 834 1.4 cliff * 010: 8x 835 1.4 cliff * 011: 16x 836 1.4 cliff * 100: 32x 837 1.4 cliff */ 838 1.4 cliff #define RMIXL_FLASH_CSDEV_BURST_SHFT 1 839 1.4 cliff #define RMIXL_FLASH_CSDEV_BURST_EN __BITS(0) /* Burst Enable */ 840 1.4 cliff 841 1.4 cliff 842 1.4 cliff /* 843 1.4 cliff * NAND Flash Memory Control registers 844 1.4 cliff */ 845 1.4 cliff #define RMIXL_NAND_CLEn(n) _RMIXL_OFFSET(0x90+(n)) /* CSn 8-bit CLE command value reg */ 846 1.4 cliff #define RMIXL_NAND_ALEn(n) _RMIXL_OFFSET(0xa0+(n)) /* CSn 8-bit ALE address phase reg */ 847 1.3 matt 848 1.3 matt /* 849 1.2 matt * PCIE Interface Controller registers 850 1.2 matt */ 851 1.2 matt #define RMIXL_PCIE_CTRL1 _RMIXL_OFFSET(0x0) 852 1.2 matt #define RMIXL_PCIE_CTRL2 _RMIXL_OFFSET(0x1) 853 1.2 matt #define RMIXL_PCIE_CTRL3 _RMIXL_OFFSET(0x2) 854 1.2 matt #define RMIXL_PCIE_CTRL4 _RMIXL_OFFSET(0x3) 855 1.2 matt #define RMIXL_PCIE_CTRL _RMIXL_OFFSET(0x4) 856 1.2 matt #define RMIXL_PCIE_IOBM_TIMER _RMIXL_OFFSET(0x5) 857 1.2 matt #define RMIXL_PCIE_MSI_CMD _RMIXL_OFFSET(0x6) 858 1.2 matt #define RMIXL_PCIE_MSI_RESP _RMIXL_OFFSET(0x7) 859 1.2 matt #define RMIXL_PCIE_DWC_CRTL5 _RMIXL_OFFSET(0x8) /* not on XLS408Lite, XLS404Lite */ 860 1.2 matt #define RMIXL_PCIE_DWC_CRTL6 _RMIXL_OFFSET(0x9) /* not on XLS408Lite, XLS404Lite */ 861 1.2 matt #define RMIXL_PCIE_IOBM_SWAP_MEM_BASE _RMIXL_OFFSET(0x10) 862 1.2 matt #define RMIXL_PCIE_IOBM_SWAP_MEM_LIMIT _RMIXL_OFFSET(0x11) 863 1.2 matt #define RMIXL_PCIE_IOBM_SWAP_IO_BASE _RMIXL_OFFSET(0x12) 864 1.2 matt #define RMIXL_PCIE_IOBM_SWAP_IO_LIMIT _RMIXL_OFFSET(0x13) 865 1.2 matt #define RMIXL_PCIE_TRGT_CHRNT_MEM_BASE _RMIXL_OFFSET(0x14) 866 1.2 matt #define RMIXL_PCIE_TRGT_CHRNT_MEM_LIMIT _RMIXL_OFFSET(0x15) 867 1.2 matt #define RMIXL_PCIE_TRGT_L2ALC_MEM_BASE _RMIXL_OFFSET(0x16) 868 1.2 matt #define RMIXL_PCIE_TRGT_L2ALC_MEM_LIMIT _RMIXL_OFFSET(0x17) 869 1.2 matt #define RMIXL_PCIE_TRGT_REX_MEM_BASE _RMIXL_OFFSET(0x18) 870 1.2 matt #define RMIXL_PCIE_TRGT_REX_MEM_LIMIT _RMIXL_OFFSET(0x19) 871 1.2 matt #define RMIXL_PCIE_EP_MEM_BASE _RMIXL_OFFSET(0x1a) 872 1.2 matt #define RMIXL_PCIE_EP_MEM_LIMIT _RMIXL_OFFSET(0x1b) 873 1.2 matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY0 _RMIXL_OFFSET(0x1c) 874 1.2 matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY1 _RMIXL_OFFSET(0x1d) 875 1.2 matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY2 _RMIXL_OFFSET(0x1e) 876 1.2 matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY3 _RMIXL_OFFSET(0x1f) 877 1.2 matt #define RMIXL_PCIE_LINK0_STATE _RMIXL_OFFSET(0x20) 878 1.2 matt #define RMIXL_PCIE_LINK1_STATE _RMIXL_OFFSET(0x21) 879 1.2 matt #define RMIXL_PCIE_IOBM_INT_STATUS _RMIXL_OFFSET(0x22) 880 1.2 matt #define RMIXL_PCIE_IOBM_INT_ENABLE _RMIXL_OFFSET(0x23) 881 1.2 matt #define RMIXL_PCIE_LINK0_MSI_STATUS _RMIXL_OFFSET(0x24) 882 1.2 matt #define RMIXL_PCIE_LINK1_MSI_STATUS _RMIXL_OFFSET(0x25) 883 1.2 matt #define RMIXL_PCIE_LINK0_MSI_ENABLE _RMIXL_OFFSET(0x26) 884 1.2 matt #define RMIXL_PCIE_LINK1_MSI_ENABLE _RMIXL_OFFSET(0x27) 885 1.2 matt #define RMIXL_PCIE_LINK0_INT_STATUS0 _RMIXL_OFFSET(0x28) 886 1.2 matt #define RMIXL_PCIE_LINK1_INT_STATUS0 _RMIXL_OFFSET(0x29) 887 1.2 matt #define RMIXL_PCIE_LINK0_INT_STATUS1 _RMIXL_OFFSET(0x2a) 888 1.2 matt #define RMIXL_PCIE_LINK1_INT_STATUS1 _RMIXL_OFFSET(0x2b) 889 1.2 matt #define RMIXL_PCIE_LINK0_INT_ENABLE0 _RMIXL_OFFSET(0x2c) 890 1.2 matt #define RMIXL_PCIE_LINK1_INT_ENABLE0 _RMIXL_OFFSET(0x2d) 891 1.2 matt #define RMIXL_PCIE_LINK0_INT_ENABLE1 _RMIXL_OFFSET(0x2e) 892 1.2 matt #define RMIXL_PCIE_LINK1_INT_ENABLE1 _RMIXL_OFFSET(0x2f) 893 1.2 matt #define RMIXL_PCIE_PHY_CR_CMD _RMIXL_OFFSET(0x30) 894 1.2 matt #define RMIXL_PCIE_PHY_CR_WR_DATA _RMIXL_OFFSET(0x31) 895 1.2 matt #define RMIXL_PCIE_PHY_CR_RESP _RMIXL_OFFSET(0x32) 896 1.2 matt #define RMIXL_PCIE_PHY_CR_RD_DATA _RMIXL_OFFSET(0x33) 897 1.2 matt #define RMIXL_PCIE_IOBM_ERR_CMD _RMIXL_OFFSET(0x34) 898 1.2 matt #define RMIXL_PCIE_IOBM_ERR_LOWER_ADDR _RMIXL_OFFSET(0x35) 899 1.2 matt #define RMIXL_PCIE_IOBM_ERR_UPPER_ADDR _RMIXL_OFFSET(0x36) 900 1.2 matt #define RMIXL_PCIE_IOBM_ERR_BE _RMIXL_OFFSET(0x37) 901 1.2 matt #define RMIXL_PCIE_LINK2_STATE _RMIXL_OFFSET(0x60) /* not on XLS408Lite, XLS404Lite */ 902 1.2 matt #define RMIXL_PCIE_LINK3_STATE _RMIXL_OFFSET(0x61) /* not on XLS408Lite, XLS404Lite */ 903 1.2 matt #define RMIXL_PCIE_LINK2_MSI_STATUS _RMIXL_OFFSET(0x64) /* not on XLS408Lite, XLS404Lite */ 904 1.2 matt #define RMIXL_PCIE_LINK3_MSI_STATUS _RMIXL_OFFSET(0x65) /* not on XLS408Lite, XLS404Lite */ 905 1.2 matt #define RMIXL_PCIE_LINK2_MSI_ENABLE _RMIXL_OFFSET(0x66) /* not on XLS408Lite, XLS404Lite */ 906 1.2 matt #define RMIXL_PCIE_LINK3_MSI_ENABLE _RMIXL_OFFSET(0x67) /* not on XLS408Lite, XLS404Lite */ 907 1.2 matt #define RMIXL_PCIE_LINK2_INT_STATUS0 _RMIXL_OFFSET(0x68) /* not on XLS408Lite, XLS404Lite */ 908 1.2 matt #define RMIXL_PCIE_LINK3_INT_STATUS0 _RMIXL_OFFSET(0x69) /* not on XLS408Lite, XLS404Lite */ 909 1.2 matt #define RMIXL_PCIE_LINK2_INT_STATUS1 _RMIXL_OFFSET(0x6a) /* not on XLS408Lite, XLS404Lite */ 910 1.2 matt #define RMIXL_PCIE_LINK3_INT_STATUS1 _RMIXL_OFFSET(0x6b) /* not on XLS408Lite, XLS404Lite */ 911 1.2 matt #define RMIXL_PCIE_LINK2_INT_ENABLE0 _RMIXL_OFFSET(0x6c) /* not on XLS408Lite, XLS404Lite */ 912 1.2 matt #define RMIXL_PCIE_LINK3_INT_ENABLE0 _RMIXL_OFFSET(0x6d) /* not on XLS408Lite, XLS404Lite */ 913 1.2 matt #define RMIXL_PCIE_LINK2_INT_ENABLE1 _RMIXL_OFFSET(0x6e) /* not on XLS408Lite, XLS404Lite */ 914 1.2 matt #define RMIXL_PCIE_LINK3_INT_ENABLE1 _RMIXL_OFFSET(0x6f) /* not on XLS408Lite, XLS404Lite */ 915 1.2 matt #define RMIXL_VC0_POSTED_RX_QUEUE_CTRL _RMIXL_OFFSET(0x1d2) 916 1.2 matt #define RMIXL_VC0_POSTED_BUFFER_DEPTH _RMIXL_OFFSET(0x1ea) 917 1.2 matt #define RMIXL_PCIE_MSG_TX_THRESHOLD _RMIXL_OFFSET(0x308) 918 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_0 _RMIXL_OFFSET(0x320) 919 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_1 _RMIXL_OFFSET(0x321) 920 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_2 _RMIXL_OFFSET(0x322) 921 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_3 _RMIXL_OFFSET(0x323) 922 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_4 _RMIXL_OFFSET(0x324) /* not on XLS408Lite, XLS404Lite */ 923 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_5 _RMIXL_OFFSET(0x325) /* not on XLS408Lite, XLS404Lite */ 924 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_6 _RMIXL_OFFSET(0x326) /* not on XLS408Lite, XLS404Lite */ 925 1.2 matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_7 _RMIXL_OFFSET(0x327) /* not on XLS408Lite, XLS404Lite */ 926 1.2 matt #define RMIXL_PCIE_MSG_CREDIT_FIRST _RMIXL_OFFSET(0x380) 927 1.2 matt #define RMIXL_PCIE_MSG_CREDIT_LAST _RMIXL_OFFSET(0x3ff) 928 1.2 matt 929 1.3 matt /* 930 1.3 matt * USB General Interface registers 931 1.3 matt * these are opffset from REGSPACE selected by __BIT(12) == 1 932 1.3 matt * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_B + reg) 933 1.3 matt * see Tables 18-7 and 18-14 in the XLS PRM 934 1.3 matt */ 935 1.3 matt #define RMIXL_USB_GEN_CTRL1 0x00 936 1.3 matt #define RMIXL_USB_GEN_CTRL2 0x04 937 1.3 matt #define RMIXL_USB_GEN_CTRL3 0x08 938 1.3 matt #define RMIXL_USB_IOBM_TIMER 0x0C 939 1.3 matt #define RMIXL_USB_VBUS_TIMER 0x10 940 1.3 matt #define RMIXL_USB_BYTESWAP_EN 0x14 941 1.3 matt #define RMIXL_USB_COHERENT_MEM_BASE 0x40 942 1.3 matt #define RMIXL_USB_COHERENT_MEM_LIMIT 0x44 943 1.3 matt #define RMIXL_USB_L2ALLOC_MEM_BASE 0x48 944 1.3 matt #define RMIXL_USB_L2ALLOC_MEM_LIMIT 0x4C 945 1.3 matt #define RMIXL_USB_READEX_MEM_BASE 0x50 946 1.3 matt #define RMIXL_USB_READEX_MEM_LIMIT 0x54 947 1.3 matt #define RMIXL_USB_PHY_STATUS 0xC0 948 1.3 matt #define RMIXL_USB_INTERRUPT_STATUS 0xC4 949 1.3 matt #define RMIXL_USB_INTERRUPT_ENABLE 0xC8 950 1.3 matt 951 1.3 matt /* 952 1.3 matt * RMIXL_USB_GEN_CTRL1 bits 953 1.3 matt */ 954 1.3 matt #define RMIXL_UG_CTRL1_RESV __BITS(31,2) 955 1.3 matt #define RMIXL_UG_CTRL1_HOST_RST __BIT(1) /* Resets the Host Controller 956 1.3 matt * 0: reset 957 1.3 matt * 1: normal operation 958 1.3 matt */ 959 1.3 matt #define RMIXL_UG_CTRL1_DEV_RST __BIT(0) /* Resets the Device Controller 960 1.3 matt * 0: reset 961 1.3 matt * 1: normal operation 962 1.3 matt */ 963 1.3 matt 964 1.3 matt /* 965 1.3 matt * RMIXL_USB_GEN_CTRL2 bits 966 1.3 matt */ 967 1.3 matt #define RMIXL_UG_CTRL2_RESa __BITS(31,20) 968 1.3 matt #define RMIXL_UG_CTRL2_TX_TUNE_1 __BITS(19,18) /* Port_1 Transmitter Tuning for High-Speed Operation. 969 1.3 matt * 00: ~-4.5% 970 1.3 matt * 01: Design default 971 1.3 matt * 10: ~+4.5% 972 1.3 matt * 11: ~+9% = Recommended Operating setting 973 1.3 matt */ 974 1.3 matt #define RMIXL_UG_CTRL2_TX_TUNE_0 __BITS(17,16) /* Port_0 Transmitter Tuning for High-Speed Operation 975 1.3 matt * 11: Recommended Operating condition 976 1.3 matt */ 977 1.3 matt #define RMIXL_UG_CTRL2_RESb __BIT(15) 978 1.3 matt #define RMIXL_UG_CTRL2_WEAK_PDEN __BIT(14) /* 500kOhm Pull-Down Resistor on D+ and D- Enable */ 979 1.3 matt #define RMIXL_UG_CTRL2_DP_PULLUP_ESD __BIT(13) /* D+ Pull-Up Resistor Enable */ 980 1.3 matt #define RMIXL_UG_CTRL2_ESD_TEST_MODE __BIT(12) /* D+ Pull-Up Resistor Control Select */ 981 1.3 matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_1 \ 982 1.3 matt __BIT(11) /* Port_1 High-Byte Transmit Bit-Stuffing Enable */ 983 1.3 matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_0 \ 984 1.3 matt __BIT(10) /* Port_0 High-Byte Transmit Bit-Stuffing Enable */ 985 1.3 matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_1 \ 986 1.3 matt __BIT(9) /* Port_1 Low-Byte Transmit Bit-Stuffing Enable */ 987 1.3 matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_0 \ 988 1.3 matt __BIT(8) /* Port_0 Low-Byte Transmit Bit-Stuffing Enable */ 989 1.3 matt #define RMIXL_UG_CTRL2_RESc __BITS(7,6) 990 1.3 matt #define RMIXL_UG_CTRL2_LOOPBACK_ENB_1 __BIT(5) /* Port_1 Loopback Test Enable */ 991 1.3 matt #define RMIXL_UG_CTRL2_LOOPBACK_ENB_0 __BIT(4) /* Port_0 Loopback Test Enable */ 992 1.3 matt #define RMIXL_UG_CTRL2_DEVICE_VBUS __BIT(3) /* VBUS detected (Device mode only) */ 993 1.3 matt #define RMIXL_UG_CTRL2_PHY_PORT_RST_1 __BIT(2) /* Resets Port_1 of the PHY 994 1.3 matt * 1: normal operation 995 1.3 matt * 0: reset 996 1.3 matt */ 997 1.3 matt #define RMIXL_UG_CTRL2_PHY_PORT_RST_0 __BIT(1) /* Resets Port_0 of the PHY 998 1.3 matt * 1: normal operation 999 1.3 matt * 0: reset 1000 1.3 matt */ 1001 1.3 matt #define RMIXL_UG_CTRL2_PHY_RST __BIT(0) /* Resets the PHY 1002 1.3 matt * 1: normal operation 1003 1.3 matt * 0: reset 1004 1.3 matt */ 1005 1.3 matt #define RMIXL_UG_CTRL2_RESV \ 1006 1.3 matt (RMIXL_UG_CTRL2_RESa | RMIXL_UG_CTRL2_RESb | RMIXL_UG_CTRL2_RESc) 1007 1.3 matt 1008 1.3 matt 1009 1.3 matt /* 1010 1.3 matt * RMIXL_USB_GEN_CTRL3 bits 1011 1.3 matt */ 1012 1.3 matt #define RMIXL_UG_CTRL3_RESa __BITS(31,11) 1013 1.3 matt #define RMIXL_UG_CTRL3_PREFETCH_SIZE __BITS(10,8) /* The pre-fetch size for a memory read transfer 1014 1.3 matt * between USB Interface and DI station. 1015 1.3 matt * Valid value ranges is from 1 to 4. 1016 1.3 matt */ 1017 1.3 matt #define RMIXL_UG_CTRL3_RESb __BIT(7) 1018 1.3 matt #define RMIXL_UG_CTRL3_DEV_UPPERADDR __BITS(6,1) /* Device controller address space selector */ 1019 1.3 matt #define RMIXL_UG_CTRL3_USB_FLUSH __BIT(0) /* Flush the USB interface */ 1020 1.3 matt 1021 1.3 matt /* 1022 1.3 matt * RMIXL_USB_PHY_STATUS bits 1023 1.3 matt */ 1024 1.3 matt #define RMIXL_UB_PHY_STATUS_RESV __BITS(31,1) 1025 1.3 matt #define RMIXL_UB_PHY_STATUS_VBUS __BIT(0) /* USB VBUS status */ 1026 1.3 matt 1027 1.3 matt /* 1028 1.3 matt * RMIXL_USB_INTERRUPT_STATUS and RMIXL_USB_INTERRUPT_ENABLE bits 1029 1.3 matt */ 1030 1.3 matt #define RMIXL_UB_INTERRUPT_RESV __BITS(31,6) 1031 1.3 matt #define RMIXL_UB_INTERRUPT_FORCE __BIT(5) /* USB force interrupt */ 1032 1.3 matt #define RMIXL_UB_INTERRUPT_PHY __BIT(4) /* USB PHY interrupt */ 1033 1.3 matt #define RMIXL_UB_INTERRUPT_DEV __BIT(3) /* USB Device Controller interrupt */ 1034 1.3 matt #define RMIXL_UB_INTERRUPT_EHCI __BIT(2) /* USB EHCI interrupt */ 1035 1.3 matt #define RMIXL_UB_INTERRUPT_OHCI_1 __BIT(1) /* USB OHCI #1 interrupt */ 1036 1.3 matt #define RMIXL_UB_INTERRUPT_OHCI_0 __BIT(0) /* USB OHCI #0 interrupt */ 1037 1.3 matt #define RMIXL_UB_INTERRUPT_MAX 5 1038 1.3 matt 1039 1.3 matt 1040 1.3 matt /* 1041 1.3 matt * USB Device Controller registers 1042 1.3 matt * these are opffset from REGSPACE selected by __BIT(12) == 0 1043 1.3 matt * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg) 1044 1.3 matt * see Table 18-7 in the XLS PRM 1045 1.3 matt */ 1046 1.3 matt #define RMIXL_USB_UDC_GAHBCFG 0x008 /* UDC Configuration A (UDC_GAHBCFG) */ 1047 1.3 matt #define RMIXL_USB_UDC_GUSBCFG 0x00C /* UDC Configuration B (UDC_GUSBCFG) */ 1048 1.3 matt #define RMIXL_USB_UDC_GRSTCTL 0x010 /* UDC Reset */ 1049 1.3 matt #define RMIXL_USB_UDC_GINTSTS 0x014 /* UDC Interrupt Register */ 1050 1.3 matt #define RMIXL_USB_UDC_GINTMSK 0x018 /* UDC Interrupt Mask Register */ 1051 1.3 matt #define RMIXL_USB_UDC_GRXSTSP 0x020 /* UDC Receive Status Read /Pop Register (Read Only) */ 1052 1.3 matt #define RMIXL_USB_UDC_GRXFSIZ 0x024 /* UDC Receive FIFO Size Register */ 1053 1.3 matt #define RMIXL_USB_UDC_GNPTXFSIZ 0x028 /* UDC Non-periodic Transmit FIFO Size Register */ 1054 1.3 matt #define RMIXL_USB_UDC_GUID 0x03C /* UDC User ID Register (UDC_GUID) */ 1055 1.3 matt #define RMIXL_USB_UDC_GSNPSID 0x040 /* UDC ID Register (Read Only) */ 1056 1.3 matt #define RMIXL_USB_UDC_GHWCFG1 0x044 /* UDC User HW Config1 Register (Read Only) */ 1057 1.3 matt #define RMIXL_USB_UDC_GHWCFG2 0x048 /* UDC User HW Config2 Register (Read Only) */ 1058 1.3 matt #define RMIXL_USB_UDC_GHWCFG3 0x04C /* UDC User HW Config3 Register (Read Only) */ 1059 1.3 matt #define RMIXL_USB_UDC_GHWCFG4 0x050 /* UDC User HW Config4 Register (Read Only) */ 1060 1.3 matt #define RMIXL_USB_UDC_DPTXFSIZ0 0x104 1061 1.3 matt #define RMIXL_USB_UDC_DPTXFSIZ1 0x108 1062 1.3 matt #define RMIXL_USB_UDC_DPTXFSIZ2 0x10c 1063 1.3 matt #define RMIXL_USB_UDC_DPTXFSIZn(n) (0x104 + (4 * (n))) 1064 1.3 matt /* UDC Device IN Endpoint Transmit FIFO-n 1065 1.3 matt Size Registers (UDC_DPTXFSIZn) */ 1066 1.3 matt #define RMIXL_USB_UDC_DCFG 0x800 /* UDC Configuration C */ 1067 1.3 matt #define RMIXL_USB_UDC_DCTL 0x804 /* UDC Control Register */ 1068 1.3 matt #define RMIXL_USB_UDC_DSTS 0x808 /* UDC Status Register (Read Only) */ 1069 1.3 matt #define RMIXL_USB_UDC_DIEPMSK 0x810 /* UDC Device IN Endpoint Common 1070 1.3 matt Interrupt Mask Register (UDC_DIEPMSK) */ 1071 1.3 matt #define RMIXL_USB_UDC_DOEPMSK 0x814 /* UDC Device OUT Endpoint Common Interrupt Mask register */ 1072 1.3 matt #define RMIXL_USB_UDC_DAINT 0x818 /* UDC Device All Endpoints Interrupt Register */ 1073 1.3 matt #define RMIXL_USB_UDC_DAINTMSK 0x81C /* UDC Device All Endpoints Interrupt Mask Register */ 1074 1.3 matt #define RMIXL_USB_UDC_DTKNQR3 0x830 /* Device Threshold Control Register */ 1075 1.3 matt #define RMIXL_USB_UDC_DTKNQR4 0x834 /* Device IN Endpoint FIFO Empty Interrupt Mask Register */ 1076 1.3 matt #define RMIXL_USB_UDC_DIEPCTL 0x900 /* Device Control IN Endpoint 0 Control Register */ 1077 1.3 matt #define RMIXL_USB_UDC_DIEPINT 0x908 /* Device IN Endpoint 0 Interrupt Register */ 1078 1.3 matt #define RMIXL_USB_UDC_DIEPTSIZ 0x910 /* Device IN Endpoint 0 Transfer Size Register */ 1079 1.3 matt #define RMIXL_USB_UDC_DIEPDMA 0x914 /* Device IN Endpoint 0 DMA Address Register */ 1080 1.3 matt #define RMIXL_USB_UDC_DTXFSTS 0x918 /* Device IN Endpoint Transmit FIFO Status Register */ 1081 1.3 matt #define RMIXL_USB_DEV_IN_ENDPT(d,n) (0x920 + ((d) * 0x20) + ((n) * 4)) 1082 1.3 matt /* Device IN Endpoint #d Register #n */ 1083 1.3 matt 1084 1.3 matt /* 1085 1.3 matt * USB Host Controller register base addrs 1086 1.3 matt * these are offset from REGSPACE selected by __BIT(12) == 0 1087 1.3 matt * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg) 1088 1.3 matt * see Table 18-14 in the XLS PRM 1089 1.3 matt * specific Host Controller is selected by __BITS(11,10) 1090 1.3 matt */ 1091 1.3 matt #define RMIXL_USB_HOST_EHCI_BASE 0x000 1092 1.3 matt #define RMIXL_USB_HOST_0HCI0_BASE 0x400 1093 1.3 matt #define RMIXL_USB_HOST_0HCI1_BASE 0x800 1094 1.3 matt #define RMIXL_USB_HOST_RESV 0xc00 1095 1.3 matt #define RMIXL_USB_HOST_MASK 0xc00 1096 1.3 matt 1097 1.3 matt 1098 1.3 matt /* 1099 1.3 matt * FMN non-core station configuration registers 1100 1.3 matt */ 1101 1.3 matt #define RMIXL_FMN_BS_FIRST _RMIXL_OFFSET(0x320) 1102 1.3 matt 1103 1.3 matt /* 1104 1.3 matt * SGMII bucket size regs 1105 1.3 matt */ 1106 1.3 matt #define RMIXL_FMN_BS_SGMII_UNUSED0 _RMIXL_OFFSET(0x320) /* initialize as 0 */ 1107 1.3 matt #define RMIXL_FMN_BS_SGMII_FCB _RMIXL_OFFSET(0x321) /* Free Credit Bucket size */ 1108 1.3 matt #define RMIXL_FMN_BS_SGMII_TX0 _RMIXL_OFFSET(0x322) 1109 1.3 matt #define RMIXL_FMN_BS_SGMII_TX1 _RMIXL_OFFSET(0x323) 1110 1.3 matt #define RMIXL_FMN_BS_SGMII_TX2 _RMIXL_OFFSET(0x324) 1111 1.3 matt #define RMIXL_FMN_BS_SGMII_TX3 _RMIXL_OFFSET(0x325) 1112 1.3 matt #define RMIXL_FMN_BS_SGMII_UNUSED1 _RMIXL_OFFSET(0x326) /* initialize as 0 */ 1113 1.3 matt #define RMIXL_FMN_BS_SGMII_FCB1 _RMIXL_OFFSET(0x327) /* Free Credit Bucket1 size */ 1114 1.3 matt 1115 1.3 matt /* 1116 1.3 matt * SAE bucket size regs 1117 1.3 matt */ 1118 1.3 matt #define RMIXL_FMN_BS_SAE_PIPE0 _RMIXL_OFFSET(0x320) 1119 1.3 matt #define RMIXL_FMN_BS_SAE_RSA_PIPE _RMIXL_OFFSET(0x321) 1120 1.3 matt 1121 1.3 matt /* 1122 1.3 matt * DMA bucket size regs 1123 1.3 matt */ 1124 1.3 matt #define RMIXL_FMN_BS_DMA_CHAN0 _RMIXL_OFFSET(0x320) 1125 1.3 matt #define RMIXL_FMN_BS_DMA_CHAN1 _RMIXL_OFFSET(0x321) 1126 1.3 matt #define RMIXL_FMN_BS_DMA_CHAN2 _RMIXL_OFFSET(0x322) 1127 1.3 matt #define RMIXL_FMN_BS_DMA_CHAN3 _RMIXL_OFFSET(0x323) 1128 1.3 matt 1129 1.3 matt /* 1130 1.3 matt * CDE bucket size regs 1131 1.3 matt */ 1132 1.3 matt #define RMIXL_FMN_BS_CDE_FREE_DESC _RMIXL_OFFSET(0x320) 1133 1.3 matt #define RMIXL_FMN_BS_CDE_COMPDECOMP _RMIXL_OFFSET(0x321) 1134 1.3 matt 1135 1.3 matt /* 1136 1.3 matt * PCIe bucket size regs 1137 1.3 matt */ 1138 1.3 matt #define RMIXL_FMN_BS_PCIE_TX0 _RMIXL_OFFSET(0x320) 1139 1.3 matt #define RMIXL_FMN_BS_PCIE_RX0 _RMIXL_OFFSET(0x321) 1140 1.3 matt #define RMIXL_FMN_BS_PCIE_TX1 _RMIXL_OFFSET(0x322) 1141 1.3 matt #define RMIXL_FMN_BS_PCIE_RX1 _RMIXL_OFFSET(0x323) 1142 1.3 matt #define RMIXL_FMN_BS_PCIE_TX2 _RMIXL_OFFSET(0x324) 1143 1.3 matt #define RMIXL_FMN_BS_PCIE_RX2 _RMIXL_OFFSET(0x325) 1144 1.3 matt #define RMIXL_FMN_BS_PCIE_TX3 _RMIXL_OFFSET(0x326) 1145 1.3 matt #define RMIXL_FMN_BS_PCIE_RX3 _RMIXL_OFFSET(0x327) 1146 1.3 matt 1147 1.3 matt /* 1148 1.3 matt * non-core Credit Counter offsets 1149 1.3 matt */ 1150 1.3 matt #define RMIXL_FMN_CC_FIRST _RMIXL_OFFSET(0x380) 1151 1.3 matt #define RMIXL_FMN_CC_LAST _RMIXL_OFFSET(0x3ff) 1152 1.3 matt 1153 1.3 matt /* 1154 1.3 matt * non-core Credit Counter bit defines 1155 1.3 matt */ 1156 1.3 matt #define RMIXL_FMN_CC_RESV __BITS(31,8) 1157 1.3 matt #define RMIXL_FMN_CC_COUNT __BITS(7,0) 1158 1.3 matt 1159 1.2 matt #endif /* _MIPS_RMI_RMIRMIXLEGS_H_ */ 1160 1.2 matt 1161