rmixlreg.h revision 1.1.2.6 1 1.1.2.6 cliff /* $NetBSD: rmixlreg.h,v 1.1.2.6 2010/01/03 08:37:07 cliff Exp $ */
2 1.1.2.1 cliff
3 1.1.2.1 cliff /*-
4 1.1.2.1 cliff * Copyright (c) 2009 The NetBSD Foundation, Inc.
5 1.1.2.1 cliff * All rights reserved.
6 1.1.2.1 cliff *
7 1.1.2.1 cliff * This code is derived from software contributed to The NetBSD Foundation
8 1.1.2.5 cliff * by Cliff Neighbors
9 1.1.2.1 cliff *
10 1.1.2.1 cliff * Redistribution and use in source and binary forms, with or without
11 1.1.2.1 cliff * modification, are permitted provided that the following conditions
12 1.1.2.1 cliff * are met:
13 1.1.2.1 cliff * 1. Redistributions of source code must retain the above copyright
14 1.1.2.1 cliff * notice, this list of conditions and the following disclaimer.
15 1.1.2.1 cliff * 2. Redistributions in binary form must reproduce the above copyright
16 1.1.2.1 cliff * notice, this list of conditions and the following disclaimer in the
17 1.1.2.1 cliff * documentation and/or other materials provided with the distribution.
18 1.1.2.1 cliff *
19 1.1.2.1 cliff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1.2.1 cliff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1.2.1 cliff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1.2.1 cliff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1.2.1 cliff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1.2.1 cliff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1.2.1 cliff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1.2.1 cliff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1.2.1 cliff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1.2.1 cliff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1.2.1 cliff * POSSIBILITY OF SUCH DAMAGE.
30 1.1.2.1 cliff */
31 1.1.2.1 cliff
32 1.1.2.1 cliff
33 1.1.2.1 cliff #ifndef _MIPS_RMI_RMIXLREGS_H_
34 1.1.2.1 cliff #define _MIPS_RMI_RMIXLREGS_H_
35 1.1.2.1 cliff
36 1.1.2.4 cliff #include <sys/endian.h>
37 1.1.2.4 cliff
38 1.1.2.4 cliff /*
39 1.1.2.4 cliff * on chip I/O register byte order is
40 1.1.2.4 cliff * BIG ENDIAN regardless of code model
41 1.1.2.4 cliff */
42 1.1.2.4 cliff #define RMIXL_IOREG_VADDR(o) \
43 1.1.2.4 cliff (volatile uint32_t *)MIPS_PHYS_TO_KSEG1( \
44 1.1.2.4 cliff rmixl_configuration.rc_io_pbase + (o))
45 1.1.2.4 cliff #define RMIXL_IOREG_READ(o) be32toh(*RMIXL_IOREG_VADDR(o))
46 1.1.2.4 cliff #define RMIXL_IOREG_WRITE(o,v) *RMIXL_IOREG_VADDR(o) = htobe32(v)
47 1.1.2.4 cliff
48 1.1.2.4 cliff
49 1.1.2.1 cliff /*
50 1.1.2.1 cliff * RMIXL Coprocessor 2 registers:
51 1.1.2.1 cliff */
52 1.1.2.1 cliff #ifdef _LOCORE
53 1.1.2.1 cliff #define _(n) __CONCAT($,n)
54 1.1.2.1 cliff #else
55 1.1.2.1 cliff #define _(n) n
56 1.1.2.1 cliff #endif
57 1.1.2.1 cliff /* #sels --------------+ */
58 1.1.2.1 cliff /* #regs -----------+ | */
59 1.1.2.1 cliff /* What: #bits --+ | | */
60 1.1.2.1 cliff /* v v v */
61 1.1.2.1 cliff #define RMIXL_COP_2_TXBUF _(0) /* Transmit Buffers 64 [1][4] */
62 1.1.2.1 cliff #define RMIXL_COP_2_RXBUF _(1) /* Receive Buffers 64 [1][4] */
63 1.1.2.1 cliff #define RMIXL_COP_2_MSG_STS _(2) /* Mesage Status 32 [1][2] */
64 1.1.2.1 cliff #define RMIXL_COP_2_MSG_CFG _(3) /* MEssage Config 32 [1][2] */
65 1.1.2.1 cliff #define RMIXL_COP_2_MSG_BSZ _(4) /* Message Bucket Size 32 [1][8] */
66 1.1.2.1 cliff #define RMIXL_COP_2_CREDITS _(16) /* Credit Counters 32 [16][8] */
67 1.1.2.1 cliff
68 1.1.2.1 cliff /* CP2 bit defines TBD */
69 1.1.2.1 cliff
70 1.1.2.1 cliff /*
71 1.1.2.1 cliff * RMIXL Processor Control Register addresses
72 1.1.2.1 cliff * - Offset in bits 7..0
73 1.1.2.1 cliff * - BlockID in bits 15..8
74 1.1.2.1 cliff */
75 1.1.2.1 cliff #define RMIXL_PCR_THREADEN 0x0000
76 1.1.2.1 cliff #define RMIXL_PCR_SOFTWARE_SLEEP 0x0001
77 1.1.2.1 cliff #define RMIXL_PCR_SCHEDULING 0x0002
78 1.1.2.1 cliff #define RMIXL_PCR_SCHEDULING_COUNTERS 0x0003
79 1.1.2.1 cliff #define RMIXL_PCR_BHRPM 0x0004
80 1.1.2.1 cliff #define RMIXL_PCR_IFU_DEFEATURE 0x0006
81 1.1.2.1 cliff #define RMIXL_PCR_ICU_DEFEATURE 0x0100
82 1.1.2.1 cliff #define RMIXL_PCR_ICU_ERROR_LOGGING 0x0101
83 1.1.2.1 cliff #define RMIXL_PCR_ICU_DEBUG_ACCESS_ADDR 0x0102
84 1.1.2.1 cliff #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATALO 0x0103
85 1.1.2.1 cliff #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATAHI 0x0104
86 1.1.2.1 cliff #define RMIXL_PCR_ICU_SAMPLING_LFSR 0x0105
87 1.1.2.1 cliff #define RMIXL_PCR_ICU_SAMPLING_PC 0x0106
88 1.1.2.1 cliff #define RMIXL_PCR_ICU_SAMPLING_SETUP 0x0107
89 1.1.2.1 cliff #define RMIXL_PCR_ICU_SAMPLING_TIMER 0x0108
90 1.1.2.1 cliff #define RMIXL_PCR_ICU_SAMPLING_PC_UPPER 0x0109
91 1.1.2.1 cliff #define RMIXL_PCR_IEU_DEFEATURE 0x0200
92 1.1.2.1 cliff #define RMIXL_PCR_TARGET_PC_REGISTER 0x0207
93 1.1.2.1 cliff #define RMIXL_PCR_L1D_CONFIG0 0x0300
94 1.1.2.1 cliff #define RMIXL_PCR_L1D_CONFIG1 0x0301
95 1.1.2.1 cliff #define RMIXL_PCR_L1D_CONFIG2 0x0302
96 1.1.2.1 cliff #define RMIXL_PCR_L1D_CONFIG3 0x0303
97 1.1.2.1 cliff #define RMIXL_PCR_L1D_CONFIG4 0x0304
98 1.1.2.1 cliff #define RMIXL_PCR_L1D_STATUS 0x0305
99 1.1.2.1 cliff #define RMIXL_PCR_L1D_DEFEATURE 0x0306
100 1.1.2.1 cliff #define RMIXL_PCR_L1D_DEBUG0 0x0307
101 1.1.2.1 cliff #define RMIXL_PCR_L1D_DEBUG1 0x0308
102 1.1.2.1 cliff #define RMIXL_PCR_L1D_CACHE_ERROR_LOG 0x0309
103 1.1.2.1 cliff #define RMIXL_PCR_L1D_CACHE_ERROR_OVF_LO 0x030A
104 1.1.2.1 cliff #define RMIXL_PCR_L1D_CACHE_INTERRUPT 0x030B
105 1.1.2.1 cliff #define RMIXL_PCR_MMU_SETUP 0x0400
106 1.1.2.1 cliff #define RMIXL_PCR_PRF_SMP_EVENT 0x0500
107 1.1.2.1 cliff #define RMIXL_PCR_RF_SMP_RPLY_BUF 0x0501
108 1.1.2.1 cliff
109 1.1.2.1 cliff /* PCR bit defines TBD */
110 1.1.2.1 cliff
111 1.1.2.1 cliff
112 1.1.2.1 cliff /*
113 1.1.2.1 cliff * Memory Distributed Interconnect (MDI) System Memory Map
114 1.1.2.1 cliff */
115 1.1.2.1 cliff #define RMIXL_PHYSADDR_MAX 0xffffffffffLL /* 1TB Physical Address space */
116 1.1.2.1 cliff #define RMIXL_IO_DEV_PBASE 0x1ef00000 /* default phys. from XL[RS]_IO_BAR */
117 1.1.2.1 cliff #define RMIXL_IO_DEV_VBASE MIPS_PHYS_TO_KSEG1(RMIXL_IO_DEV_PBASE)
118 1.1.2.1 cliff /* default virtual base address */
119 1.1.2.1 cliff #define RMIXL_IO_DEV_SIZE 0x100000 /* I/O Conf. space is 1MB region */
120 1.1.2.1 cliff
121 1.1.2.4 cliff
122 1.1.2.4 cliff
123 1.1.2.1 cliff /*
124 1.1.2.1 cliff * Peripheral and I/O Configuration Region of Memory
125 1.1.2.1 cliff *
126 1.1.2.1 cliff * These are relocatable; we run using the reset value defaults,
127 1.1.2.1 cliff * and we expect to inherit those intact from the boot firmware.
128 1.1.2.1 cliff *
129 1.1.2.1 cliff * Many of these overlap between XLR and XLS, exceptions are ifdef'ed.
130 1.1.2.1 cliff *
131 1.1.2.1 cliff * Device region offsets are relative to RMIXL_IO_DEV_PBASE.
132 1.1.2.1 cliff */
133 1.1.2.4 cliff #define RMIXL_IO_DEV_BRIDGE 0x00000 /* System Bridge Controller (SBC) */
134 1.1.2.1 cliff #define RMIXL_IO_DEV_DDR_CHNA 0x01000 /* DDR1/DDR2 DRAM_A Channel, Port MA */
135 1.1.2.1 cliff #define RMIXL_IO_DEV_DDR_CHNB 0x02000 /* DDR1/DDR2 DRAM_B Channel, Port MB */
136 1.1.2.1 cliff #define RMIXL_IO_DEV_DDR_CHNC 0x03000 /* DDR1/DDR2 DRAM_C Channel, Port MC */
137 1.1.2.1 cliff #define RMIXL_IO_DEV_DDR_CHND 0x04000 /* DDR1/DDR2 DRAM_D Channel, Port MD */
138 1.1.2.1 cliff #if defined(MIPS64_XLR)
139 1.1.2.1 cliff #define RMIXL_IO_DEV_SRAM 0x07000 /* SRAM Controller, Port SA */
140 1.1.2.1 cliff #endif /* MIPS64_XLR */
141 1.1.2.1 cliff #define RMIXL_IO_DEV_PIC 0x08000 /* Programmable Interrupt Controller */
142 1.1.2.1 cliff #if defined(MIPS64_XLR)
143 1.1.2.1 cliff #define RMIXL_IO_DEV_PCIX 0x09000 /* PCI-X */
144 1.1.2.1 cliff #define RMIXL_IO_DEV_HT 0x0a000 /* HyperTransport */
145 1.1.2.1 cliff #endif /* MIPS64_XLR */
146 1.1.2.1 cliff #define RMIXL_IO_DEV_SAE 0x0b000 /* Security Acceleration Engine */
147 1.1.2.1 cliff #if defined(MIPS64_XLS)
148 1.1.2.1 cliff #define XAUI Interface_0 0x0c000 /* XAUI Interface_0 */
149 1.1.2.1 cliff /* when SGMII Interface_[0-3] are not used */
150 1.1.2.1 cliff #endif /* MIPS64_XLS */
151 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_A 0x0c000 /* RGMII-Interface_A, Port RA */
152 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_B 0x0d000 /* RGMII-Interface_B, Port RB */
153 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_C 0x0e000 /* RGMII-Interface_C, Port RC */
154 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_D 0x0f000 /* RGMII-Interface_D, Port RD */
155 1.1.2.1 cliff #if defined(MIPS64_XLR)
156 1.1.2.1 cliff #define RMIXL_IO_DEV_SPI4_A 0x10000 /* SPI-4.2-Interface_A, Port XA */
157 1.1.2.1 cliff #define RMIXL_IO_DEV_XGMAC_A 0x11000 /* XGMII-Interface_A, Port XA */
158 1.1.2.1 cliff #define RMIXL_IO_DEV_SPI4_B 0x12000 /* SPI-4.2-Interface_B, Port XB */
159 1.1.2.1 cliff #define RMIXL_IO_DEV_XGMAC_B 0x13000 /* XGMII-Interface_B, Port XB */
160 1.1.2.1 cliff #endif /* MIPS64_XLR */
161 1.1.2.1 cliff #define RMIXL_IO_DEV_UART_1 0x14000 /* UART_1 (16550 w/ ax4 addrs) */
162 1.1.2.1 cliff #define RMIXL_IO_DEV_UART_2 0x15000 /* UART_2 (16550 w/ ax4 addrs) */
163 1.1.2.1 cliff #define RMIXL_IO_DEV_I2C_1 0x16000 /* I2C_1 */
164 1.1.2.1 cliff #define RMIXL_IO_DEV_I2C_2 0x17000 /* I2C_2 */
165 1.1.2.1 cliff #define RMIXL_IO_DEV_GPIO 0x18000 /* GPIO */
166 1.1.2.1 cliff #define RMIXL_IO_DEV_FLASH 0x19000 /* Flash ROM */
167 1.1.2.1 cliff #define RMIXL_IO_DEV_DMA 0x1a000 /* DMA */
168 1.1.2.1 cliff #define RMIXL_IO_DEV_L2 0x1b000 /* L2 Cache */
169 1.1.2.1 cliff #define RMIXL_IO_DEV_TB 0x1c000 /* Trace Buffer */
170 1.1.2.1 cliff #if defined(MIPS64_XLS)
171 1.1.2.1 cliff #define RMIXL_IO_DEV_CMP 0x1d000 /* Compression/Decompression */
172 1.1.2.1 cliff #define RMIXL_IO_DEV_PCIE_BE 0x1e000 /* PCI-Express_BE */
173 1.1.2.1 cliff #define RMIXL_IO_DEV_PCIE_LE 0x1f000 /* PCI-Express_LE */
174 1.1.2.1 cliff #define RMIXL_IO_DEV_SRIO_BE 0x1e000 /* SRIO_BE */
175 1.1.2.1 cliff #define RMIXL_IO_DEV_SRIO_LE 0x1f000 /* SRIO_LE */
176 1.1.2.1 cliff #define RMIXL_IO_DEV_XAUI_1 0x20000 /* XAUI Interface_1 */
177 1.1.2.1 cliff /* when SGMII Interface_[4-7] are not used */
178 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_4 0x20000 /* SGMII-Interface_4, Port SGMII4 */
179 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_5 0x21000 /* SGMII-Interface_5, Port SGMII5 */
180 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_6 0x22000 /* SGMII-Interface_6, Port SGMII6 */
181 1.1.2.1 cliff #define RMIXL_IO_DEV_GMAC_7 0x23000 /* SGMII-Interface_7, Port SGMII7 */
182 1.1.2.1 cliff #define RMIXL_IO_DEV_USB_A 0x24000 /* USB Interface Low Address Space */
183 1.1.2.1 cliff #define RMIXL_IO_DEV_USB_B 0x25000 /* USB Interface High Address Space */
184 1.1.2.1 cliff #endif /* MIPS64_XLS */
185 1.1.2.1 cliff
186 1.1.2.1 cliff
187 1.1.2.1 cliff /*
188 1.1.2.4 cliff * the Programming Reference Manual
189 1.1.2.1 cliff * lists "Reg ID" values not offsets;
190 1.1.2.4 cliff * offset = id * 4
191 1.1.2.1 cliff */
192 1.1.2.1 cliff #define _RMIXL_OFFSET(id) ((id) * 4)
193 1.1.2.4 cliff
194 1.1.2.4 cliff
195 1.1.2.4 cliff /*
196 1.1.2.4 cliff * System Bridge Controller registers
197 1.1.2.4 cliff * offsets are relative to RMIXL_IO_DEV_BRIDGE
198 1.1.2.4 cliff */
199 1.1.2.4 cliff #define RMIXL_SBC_DRAM_NBARS 8
200 1.1.2.4 cliff #define RMIXL_SBC_DRAM_BAR(n) _RMIXL_OFFSET(0x000 + (n))
201 1.1.2.4 cliff /* DRAM Region Base Address Regs[0-7] */
202 1.1.2.4 cliff #define RMIXL_SBC_DRAM_CHNAC_DTR(n) _RMIXL_OFFSET(0x008 + (n))
203 1.1.2.4 cliff /* DRAM Region Channels A,C Address Translation Regs[0-7] */
204 1.1.2.4 cliff #define RMIXL_SBC_DRAM_CHNBD_DTR(n) _RMIXL_OFFSET(0x010 + (n))
205 1.1.2.4 cliff /* DRAM Region Channels B,D Address Translation Regs[0-7] */
206 1.1.2.4 cliff #define RMIXL_SBC_DRAM_BRIDGE_CFG _RMIXL_OFFSET(0x18) /* SBC DRAM config reg */
207 1.1.2.4 cliff #define RMIXL_SBC_XLS_IO_BAR _RMIXL_OFFSET(0x19) /* I/O Config Base Addr reg */
208 1.1.2.4 cliff #define RMIXL_SBC_XLS_FLASH_BAR _RMIXL_OFFSET(0x20) /* Flash Memory Base Addr reg */
209 1.1.2.4 cliff #define RMIXL_SBC_PCIE_CFG_BAR _RMIXL_OFFSET(0x40) /* PCI Configuration BAR */
210 1.1.2.4 cliff #define RMIXL_SBC_PCIE_ECFG_BAR _RMIXL_OFFSET(0x41) /* PCI Extended Configuration BAR */
211 1.1.2.4 cliff #define RMIXL_SBC_PCIE_MEM_BAR _RMIXL_OFFSET(0x42) /* PCI Memory region BAR */
212 1.1.2.4 cliff #define RMIXL_SBC_PCIE_IO_BAR _RMIXL_OFFSET(0x43) /* PCI IO region BAR */
213 1.1.2.4 cliff
214 1.1.2.4 cliff /*
215 1.1.2.4 cliff * Address Error registers
216 1.1.2.4 cliff * offsets are relative to RMIXL_IO_DEV_BRIDGE
217 1.1.2.4 cliff */
218 1.1.2.4 cliff #define RMIXL_ADDR_ERR_DEVICE_MASK _RMIXL_OFFSET(0x25) /* Address Error Device Mask */
219 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_LOG1 _RMIXL_OFFSET(0x26) /* Address Error Set 0 Log 1 */
220 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_LOG2 _RMIXL_OFFSET(0x27) /* Address Error Set 0 Log 2 */
221 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_LOG3 _RMIXL_OFFSET(0x28) /* Address Error Set 0 Log 3 */
222 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_DEVSTAT _RMIXL_OFFSET(0x29) /* Address Error Set 0 irpt status */
223 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR1_LOG1 _RMIXL_OFFSET(0x2a) /* Address Error Set 1 Log 1 */
224 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR1_LOG2 _RMIXL_OFFSET(0x2b) /* Address Error Set 1 Log 2 */
225 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR1_LOG3 _RMIXL_OFFSET(0x2c) /* Address Error Set 1 Log 3 */
226 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR1_DEVSTAT _RMIXL_OFFSET(0x2d) /* Address Error Set 1 irpt status */
227 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_EN _RMIXL_OFFSET(0x2e) /* Address Error Set 0 irpt enable */
228 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_UPG _RMIXL_OFFSET(0x2f) /* Address Error Set 0 Upgrade */
229 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR0_CLEAR _RMIXL_OFFSET(0x30) /* Address Error Set 0 irpt clear */
230 1.1.2.4 cliff #define RMIXL_ADDR_ERR_AERR1_CLEAR _RMIXL_OFFSET(0x31) /* Address Error Set 1 irpt clear */
231 1.1.2.4 cliff #define RMIXL_ADDR_ERR_SBE_COUNTS _RMIXL_OFFSET(0x32) /* Single Bit Error Counts */
232 1.1.2.4 cliff #define RMIXL_ADDR_ERR_DBE_COUNTS _RMIXL_OFFSET(0x33) /* Double Bit Error Counts */
233 1.1.2.4 cliff #define RMIXL_ADDR_ERR_BITERR_INT_EN _RMIXL_OFFSET(0x33) /* Bit Error intr enable */
234 1.1.2.4 cliff
235 1.1.2.4 cliff /*
236 1.1.2.4 cliff * RMIXL_SBC_DRAM_BAR bit defines
237 1.1.2.4 cliff */
238 1.1.2.4 cliff #define RMIXL_DRAM_BAR_BASE_ADDR __BITS(31,16) /* bits 39:24 of Base Address */
239 1.1.2.4 cliff #define DRAM_BAR_TO_BASE(r) \
240 1.1.2.4 cliff (((r) & RMIXL_DRAM_BAR_BASE_ADDR) << (24 - 16))
241 1.1.2.4 cliff #define RMIXL_DRAM_BAR_ADDR_MASK __BITS(15,4) /* bits 35:24 of Address Mask */
242 1.1.2.4 cliff #define DRAM_BAR_TO_SIZE(r) \
243 1.1.2.4 cliff ((((r) & RMIXL_DRAM_BAR_ADDR_MASK) + __BIT(4)) << (24 - 4))
244 1.1.2.4 cliff #define RMIXL_DRAM_BAR_INTERLEAVE __BITS(3,1) /* Interleave Mode */
245 1.1.2.4 cliff #define RMIXL_DRAM_BAR_STATUS __BIT(0) /* 1='region enabled' */
246 1.1.2.4 cliff
247 1.1.2.4 cliff /*
248 1.1.2.4 cliff * RMIXL_SBC_DRAM_CHNAC_DTR and
249 1.1.2.4 cliff * RMIXL_SBC_DRAM_CHNBD_DTR bit defines
250 1.1.2.4 cliff * insert 'divisions' (0, 1 or 2) bits
251 1.1.2.4 cliff * of value 'partition'
252 1.1.2.4 cliff * at 'position' bit location.
253 1.1.2.4 cliff */
254 1.1.2.4 cliff #define RMIXL_DRAM_DTR_RESa __BITS(31,14)
255 1.1.2.4 cliff #define RMIXL_DRAM_DTR_PARTITION __BITS(13,12)
256 1.1.2.4 cliff #define RMIXL_DRAM_DTR_RESb __BITS(11,10)
257 1.1.2.4 cliff #define RMIXL_DRAM_DTR_DIVISIONS __BITS(9,8)
258 1.1.2.4 cliff #define RMIXL_DRAM_DTR_RESc __BITS(7,6)
259 1.1.2.4 cliff #define RMIXL_DRAM_DTR_POSITION __BITS(5,0)
260 1.1.2.4 cliff #define RMIXL_DRAM_DTR_RESV \
261 1.1.2.4 cliff (RMIXL_DRAM_DTR_RESa|RMIXL_DRAM_DTR_RESb|RMIXL_DRAM_DTR_RESc)
262 1.1.2.4 cliff
263 1.1.2.4 cliff /*
264 1.1.2.4 cliff * RMIXL_SBC_DRAM_BRIDGE_CFG bit defines
265 1.1.2.4 cliff */
266 1.1.2.4 cliff #define RMIXL_DRAM_CFG_RESa __BITS(31,13)
267 1.1.2.4 cliff #define RMIXL_DRAM_CFG_CHANNEL_MODE __BIT(12)
268 1.1.2.4 cliff #define RMIXL_DRAM_CFG_RESb __BIT(11)
269 1.1.2.4 cliff #define RMIXL_DRAM_CFG_INTERLEAVE_MODE __BITS(10,8)
270 1.1.2.4 cliff #define RMIXL_DRAM_CFG_RESc __BITS(7,5)
271 1.1.2.4 cliff #define RMIXL_DRAM_CFG_BUS_MODE __BIT(4)
272 1.1.2.4 cliff #define RMIXL_DRAM_CFG_RESd __BITS(3,2)
273 1.1.2.4 cliff #define RMIXL_DRAM_CFG_DRAM_MODE __BITS(1,0) /* 1=DDR2 */
274 1.1.2.4 cliff
275 1.1.2.4 cliff /*
276 1.1.2.4 cliff * RMIXL_SBC_PCIE_CFG_BAR bit defines
277 1.1.2.4 cliff */
278 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR_BASE __BITS(31,17) /* phys address bits 39:25 */
279 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR_BA_SHIFT (25 - 17)
280 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR_TO_BA(r) \
281 1.1.2.4 cliff (((r) & RMIXL_PCIE_CFG_BAR_BASE) << RMIXL_PCIE_CFG_BAR_BA_SHIFT)
282 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR_RESV __BITS(16,1) /* (reserved) */
283 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR_ENB __BIT(0) /* 1=Enable */
284 1.1.2.4 cliff #define RMIXL_PCIE_CFG_SIZE __BIT(25)
285 1.1.2.4 cliff #define RMIXL_PCIE_CFG_BAR(ba, en) \
286 1.1.2.4 cliff ((uint32_t)(((ba) >> (25 - 17)) | ((en) ? RMIXL_PCIE_CFG_BAR_ENB : 0)))
287 1.1.2.4 cliff
288 1.1.2.4 cliff /*
289 1.1.2.4 cliff * RMIXL_SBC_PCIE_ECFG_BAR bit defines
290 1.1.2.4 cliff * (PCIe extended config space)
291 1.1.2.4 cliff */
292 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR_BASE __BITS(31,21) /* phys address bits 39:29 */
293 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR_BA_SHIFT (29 - 21)
294 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR_TO_BA(r) \
295 1.1.2.4 cliff (((r) & RMIXL_PCIE_ECFG_BAR_BASE) << RMIXL_PCIE_ECFG_BAR_BA_SHIFT)
296 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR_RESV __BITS(20,1) /* (reserved) */
297 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR_ENB __BIT(0) /* 1=Enable */
298 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_SIZE __BIT(29)
299 1.1.2.4 cliff #define RMIXL_PCIE_ECFG_BAR(ba, en) \
300 1.1.2.4 cliff ((uint32_t)(((ba) >> (29 - 21)) | ((en) ? RMIXL_PCIE_ECFG_BAR_ENB : 0)))
301 1.1.2.4 cliff
302 1.1.2.4 cliff /*
303 1.1.2.4 cliff * RMIXL_SBC_PCIE_MEM_BAR bit defines
304 1.1.2.4 cliff */
305 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR_BASE __BITS(31,16) /* phys address bits 39:24 */
306 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR_TO_BA(r) \
307 1.1.2.4 cliff (((r) & RMIXL_PCIE_MEM_BAR_BASE) << (24 - 16))
308 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR_MASK __BITS(15,1) /* phys address mask bits 38:24 */
309 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR_TO_SIZE(r) \
310 1.1.2.4 cliff ((((r) & RMIXL_PCIE_MEM_BAR_MASK) + 2) << (24 - 1))
311 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR_ENB __BIT(0) /* 1=Enable */
312 1.1.2.4 cliff #define RMIXL_PCIE_MEM_BAR(ba, en) \
313 1.1.2.4 cliff ((uint32_t)(((ba) >> (24 - 16)) | ((en) ? RMIXL_PCIE_MEM_BAR_ENB : 0)))
314 1.1.2.4 cliff
315 1.1.2.4 cliff /*
316 1.1.2.4 cliff * RMIXL_SBC_PCIE_IO_BAR bit defines
317 1.1.2.4 cliff */
318 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_BASE __BITS(31,18) /* phys address bits 39:26 */
319 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_TO_BA(r) \
320 1.1.2.4 cliff (((r) & RMIXL_PCIE_IO_BAR_BASE) << (26 - 18))
321 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_RESV __BITS(17,7) /* (reserve) */
322 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_MASK __BITS(6,1) /* phys address mask bits 31:26 */
323 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_TO_SIZE(r) \
324 1.1.2.4 cliff ((((r) & RMIXL_PCIE_IO_BAR_MASK) + 2) << (26 - 1))
325 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR_ENB __BIT(0) /* 1=Enable */
326 1.1.2.4 cliff #define RMIXL_PCIE_IO_BAR(ba, en) \
327 1.1.2.4 cliff ((uint32_t)(((ba) >> (26 - 18)) | ((en) ? RMIXL_PCIE_IO_BAR_ENB : 0)))
328 1.1.2.4 cliff
329 1.1.2.4 cliff
330 1.1.2.4 cliff /*
331 1.1.2.4 cliff * Programmable Interrupt Controller registers
332 1.1.2.4 cliff * the Programming Reference Manual table 10.4
333 1.1.2.4 cliff * lists "Reg ID" values not offsets
334 1.1.2.4 cliff * Offsets are relative to RMIXL_IO_DEV_BRIDGE
335 1.1.2.4 cliff */
336 1.1.2.1 cliff #define RMIXL_PIC_CONTROL _RMIXL_OFFSET(0x0)
337 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE _RMIXL_OFFSET(0x4)
338 1.1.2.4 cliff #define RMIXL_PIC_INTRACK _RMIXL_OFFSET(0x6)
339 1.1.2.1 cliff #define RMIXL_PIC_WATCHdOGMAXVALUE0 _RMIXL_OFFSET(0x8)
340 1.1.2.1 cliff #define RMIXL_PIC_WATCHDOGMAXVALUE1 _RMIXL_OFFSET(0x9)
341 1.1.2.1 cliff #define RMIXL_PIC_WATCHDOGMASK0 _RMIXL_OFFSET(0xa)
342 1.1.2.1 cliff #define RMIXL_PIC_WATCHDOGMASK1 _RMIXL_OFFSET(0xb)
343 1.1.2.1 cliff #define RMIXL_PIC_WATCHDOGHEARTBEAT0 _RMIXL_OFFSET(0xc)
344 1.1.2.1 cliff #define RMIXL_PIC_WATCHDOGHEARTBEAT1 _RMIXL_OFFSET(0xd)
345 1.1.2.1 cliff #define RMIXL_PIC_IRTENTRYC0(n) _RMIXL_OFFSET(0x40 + (n)) /* 0<=n<=31 */
346 1.1.2.1 cliff #define RMIXL_PIC_IRTENTRYC1(n) _RMIXL_OFFSET(0x80 + (n)) /* 0<=n<=31 */
347 1.1.2.1 cliff #define RMIXL_PIC_SYSTMRMAXVALC0(n) _RMIXL_OFFSET(0x100 + (n)) /* 0<=n<=7 */
348 1.1.2.1 cliff #define RMIXL_PIC_SYSTMRMAXVALC1(n) _RMIXL_OFFSET(0x110 + (n)) /* 0<=n<=7 */
349 1.1.2.1 cliff #define RMIXL_PIC_SYSTMRC0(n) _RMIXL_OFFSET(0x120 + (n)) /* 0<=n<=7 */
350 1.1.2.1 cliff #define RMIXL_PIC_SYSTMRC1(n) _RMIXL_OFFSET(0x130 + (n)) /* 0<=n<=7 */
351 1.1.2.1 cliff
352 1.1.2.1 cliff /*
353 1.1.2.1 cliff * RMIXL_PIC_CONTROL bits
354 1.1.2.1 cliff */
355 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_WATCHDOG_ENB __BIT(0)
356 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_GEN_NMI __BITS(2,1) /* do NMI after n WDog irpts */
357 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_GEN_NMIn(n) (((n) << 1) & RMIXL_PIC_CONTROL_GEN_NMI)
358 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_RESa __BITS(7,3)
359 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_TIMER_ENB __BITS(15,8) /* per-Timer enable bits */
360 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_TIMER_ENBn(n) ((1 << (n)) & RMIXL_PIC_CONTROL_TIMER_ENB)
361 1.1.2.1 cliff #define RMIXL_PIC_CONTROL_RESb __BITS(31,16)
362 1.1.2.3 cliff #define RMIXL_PIC_CONTROL_RESV \
363 1.1.2.3 cliff (RMIXL_PIC_CONTROL_RESa|RMIXL_PIC_CONTROL_RESb)
364 1.1.2.1 cliff
365 1.1.2.1 cliff /*
366 1.1.2.1 cliff * RMIXL_PIC_IPIBASE bits
367 1.1.2.1 cliff */
368 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_VECTORNUM __BITS(5,0)
369 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_RESa __BIT(6) /* undocumented bit */
370 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_BCAST __BIT(7)
371 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_NMI __BIT(8)
372 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_ID __BITS(31,16)
373 1.1.2.3 cliff #define RMIXL_PIC_IPIBASE_ID_RESb __BITS(31,23)
374 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_ID_CPU __BITS(22,20) /* Physical CPU ID */
375 1.1.2.3 cliff #define RMIXL_PIC_IPIBASE_ID_RESc __BITS(19,18)
376 1.1.2.1 cliff #define RMIXL_PIC_IPIBASE_ID_THREAD __BITS(22,20) /* Thread ID */
377 1.1.2.3 cliff #define RMIXL_PIC_IPIBASE_ID_RESV \
378 1.1.2.3 cliff (RMIXL_PIC_IPIBASE_ID_RESa|RMIXL_PIC_IPIBASE_ID_RESb \
379 1.1.2.3 cliff |RMIXL_PIC_IPIBASE_ID_RESc)
380 1.1.2.1 cliff
381 1.1.2.2 cliff /*
382 1.1.2.2 cliff * RMIXL_PIC_IRTENTRYC0 bits
383 1.1.2.2 cliff * IRT Entry low word
384 1.1.2.2 cliff */
385 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC0_TMASK __BITS(7,0) /* Thread Mask */
386 1.1.2.4 cliff #define RMIXL_PIC_IRTENTRYC0_RESa __BITS(3,2) /* write as 0 */
387 1.1.2.4 cliff #define RMIXL_PIC_IRTENTRYC0_RESb __BITS(31,8) /* write as 0 */
388 1.1.2.4 cliff #define RMIXL_PIC_IRTENTRYC0_RESV \
389 1.1.2.4 cliff (RMIXL_PIC_IRTENTRYC0_RESa | RMIXL_PIC_IRTENTRYC0_RESb)
390 1.1.2.2 cliff
391 1.1.2.2 cliff /*
392 1.1.2.2 cliff * RMIXL_PIC_IRTENTRYC1 bits
393 1.1.2.2 cliff * IRT Entry high word
394 1.1.2.2 cliff */
395 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_INTVEC __BITS(5,0) /* maps to bit# in CPU's EIRR */
396 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_GL __BIT(6) /* 0=Global; 1=Local */
397 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_NMI __BIT(7) /* 0=Maskable; 1=NMI */
398 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_RESV __BITS(28,8)
399 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_P __BIT(29) /* 0=Rising/High; 1=Falling/Low */
400 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_TRG __BIT(30) /* 0=Edge; 1=Level */
401 1.1.2.2 cliff #define RMIXL_PIC_IRTENTRYC1_VALID __BIT(31) /* 0=Invalid; 1=Valid IRT Entry */
402 1.1.2.2 cliff
403 1.1.2.2 cliff
404 1.1.2.4 cliff /*
405 1.1.2.4 cliff * GPIO Controller registers
406 1.1.2.4 cliff */
407 1.1.2.4 cliff
408 1.1.2.4 cliff /* GPIO Signal Registers */
409 1.1.2.4 cliff #define RMIXL_GPIO_INT_ENB _RMIXL_OFFSET(0x0) /* Interrupt Enable register */
410 1.1.2.4 cliff #define RMIXL_GPIO_INT_INV _RMIXL_OFFSET(0x1) /* Interrupt Inversion register */
411 1.1.2.4 cliff #define RMIXL_GPIO_IO_DIR _RMIXL_OFFSET(0x2) /* I/O Direction register */
412 1.1.2.4 cliff #define RMIXL_GPIO_OUTPUT _RMIXL_OFFSET(0x3) /* Output Write register */
413 1.1.2.4 cliff #define RMIXL_GPIO_INPUT _RMIXL_OFFSET(0x4) /* Intput Read register */
414 1.1.2.4 cliff #define RMIXL_GPIO_INT_CLR _RMIXL_OFFSET(0x5) /* Interrupt Inversion register */
415 1.1.2.4 cliff #define RMIXL_GPIO_INT_STS _RMIXL_OFFSET(0x6) /* Interrupt Status register */
416 1.1.2.4 cliff #define RMIXL_GPIO_INT_TYP _RMIXL_OFFSET(0x7) /* Interrupt Type register */
417 1.1.2.4 cliff #define RMIXL_GPIO_RESET _RMIXL_OFFSET(0x8) /* XLS Soft Reset register */
418 1.1.2.4 cliff
419 1.1.2.5 cliff /*
420 1.1.2.6 cliff * RMIXL_GPIO_RESET_CFG bits
421 1.1.2.5 cliff */
422 1.1.2.6 cliff #define RMIXL_GPIO_RESET_RESV __BITS(31,1)
423 1.1.2.6 cliff #define RMIXL_GPIO_RESET_RESET __BIT(0)
424 1.1.2.6 cliff
425 1.1.2.6 cliff
426 1.1.2.6 cliff /* GPIO System Control Registers */
427 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG _RMIXL_OFFSET(0x15) /* Reset Configuration register */
428 1.1.2.6 cliff #define RMIXL_GPIO_THERMAL_CSR _RMIXL_OFFSET(0x16) /* Thermal Control/Status register */
429 1.1.2.6 cliff #define RMIXL_GPIO_THERMAL_SHFT _RMIXL_OFFSET(0x17) /* Thermal Shift register */
430 1.1.2.6 cliff #define RMIXL_GPIO_BIST_ALL_STS _RMIXL_OFFSET(0x18) /* BIST All Status register */
431 1.1.2.6 cliff #define RMIXL_GPIO_BIST_EACH_STS _RMIXL_OFFSET(0x19) /* BIST Each Status register */
432 1.1.2.6 cliff #define RMIXL_GPIO_SGMII_0_3_PHY_CTL _RMIXL_OFFSET(0x20) /* SGMII #0..3 PHY Control register */
433 1.1.2.6 cliff #define RMIXL_GPIO_AUI_0_PHY_CTL _RMIXL_OFFSET(0x20) /* AUI port#0 PHY Control register */
434 1.1.2.6 cliff #define RMIXL_GPIO_SGMII_4_7_PLL_CTL _RMIXL_OFFSET(0x21) /* SGMII #4..7 PLL Control register */
435 1.1.2.6 cliff #define RMIXL_GPIO_AUI_1_PLL_CTL _RMIXL_OFFSET(0x21) /* AUI port#1 PLL Control register */
436 1.1.2.6 cliff #define RMIXL_GPIO_SGMII_4_7_PHY_CTL _RMIXL_OFFSET(0x22) /* SGMII #4..7 PHY Control register */
437 1.1.2.6 cliff #define RMIXL_GPIO_AUI_1_PHY_CTL _RMIXL_OFFSET(0x22) /* AUI port#1 PHY Control register */
438 1.1.2.6 cliff #define RMIXL_GPIO_INT_MAP _RMIXL_OFFSET(0x25) /* Interrupt Map to PIC, 0=int14, 1=int30 */
439 1.1.2.6 cliff #define RMIXL_GPIO_EXT_INT _RMIXL_OFFSET(0x26) /* External Interrupt control register */
440 1.1.2.6 cliff #define RMIXL_GPIO_CPU_RST _RMIXL_OFFSET(0x28) /* CPU Reset control register */
441 1.1.2.6 cliff #define RMIXL_GPIO_LOW_PWR_DIS _RMIXL_OFFSET(0x29) /* Low Power Dissipation register */
442 1.1.2.6 cliff #define RMIXL_GPIO_RANDOM _RMIXL_OFFSET(0x2b) /* Low Power Dissipation register */
443 1.1.2.6 cliff #define RMIXL_GPIO_CPU_CLK_DIS _RMIXL_OFFSET(0x2d) /* CPU Clock Disable register */
444 1.1.2.6 cliff
445 1.1.2.6 cliff /*
446 1.1.2.6 cliff * RMIXL_GPIO_RESET_CFG bits
447 1.1.2.6 cliff */
448 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_RESa __BITS(31,28)
449 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PCIE_SRIO_SEL __BITS(27,26) /* PCIe or SRIO Select:
450 1.1.2.5 cliff * 00 = PCIe selected, SRIO not available
451 1.1.2.5 cliff * 01 = SRIO selected, 1.25 Gbaud (1.0 Gbps)
452 1.1.2.5 cliff * 10 = SRIO selected, 2.25 Gbaud (2.0 Gbps)
453 1.1.2.5 cliff * 11 = SRIO selected, 3.125 Gbaud (2.5 Gbps)
454 1.1.2.5 cliff */
455 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_XAUI_PORT1_SEL __BIT(25) /* XAUI Port 1 Select:
456 1.1.2.5 cliff * 0 = Disabled - Port is SGMII ports 4-7
457 1.1.2.5 cliff * 1 = Enabled - Port is 4-lane XAUI Port 1
458 1.1.2.5 cliff */
459 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_XAUI_PORT0_SEL __BIT(24) /* XAUI Port 0 Select:
460 1.1.2.5 cliff * 0 = Disabled - Port is SGMII ports 0-3
461 1.1.2.5 cliff * 1 = Enabled - Port is 4-lane XAUI Port 0
462 1.1.2.5 cliff */
463 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_RESb __BIT(23)
464 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_USB_DEV __BIT(22) /* USB Device:
465 1.1.2.5 cliff * 0 = Device Mode
466 1.1.2.5 cliff * 1 = Host Mode
467 1.1.2.5 cliff */
468 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PCIE_CFG __BITS(21,20) /* PCIe or SRIO configuration */
469 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_FLASH33_EN __BIT(19) /* Flash 33 MHZ Enable:
470 1.1.2.5 cliff * 0 = 66.67 MHz
471 1.1.2.5 cliff * 1 = 33.33 MHz
472 1.1.2.5 cliff */
473 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_BIST_DIAG_EN __BIT(18) /* BIST Diagnostics enable */
474 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_BIST_RUN_EN __BIT(18) /* BIST Run enable */
475 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_NOOT_NAND __BIT(16) /* Enable boot from NAND Flash */
476 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_BOOT_PCMCIA __BIT(15) /* Enable boot from PCMCIA */
477 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_FLASH_CFG __BIT(14) /* Flash 32-bit Data Configuration:
478 1.1.2.5 cliff * 0 = 32-bit address / 16-bit data
479 1.1.2.5 cliff * 1 = 32-bit address / 32-bit data
480 1.1.2.5 cliff */
481 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PCMCIA_EN __BIT(13) /* PCMCIA Enable Status */
482 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PARITY_EN __BIT(12) /* Parity Enable Status */
483 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_BIGEND __BIT(11) /* Big Endian Mode Enable Status */
484 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PLL1_OUT_DIV __BITS(10,8) /* PLL1 (Core PLL) Output Divider */
485 1.1.2.6 cliff #define RMIXL_GPIO_RESET_CFG_PLL1_FB_DIV __BITS(7,0) /* PLL1 Feedback Divider */
486 1.1.2.5 cliff
487 1.1.2.4 cliff
488 1.1.2.4 cliff /*
489 1.1.2.4 cliff * PCIE Interface Controller registers
490 1.1.2.4 cliff */
491 1.1.2.4 cliff #define RMIXL_PCIE_CTRL1 _RMIXL_OFFSET(0x0)
492 1.1.2.4 cliff #define RMIXL_PCIE_CTRL2 _RMIXL_OFFSET(0x1)
493 1.1.2.4 cliff #define RMIXL_PCIE_CTRL3 _RMIXL_OFFSET(0x2)
494 1.1.2.4 cliff #define RMIXL_PCIE_CTRL4 _RMIXL_OFFSET(0x3)
495 1.1.2.4 cliff #define RMIXL_PCIE_CTRL _RMIXL_OFFSET(0x4)
496 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_TIMER _RMIXL_OFFSET(0x5)
497 1.1.2.4 cliff #define RMIXL_PCIE_MSI_CMD _RMIXL_OFFSET(0x6)
498 1.1.2.4 cliff #define RMIXL_PCIE_MSI_RESP _RMIXL_OFFSET(0x7)
499 1.1.2.4 cliff #define RMIXL_PCIE_DWC_CRTL5 _RMIXL_OFFSET(0x8) /* not on XLS408Lite, XLS404Lite */
500 1.1.2.4 cliff #define RMIXL_PCIE_DWC_CRTL6 _RMIXL_OFFSET(0x9) /* not on XLS408Lite, XLS404Lite */
501 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_SWAP_MEM_BASE _RMIXL_OFFSET(0x10)
502 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_SWAP_MEM_LIMIT _RMIXL_OFFSET(0x11)
503 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_SWAP_IO_BASE _RMIXL_OFFSET(0x12)
504 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_SWAP_IO_LIMIT _RMIXL_OFFSET(0x13)
505 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_CHRNT_MEM_BASE _RMIXL_OFFSET(0x14)
506 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_CHRNT_MEM_LIMIT _RMIXL_OFFSET(0x15)
507 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_L2ALC_MEM_BASE _RMIXL_OFFSET(0x16)
508 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_L2ALC_MEM_LIMIT _RMIXL_OFFSET(0x17)
509 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_REX_MEM_BASE _RMIXL_OFFSET(0x18)
510 1.1.2.4 cliff #define RMIXL_PCIE_TRGT_REX_MEM_LIMIT _RMIXL_OFFSET(0x19)
511 1.1.2.4 cliff #define RMIXL_PCIE_EP_MEM_BASE _RMIXL_OFFSET(0x1a)
512 1.1.2.4 cliff #define RMIXL_PCIE_EP_MEM_LIMIT _RMIXL_OFFSET(0x1b)
513 1.1.2.4 cliff #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY0 _RMIXL_OFFSET(0x1c)
514 1.1.2.4 cliff #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY1 _RMIXL_OFFSET(0x1d)
515 1.1.2.4 cliff #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY2 _RMIXL_OFFSET(0x1e)
516 1.1.2.4 cliff #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY3 _RMIXL_OFFSET(0x1f)
517 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_STATE _RMIXL_OFFSET(0x20)
518 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_STATE _RMIXL_OFFSET(0x21)
519 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_INT_STATUS _RMIXL_OFFSET(0x22)
520 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_INT_ENABLE _RMIXL_OFFSET(0x23)
521 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_MSI_STATUS _RMIXL_OFFSET(0x24)
522 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_MSI_STATUS _RMIXL_OFFSET(0x25)
523 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_MSI_ENABLE _RMIXL_OFFSET(0x26)
524 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_MSI_ENABLE _RMIXL_OFFSET(0x27)
525 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_INT_STATUS0 _RMIXL_OFFSET(0x28)
526 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_INT_STATUS0 _RMIXL_OFFSET(0x29)
527 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_INT_STATUS1 _RMIXL_OFFSET(0x2a)
528 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_INT_STATUS1 _RMIXL_OFFSET(0x2b)
529 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_INT_ENABLE0 _RMIXL_OFFSET(0x2c)
530 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_INT_ENABLE0 _RMIXL_OFFSET(0x2d)
531 1.1.2.4 cliff #define RMIXL_PCIE_LINK0_INT_ENABLE1 _RMIXL_OFFSET(0x2e)
532 1.1.2.4 cliff #define RMIXL_PCIE_LINK1_INT_ENABLE1 _RMIXL_OFFSET(0x2f)
533 1.1.2.4 cliff #define RMIXL_PCIE_PHY_CR_CMD _RMIXL_OFFSET(0x30)
534 1.1.2.4 cliff #define RMIXL_PCIE_PHY_CR_WR_DATA _RMIXL_OFFSET(0x31)
535 1.1.2.4 cliff #define RMIXL_PCIE_PHY_CR_RESP _RMIXL_OFFSET(0x32)
536 1.1.2.4 cliff #define RMIXL_PCIE_PHY_CR_RD_DATA _RMIXL_OFFSET(0x33)
537 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_ERR_CMD _RMIXL_OFFSET(0x34)
538 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_ERR_LOWER_ADDR _RMIXL_OFFSET(0x35)
539 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_ERR_UPPER_ADDR _RMIXL_OFFSET(0x36)
540 1.1.2.4 cliff #define RMIXL_PCIE_IOBM_ERR_BE _RMIXL_OFFSET(0x37)
541 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_STATE _RMIXL_OFFSET(0x60) /* not on XLS408Lite, XLS404Lite */
542 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_STATE _RMIXL_OFFSET(0x61) /* not on XLS408Lite, XLS404Lite */
543 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_MSI_STATUS _RMIXL_OFFSET(0x64) /* not on XLS408Lite, XLS404Lite */
544 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_MSI_STATUS _RMIXL_OFFSET(0x65) /* not on XLS408Lite, XLS404Lite */
545 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_MSI_ENABLE _RMIXL_OFFSET(0x66) /* not on XLS408Lite, XLS404Lite */
546 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_MSI_ENABLE _RMIXL_OFFSET(0x67) /* not on XLS408Lite, XLS404Lite */
547 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_INT_STATUS0 _RMIXL_OFFSET(0x68) /* not on XLS408Lite, XLS404Lite */
548 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_INT_STATUS0 _RMIXL_OFFSET(0x69) /* not on XLS408Lite, XLS404Lite */
549 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_INT_STATUS1 _RMIXL_OFFSET(0x6a) /* not on XLS408Lite, XLS404Lite */
550 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_INT_STATUS1 _RMIXL_OFFSET(0x6b) /* not on XLS408Lite, XLS404Lite */
551 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_INT_ENABLE0 _RMIXL_OFFSET(0x6c) /* not on XLS408Lite, XLS404Lite */
552 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_INT_ENABLE0 _RMIXL_OFFSET(0x6d) /* not on XLS408Lite, XLS404Lite */
553 1.1.2.4 cliff #define RMIXL_PCIE_LINK2_INT_ENABLE1 _RMIXL_OFFSET(0x6e) /* not on XLS408Lite, XLS404Lite */
554 1.1.2.4 cliff #define RMIXL_PCIE_LINK3_INT_ENABLE1 _RMIXL_OFFSET(0x6f) /* not on XLS408Lite, XLS404Lite */
555 1.1.2.4 cliff #define RMIXL_VC0_POSTED_RX_QUEUE_CTRL _RMIXL_OFFSET(0x1d2)
556 1.1.2.4 cliff #define RMIXL_VC0_POSTED_BUFFER_DEPTH _RMIXL_OFFSET(0x1ea)
557 1.1.2.4 cliff #define RMIXL_PCIE_MSG_TX_THRESHOLD _RMIXL_OFFSET(0x308)
558 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_0 _RMIXL_OFFSET(0x320)
559 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_1 _RMIXL_OFFSET(0x321)
560 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_2 _RMIXL_OFFSET(0x322)
561 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_3 _RMIXL_OFFSET(0x323)
562 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_4 _RMIXL_OFFSET(0x324) /* not on XLS408Lite, XLS404Lite */
563 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_5 _RMIXL_OFFSET(0x325) /* not on XLS408Lite, XLS404Lite */
564 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_6 _RMIXL_OFFSET(0x326) /* not on XLS408Lite, XLS404Lite */
565 1.1.2.4 cliff #define RMIXL_PCIE_MSG_BUCKET_SIZE_7 _RMIXL_OFFSET(0x327) /* not on XLS408Lite, XLS404Lite */
566 1.1.2.4 cliff #define RMIXL_PCIE_MSG_CREDIT_FIRST _RMIXL_OFFSET(0x380)
567 1.1.2.4 cliff #define RMIXL_PCIE_MSG_CREDIT_LAST _RMIXL_OFFSET(0x3ff)
568 1.1.2.2 cliff
569 1.1.2.5 cliff /*
570 1.1.2.5 cliff * USB General Interface registers
571 1.1.2.5 cliff * these are opffset from REGSPACE selected by __BIT(12) == 1
572 1.1.2.5 cliff * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_B + reg)
573 1.1.2.5 cliff * see Tables 18-7 and 18-14 in the XLS PRM
574 1.1.2.5 cliff */
575 1.1.2.5 cliff #define RMIXL_USB_GEN_CTRL1 0x00
576 1.1.2.5 cliff #define RMIXL_USB_GEN_CTRL2 0x04
577 1.1.2.5 cliff #define RMIXL_USB_GEN_CTRL3 0x08
578 1.1.2.5 cliff #define RMIXL_USB_IOBM_TIMER 0x0C
579 1.1.2.5 cliff #define RMIXL_USB_VBUS_TIMER 0x10
580 1.1.2.5 cliff #define RMIXL_USB_BYTESWAP_EN 0x14
581 1.1.2.5 cliff #define RMIXL_USB_COHERENT_MEM_BASE 0x40
582 1.1.2.5 cliff #define RMIXL_USB_COHERENT_MEM_LIMIT 0x44
583 1.1.2.5 cliff #define RMIXL_USB_L2ALLOC_MEM_BASE 0x48
584 1.1.2.5 cliff #define RMIXL_USB_L2ALLOC_MEM_LIMIT 0x4C
585 1.1.2.5 cliff #define RMIXL_USB_READEX_MEM_BASE 0x50
586 1.1.2.5 cliff #define RMIXL_USB_READEX_MEM_LIMIT 0x54
587 1.1.2.5 cliff #define RMIXL_USB_PHY_STATUS 0xC0
588 1.1.2.5 cliff #define RMIXL_USB_INTERRUPT_STATUS 0xC4
589 1.1.2.5 cliff #define RMIXL_USB_INTERRUPT_ENABLE 0xC8
590 1.1.2.5 cliff
591 1.1.2.5 cliff /*
592 1.1.2.5 cliff * RMIXL_USB_GEN_CTRL1 bits
593 1.1.2.5 cliff */
594 1.1.2.5 cliff #define RMIXL_UG_CTRL1_RESV __BITS(31,2)
595 1.1.2.5 cliff #define RMIXL_UG_CTRL1_HOST_RST __BIT(1) /* Resets the Host Controller
596 1.1.2.5 cliff * 0: reset
597 1.1.2.5 cliff * 1: normal operation
598 1.1.2.5 cliff */
599 1.1.2.5 cliff #define RMIXL_UG_CTRL1_DEV_RST __BIT(0) /* Resets the Device Controller
600 1.1.2.5 cliff * 0: reset
601 1.1.2.5 cliff * 1: normal operation
602 1.1.2.5 cliff */
603 1.1.2.5 cliff
604 1.1.2.5 cliff /*
605 1.1.2.5 cliff * RMIXL_USB_GEN_CTRL2 bits
606 1.1.2.5 cliff */
607 1.1.2.5 cliff #define RMIXL_UG_CTRL2_RESa __BITS(31,20)
608 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_TUNE_1 __BITS(19,18) /* Port_1 Transmitter Tuning for High-Speed Operation.
609 1.1.2.5 cliff * 00: ~-4.5%
610 1.1.2.5 cliff * 01: Design default
611 1.1.2.5 cliff * 10: ~+4.5%
612 1.1.2.5 cliff * 11: ~+9% = Recommended Operating setting
613 1.1.2.5 cliff */
614 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_TUNE_0 __BITS(17,16) /* Port_0 Transmitter Tuning for High-Speed Operation
615 1.1.2.5 cliff * 11: Recommended Operating condition
616 1.1.2.5 cliff */
617 1.1.2.5 cliff #define RMIXL_UG_CTRL2_RESb __BIT(15)
618 1.1.2.5 cliff #define RMIXL_UG_CTRL2_WEAK_PDEN __BIT(14) /* 500kOhm Pull-Down Resistor on D+ and D- Enable */
619 1.1.2.5 cliff #define RMIXL_UG_CTRL2_DP_PULLUP_ESD __BIT(13) /* D+ Pull-Up Resistor Enable */
620 1.1.2.5 cliff #define RMIXL_UG_CTRL2_ESD_TEST_MODE __BIT(12) /* D+ Pull-Up Resistor Control Select */
621 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_1 \
622 1.1.2.5 cliff __BIT(11) /* Port_1 High-Byte Transmit Bit-Stuffing Enable */
623 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_0 \
624 1.1.2.5 cliff __BIT(10) /* Port_0 High-Byte Transmit Bit-Stuffing Enable */
625 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_1 \
626 1.1.2.5 cliff __BIT(9) /* Port_1 Low-Byte Transmit Bit-Stuffing Enable */
627 1.1.2.5 cliff #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_0 \
628 1.1.2.5 cliff __BIT(8) /* Port_0 Low-Byte Transmit Bit-Stuffing Enable */
629 1.1.2.5 cliff #define RMIXL_UG_CTRL2_RESc __BITS(7,6)
630 1.1.2.5 cliff #define RMIXL_UG_CTRL2_LOOPBACK_ENB_1 __BIT(5) /* Port_1 Loopback Test Enable */
631 1.1.2.5 cliff #define RMIXL_UG_CTRL2_LOOPBACK_ENB_0 __BIT(4) /* Port_0 Loopback Test Enable */
632 1.1.2.5 cliff #define RMIXL_UG_CTRL2_DEVICE_VBUS __BIT(3) /* VBUS detected (Device mode only) */
633 1.1.2.5 cliff #define RMIXL_UG_CTRL2_PHY_PORT_RST_1 __BIT(2) /* Resets Port_1 of the PHY
634 1.1.2.5 cliff * 1: normal operation
635 1.1.2.5 cliff * 0: reset
636 1.1.2.5 cliff */
637 1.1.2.5 cliff #define RMIXL_UG_CTRL2_PHY_PORT_RST_0 __BIT(1) /* Resets Port_0 of the PHY
638 1.1.2.5 cliff * 1: normal operation
639 1.1.2.5 cliff * 0: reset
640 1.1.2.5 cliff */
641 1.1.2.5 cliff #define RMIXL_UG_CTRL2_PHY_RST __BIT(0) /* Resets the PHY
642 1.1.2.5 cliff * 1: normal operation
643 1.1.2.5 cliff * 0: reset
644 1.1.2.5 cliff */
645 1.1.2.5 cliff #define RMIXL_UG_CTRL2_RESV \
646 1.1.2.5 cliff (RMIXL_UG_CTRL2_RESa | RMIXL_UG_CTRL2_RESb | RMIXL_UG_CTRL2_RESc)
647 1.1.2.5 cliff
648 1.1.2.5 cliff
649 1.1.2.5 cliff /*
650 1.1.2.5 cliff * RMIXL_USB_GEN_CTRL3 bits
651 1.1.2.5 cliff */
652 1.1.2.5 cliff #define RMIXL_UG_CTRL3_RESa __BITS(31,11)
653 1.1.2.5 cliff #define RMIXL_UG_CTRL3_PREFETCH_SIZE __BITS(10,8) /* The pre-fetch size for a memory read transfer
654 1.1.2.5 cliff * between USB Interface and DI station.
655 1.1.2.5 cliff * Valid value ranges is from 1 to 4.
656 1.1.2.5 cliff */
657 1.1.2.5 cliff #define RMIXL_UG_CTRL3_RESb __BIT(7)
658 1.1.2.5 cliff #define RMIXL_UG_CTRL3_DEV_UPPERADDR __BITS(6,1) /* Device controller address space selector */
659 1.1.2.5 cliff #define RMIXL_UG_CTRL3_USB_FLUSH __BIT(0) /* Flush the USB interface */
660 1.1.2.5 cliff
661 1.1.2.5 cliff /*
662 1.1.2.5 cliff * RMIXL_USB_PHY_STATUS bits
663 1.1.2.5 cliff */
664 1.1.2.5 cliff #define RMIXL_UB_PHY_STATUS_RESV __BITS(31,1)
665 1.1.2.5 cliff #define RMIXL_UB_PHY_STATUS_VBUS __BIT(0) /* USB VBUS status */
666 1.1.2.5 cliff
667 1.1.2.5 cliff /*
668 1.1.2.5 cliff * RMIXL_USB_INTERRUPT_STATUS and RMIXL_USB_INTERRUPT_ENABLE bits
669 1.1.2.5 cliff */
670 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_RESV __BITS(31,6)
671 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_FORCE __BIT(5) /* USB force interrupt */
672 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_PHY __BIT(4) /* USB PHY interrupt */
673 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_DEV __BIT(3) /* USB Device Controller interrupt */
674 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_EHCI __BIT(2) /* USB EHCI interrupt */
675 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_OHCI_1 __BIT(1) /* USB OHCI #1 interrupt */
676 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_OHCI_0 __BIT(0) /* USB OHCI #0 interrupt */
677 1.1.2.5 cliff #define RMIXL_UB_INTERRUPT_MAX 5
678 1.1.2.5 cliff
679 1.1.2.5 cliff
680 1.1.2.5 cliff /*
681 1.1.2.5 cliff * USB Device Controller registers
682 1.1.2.5 cliff * these are opffset from REGSPACE selected by __BIT(12) == 0
683 1.1.2.5 cliff * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg)
684 1.1.2.5 cliff * see Table 18-7 in the XLS PRM
685 1.1.2.5 cliff */
686 1.1.2.5 cliff #define RMIXL_USB_UDC_GAHBCFG 0x008 /* UDC Configuration A (UDC_GAHBCFG) */
687 1.1.2.5 cliff #define RMIXL_USB_UDC_GUSBCFG 0x00C /* UDC Configuration B (UDC_GUSBCFG) */
688 1.1.2.5 cliff #define RMIXL_USB_UDC_GRSTCTL 0x010 /* UDC Reset */
689 1.1.2.5 cliff #define RMIXL_USB_UDC_GINTSTS 0x014 /* UDC Interrupt Register */
690 1.1.2.5 cliff #define RMIXL_USB_UDC_GINTMSK 0x018 /* UDC Interrupt Mask Register */
691 1.1.2.5 cliff #define RMIXL_USB_UDC_GRXSTSP 0x020 /* UDC Receive Status Read /Pop Register (Read Only) */
692 1.1.2.5 cliff #define RMIXL_USB_UDC_GRXFSIZ 0x024 /* UDC Receive FIFO Size Register */
693 1.1.2.5 cliff #define RMIXL_USB_UDC_GNPTXFSIZ 0x028 /* UDC Non-periodic Transmit FIFO Size Register */
694 1.1.2.5 cliff #define RMIXL_USB_UDC_GUID 0x03C /* UDC User ID Register (UDC_GUID) */
695 1.1.2.5 cliff #define RMIXL_USB_UDC_GSNPSID 0x040 /* UDC ID Register (Read Only) */
696 1.1.2.5 cliff #define RMIXL_USB_UDC_GHWCFG1 0x044 /* UDC User HW Config1 Register (Read Only) */
697 1.1.2.5 cliff #define RMIXL_USB_UDC_GHWCFG2 0x048 /* UDC User HW Config2 Register (Read Only) */
698 1.1.2.5 cliff #define RMIXL_USB_UDC_GHWCFG3 0x04C /* UDC User HW Config3 Register (Read Only) */
699 1.1.2.5 cliff #define RMIXL_USB_UDC_GHWCFG4 0x050 /* UDC User HW Config4 Register (Read Only) */
700 1.1.2.5 cliff #define RMIXL_USB_UDC_DPTXFSIZ0 0x104
701 1.1.2.5 cliff #define RMIXL_USB_UDC_DPTXFSIZ1 0x108
702 1.1.2.5 cliff #define RMIXL_USB_UDC_DPTXFSIZ2 0x10c
703 1.1.2.5 cliff #define RMIXL_USB_UDC_DPTXFSIZn(n) (0x104 + (4 * (n)))
704 1.1.2.5 cliff /* UDC Device IN Endpoint Transmit FIFO-n
705 1.1.2.5 cliff Size Registers (UDC_DPTXFSIZn) */
706 1.1.2.5 cliff #define RMIXL_USB_UDC_DCFG 0x800 /* UDC Configuration C */
707 1.1.2.5 cliff #define RMIXL_USB_UDC_DCTL 0x804 /* UDC Control Register */
708 1.1.2.5 cliff #define RMIXL_USB_UDC_DSTS 0x808 /* UDC Status Register (Read Only) */
709 1.1.2.5 cliff #define RMIXL_USB_UDC_DIEPMSK 0x810 /* UDC Device IN Endpoint Common
710 1.1.2.5 cliff Interrupt Mask Register (UDC_DIEPMSK) */
711 1.1.2.5 cliff #define RMIXL_USB_UDC_DOEPMSK 0x814 /* UDC Device OUT Endpoint Common Interrupt Mask register */
712 1.1.2.5 cliff #define RMIXL_USB_UDC_DAINT 0x818 /* UDC Device All Endpoints Interrupt Register */
713 1.1.2.5 cliff #define RMIXL_USB_UDC_DAINTMSK 0x81C /* UDC Device All Endpoints Interrupt Mask Register */
714 1.1.2.5 cliff #define RMIXL_USB_UDC_DTKNQR3 0x830 /* Device Threshold Control Register */
715 1.1.2.5 cliff #define RMIXL_USB_UDC_DTKNQR4 0x834 /* Device IN Endpoint FIFO Empty Interrupt Mask Register */
716 1.1.2.5 cliff #define RMIXL_USB_UDC_DIEPCTL 0x900 /* Device Control IN Endpoint 0 Control Register */
717 1.1.2.5 cliff #define RMIXL_USB_UDC_DIEPINT 0x908 /* Device IN Endpoint 0 Interrupt Register */
718 1.1.2.5 cliff #define RMIXL_USB_UDC_DIEPTSIZ 0x910 /* Device IN Endpoint 0 Transfer Size Register */
719 1.1.2.5 cliff #define RMIXL_USB_UDC_DIEPDMA 0x914 /* Device IN Endpoint 0 DMA Address Register */
720 1.1.2.5 cliff #define RMIXL_USB_UDC_DTXFSTS 0x918 /* Device IN Endpoint Transmit FIFO Status Register */
721 1.1.2.5 cliff #define RMIXL_USB_DEV_IN_ENDPT(d,n) (0x920 + ((d) * 0x20) + ((n) * 4))
722 1.1.2.5 cliff /* Device IN Endpoint #d Register #n */
723 1.1.2.5 cliff
724 1.1.2.5 cliff /*
725 1.1.2.5 cliff * USB Host Controller register base addrs
726 1.1.2.5 cliff * these are offset from REGSPACE selected by __BIT(12) == 0
727 1.1.2.5 cliff * RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg)
728 1.1.2.5 cliff * see Table 18-14 in the XLS PRM
729 1.1.2.5 cliff * specific Host Controller is selected by __BITS(11,10)
730 1.1.2.5 cliff */
731 1.1.2.5 cliff #define RMIXL_USB_HOST_EHCI_BASE 0x000
732 1.1.2.5 cliff #define RMIXL_USB_HOST_0HCI0_BASE 0x400
733 1.1.2.5 cliff #define RMIXL_USB_HOST_0HCI1_BASE 0x800
734 1.1.2.5 cliff #define RMIXL_USB_HOST_RESV 0xc00
735 1.1.2.5 cliff #define RMIXL_USB_HOST_MASK 0xc00
736 1.1.2.5 cliff
737 1.1.2.5 cliff
738 1.1.2.1 cliff #endif /* _MIPS_RMI_RMIRMIXLEGS_H_ */
739 1.1.2.1 cliff
740