Home | History | Annotate | Line # | Download | only in rmi
rmixlreg.h revision 1.3
      1  1.3  matt /*	$NetBSD: rmixlreg.h,v 1.3 2011/02/20 07:48:37 matt Exp $	*/
      2  1.2  matt 
      3  1.2  matt /*-
      4  1.2  matt  * Copyright (c) 2009 The NetBSD Foundation, Inc.
      5  1.2  matt  * All rights reserved.
      6  1.2  matt  *
      7  1.2  matt  * This code is derived from software contributed to The NetBSD Foundation
      8  1.3  matt  * by Cliff Neighbors
      9  1.2  matt  *
     10  1.2  matt  * Redistribution and use in source and binary forms, with or without
     11  1.2  matt  * modification, are permitted provided that the following conditions
     12  1.2  matt  * are met:
     13  1.2  matt  * 1. Redistributions of source code must retain the above copyright
     14  1.2  matt  *    notice, this list of conditions and the following disclaimer.
     15  1.2  matt  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.2  matt  *    notice, this list of conditions and the following disclaimer in the
     17  1.2  matt  *    documentation and/or other materials provided with the distribution.
     18  1.2  matt  *
     19  1.2  matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.2  matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.2  matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.2  matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.2  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.2  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.2  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.2  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.2  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.2  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.2  matt  * POSSIBILITY OF SUCH DAMAGE.
     30  1.2  matt  */
     31  1.2  matt 
     32  1.2  matt 
     33  1.2  matt #ifndef _MIPS_RMI_RMIXLREGS_H_
     34  1.2  matt #define _MIPS_RMI_RMIXLREGS_H_
     35  1.2  matt 
     36  1.2  matt #include <sys/endian.h>
     37  1.2  matt 
     38  1.2  matt /*
     39  1.2  matt  * on chip I/O register byte order is
     40  1.2  matt  * BIG ENDIAN regardless of code model
     41  1.2  matt  */
     42  1.2  matt #define RMIXL_IOREG_VADDR(o)				\
     43  1.2  matt 	(volatile uint32_t *)MIPS_PHYS_TO_KSEG1(	\
     44  1.2  matt 		rmixl_configuration.rc_io_pbase	+ (o))
     45  1.2  matt #define RMIXL_IOREG_READ(o)     be32toh(*RMIXL_IOREG_VADDR(o))
     46  1.2  matt #define RMIXL_IOREG_WRITE(o,v)  *RMIXL_IOREG_VADDR(o) = htobe32(v)
     47  1.2  matt 
     48  1.2  matt 
     49  1.2  matt /*
     50  1.2  matt  * RMIXL Coprocessor 2 registers:
     51  1.2  matt  */
     52  1.2  matt #ifdef _LOCORE
     53  1.2  matt #define _(n)    __CONCAT($,n)
     54  1.2  matt #else
     55  1.2  matt #define _(n)    n
     56  1.2  matt #endif
     57  1.3  matt /*
     58  1.3  matt  * Note CP2 FMN register scope or "context"
     59  1.3  matt  *	L   : Local		: per thread register
     60  1.3  matt  *	G   : Global       	: per FMN Station (per core) register
     61  1.3  matt  *	L/G : "partly global"	: ???
     62  1.3  matt  * Global regs should be managed by a single thread
     63  1.3  matt  * (see XLS PRM "Coprocessor 2 Register Summary")
     64  1.3  matt  */
     65  1.3  matt 					/*		context ---------------+	*/
     66  1.3  matt 					/*		#sels --------------+  |	*/
     67  1.3  matt 					/*		#regs -----------+  |  |	*/
     68  1.3  matt 					/* What:	#bits --+	 |  |  |	*/
     69  1.3  matt 					/*			v	 v  v  v	*/
     70  1.3  matt #define RMIXL_COP_2_TXBUF	_(0)	/* Transmit Buffers	64	[1][4] L	*/
     71  1.3  matt #define RMIXL_COP_2_RXBUF	_(1)	/* Receive Buffers	64	[1][4] L	*/
     72  1.3  matt #define RMIXL_COP_2_MSG_STS	_(2)	/* Mesage Status	32	[1][2] L/G	*/
     73  1.3  matt #define RMIXL_COP_2_MSG_CFG	_(3)	/* MEssage Config	32	[1][2] G	*/
     74  1.3  matt #define RMIXL_COP_2_MSG_BSZ	_(4)	/* Message Bucket Size	32	[1][8] G	*/
     75  1.3  matt #define RMIXL_COP_2_CREDITS	_(16)	/* Credit Counters	 8     [16][8] G	*/
     76  1.3  matt 
     77  1.3  matt /*
     78  1.3  matt  * MsgStatus: RMIXL_COP_2_MSG_STS (CP2 Reg 2, Select 0) bits
     79  1.3  matt  */
     80  1.3  matt #define RMIXL_MSG_STS0_RFBE		__BITS(31,24)	/* RX FIFO Buckets bit mask
     81  1.3  matt 							 *  0=not empty
     82  1.3  matt 							 *  1=empty
     83  1.3  matt 							 */
     84  1.3  matt #define RMIXL_MSG_STS0_RFBE_SHIFT	24
     85  1.3  matt #define RMIXL_MSG_STS0_RESV		__BIT(23)
     86  1.3  matt #define RMIXL_MSG_STS0_RMSID		__BITS(22,16)	/* Source ID */
     87  1.3  matt #define RMIXL_MSG_STS0_RMSID_SHIFT	16
     88  1.3  matt #define RMIXL_MSG_STS0_RMSC		__BITS(15,8)	/* RX Message Software Code */
     89  1.3  matt #define RMIXL_MSG_STS0_RMSC_SHIFT	8
     90  1.3  matt #define RMIXL_MSG_STS0_RMS		__BITS(7,6)	/* RX Message Size (minus 1) */
     91  1.3  matt #define RMIXL_MSG_STS0_RMS_SHIFT	6
     92  1.3  matt #define RMIXL_MSG_STS0_LEF		__BIT(5)	/* Load Empty Fail */
     93  1.3  matt #define RMIXL_MSG_STS0_LPF		__BIT(4)	/* Load Pending Fail */
     94  1.3  matt #define RMIXL_MSG_STS0_LMP		__BIT(3)	/* Load Message Pending */
     95  1.3  matt #define RMIXL_MSG_STS0_SCF		__BIT(2)	/* Send Credit Fail */
     96  1.3  matt #define RMIXL_MSG_STS0_SPF		__BIT(1)	/* Send Pending Fail */
     97  1.3  matt #define RMIXL_MSG_STS0_SMP		__BIT(0)	/* Send Message Pending */
     98  1.3  matt #define RMIXL_MSG_STS0_ERRS	\
     99  1.3  matt 		(RMIXL_MSG_STS0_LEF|RMIXL_MSG_STS0_LPF|RMIXL_MSG_STS0_LMP \
    100  1.3  matt 		|RMIXL_MSG_STS0_SCF|RMIXL_MSG_STS0_SPF|RMIXL_MSG_STS0_SMP)
    101  1.3  matt 
    102  1.3  matt /*
    103  1.3  matt  * MsgStatus1: RMIXL_COP_2_MSG_STS (CP2 Reg 2, Select 1) bits
    104  1.3  matt  */
    105  1.3  matt #define RMIXL_MSG_STS1_RESV		__BIT(31)
    106  1.3  matt #define RMIXL_MSG_STS1_C		__BIT(30)	/* Credit Overrun Error */
    107  1.3  matt #define RMIXL_MSG_STS1_CCFCME		__BITS(29,23)	/* Credit Counter of Free Credit Message with Error */
    108  1.3  matt #define RMIXL_MSG_STS1_CCFCME_SHIFT	23
    109  1.3  matt #define RMIXL_MSG_STS1_SIDFCME		__BITS(22,16)	/* Source ID of Free Credit Message with Error */
    110  1.3  matt #define RMIXL_MSG_STS1_SIDFCME_SHIFT	16
    111  1.3  matt #define RMIXL_MSG_STS1_T		__BIT(15)	/* Invalid Target Error */
    112  1.3  matt #define RMIXL_MSG_STS1_F		__BIT(14)	/* Receive Queue "Write When Full" Error */
    113  1.3  matt #define RMIXL_MSG_STS1_SIDE		__BITS(13,7)	/* Source ID of incoming msg with Error */
    114  1.3  matt #define RMIXL_MSG_STS1_SIDE_SHIFT	7
    115  1.3  matt #define RMIXL_MSG_STS1_DIDE		__BITS(6,0)	/* Destination ID of the incoming message Message with Error */
    116  1.3  matt #define RMIXL_MSG_STS1_DIDE_SHIFT	0
    117  1.3  matt #define RMIXL_MSG_STS1_ERRS	\
    118  1.3  matt 		(RMIXL_MSG_STS1_C|RMIXL_MSG_STS1_T|RMIXL_MSG_STS1_F)
    119  1.3  matt 
    120  1.3  matt /*
    121  1.3  matt  * MsgConfig: RMIXL_COP_2_MSG_CFG (CP2 Reg 3, Select 0) bits
    122  1.3  matt  */
    123  1.3  matt #define RMIXL_MSG_CFG0_WM		__BITS(31,24)	/* Watermark level */
    124  1.3  matt #define RMIXL_MSG_CFG0_WMSHIFT		24
    125  1.3  matt #define RMIXL_MSG_CFG0_RESa		__BITS(23,22)
    126  1.3  matt #define RMIXL_MSG_CFG0_IV		__BITS(21,16)	/* Interrupt Vector */
    127  1.3  matt #define RMIXL_MSG_CFG0_IV_SHIFT		16
    128  1.3  matt #define RMIXL_MSG_CFG0_RESb		__BITS(15,12)
    129  1.3  matt #define RMIXL_MSG_CFG0_ITM		__BITS(11,8)	/* Interrupt Thread Mask */
    130  1.3  matt #define RMIXL_MSG_CFG0_ITM_SHIFT	8
    131  1.3  matt #define RMIXL_MSG_CFG0_RESc		__BITS(7,2)
    132  1.3  matt #define RMIXL_MSG_CFG0_WIE		__BIT(1)	/* Watermark Interrupt Enable */
    133  1.3  matt #define RMIXL_MSG_CFG0_EIE		__BIT(0)	/* Receive Queue Not Empty Enable */
    134  1.3  matt #define RMIXL_MSG_CFG0_RESV	\
    135  1.3  matt 		(RMIXL_MSG_CFG0_RESa|RMIXL_MSG_CFG0_RESb|RMIXL_MSG_CFG0_RESc)
    136  1.3  matt 
    137  1.3  matt /*
    138  1.3  matt  * MsgConfig1: RMIXL_COP_2_MSG_CFG (CP2 Reg 3, Select 1) bits
    139  1.3  matt  * Note: reg width is 64 bits in PRM reg description, but 32 bits in reg summary
    140  1.3  matt  */
    141  1.3  matt #define RMIXL_MSG_CFG1_RESV		__BITS(63,3)
    142  1.3  matt #define RMIXL_MSG_CFG1_T		__BIT(2)	/* Trace Mode Enable */
    143  1.3  matt #define RMIXL_MSG_CFG1_C		__BIT(1)	/* Credit Over-run Interrupt Enable */
    144  1.3  matt #define RMIXL_MSG_CFG1_M		__BIT(0)	/* Messaging Errors Interrupt Enable */
    145  1.3  matt 
    146  1.3  matt 
    147  1.3  matt /*
    148  1.3  matt  * MsgBucketSize: RMIXL_COP_2_MSG_BSZ (CP2 Reg 4, Select [0..7]) bits
    149  1.3  matt  * Note: reg width is 64 bits in PRM reg description, but 32 bits in reg summary
    150  1.3  matt  * Size:
    151  1.3  matt  * - 0 means bucket disabled, else
    152  1.3  matt  * - must be power of 2
    153  1.3  matt  * - must be >=4
    154  1.3  matt  */
    155  1.3  matt #define RMIXL_MSG_BSZ_RESV		__BITS(63,8)
    156  1.3  matt #define RMIXL_MSG_BSZ_SIZE		__BITS(7,0)
    157  1.3  matt 
    158  1.3  matt 
    159  1.2  matt 
    160  1.2  matt 
    161  1.2  matt /*
    162  1.2  matt  * RMIXL Processor Control Register addresses
    163  1.2  matt  * - Offset  in bits  7..0
    164  1.2  matt  * - BlockID in bits 15..8
    165  1.2  matt  */
    166  1.2  matt #define RMIXL_PCR_THREADEN			0x0000
    167  1.2  matt #define RMIXL_PCR_SOFTWARE_SLEEP		0x0001
    168  1.2  matt #define RMIXL_PCR_SCHEDULING			0x0002
    169  1.2  matt #define RMIXL_PCR_SCHEDULING_COUNTERS		0x0003
    170  1.2  matt #define RMIXL_PCR_BHRPM				0x0004
    171  1.2  matt #define RMIXL_PCR_IFU_DEFEATURE			0x0006
    172  1.2  matt #define RMIXL_PCR_ICU_DEFEATURE			0x0100
    173  1.2  matt #define RMIXL_PCR_ICU_ERROR_LOGGING		0x0101
    174  1.2  matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_ADDR		0x0102
    175  1.2  matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATALO	0x0103
    176  1.2  matt #define RMIXL_PCR_ICU_DEBUG_ACCESS_DATAHI	0x0104
    177  1.2  matt #define RMIXL_PCR_ICU_SAMPLING_LFSR		0x0105
    178  1.2  matt #define RMIXL_PCR_ICU_SAMPLING_PC		0x0106
    179  1.2  matt #define RMIXL_PCR_ICU_SAMPLING_SETUP		0x0107
    180  1.2  matt #define RMIXL_PCR_ICU_SAMPLING_TIMER		0x0108
    181  1.2  matt #define RMIXL_PCR_ICU_SAMPLING_PC_UPPER		0x0109
    182  1.2  matt #define RMIXL_PCR_IEU_DEFEATURE			0x0200
    183  1.2  matt #define RMIXL_PCR_TARGET_PC_REGISTER		0x0207
    184  1.2  matt #define RMIXL_PCR_L1D_CONFIG0			0x0300
    185  1.2  matt #define RMIXL_PCR_L1D_CONFIG1			0x0301
    186  1.2  matt #define RMIXL_PCR_L1D_CONFIG2			0x0302
    187  1.2  matt #define RMIXL_PCR_L1D_CONFIG3			0x0303
    188  1.2  matt #define RMIXL_PCR_L1D_CONFIG4			0x0304
    189  1.2  matt #define RMIXL_PCR_L1D_STATUS			0x0305
    190  1.2  matt #define RMIXL_PCR_L1D_DEFEATURE			0x0306
    191  1.2  matt #define RMIXL_PCR_L1D_DEBUG0			0x0307
    192  1.2  matt #define RMIXL_PCR_L1D_DEBUG1			0x0308
    193  1.2  matt #define RMIXL_PCR_L1D_CACHE_ERROR_LOG		0x0309
    194  1.2  matt #define RMIXL_PCR_L1D_CACHE_ERROR_OVF_LO	0x030A
    195  1.2  matt #define RMIXL_PCR_L1D_CACHE_INTERRUPT		0x030B
    196  1.2  matt #define RMIXL_PCR_MMU_SETUP			0x0400
    197  1.2  matt #define RMIXL_PCR_PRF_SMP_EVENT			0x0500
    198  1.2  matt #define RMIXL_PCR_RF_SMP_RPLY_BUF		0x0501
    199  1.2  matt 
    200  1.2  matt /* PCR bit defines TBD */
    201  1.2  matt 
    202  1.2  matt 
    203  1.2  matt /*
    204  1.2  matt  * Memory Distributed Interconnect (MDI) System Memory Map
    205  1.2  matt  */
    206  1.2  matt #define RMIXL_PHYSADDR_MAX	0xffffffffffLL		/* 1TB Physical Address space */
    207  1.2  matt #define RMIXL_IO_DEV_PBASE	0x1ef00000		/* default phys. from XL[RS]_IO_BAR */
    208  1.2  matt #define RMIXL_IO_DEV_VBASE	MIPS_PHYS_TO_KSEG1(RMIXL_IO_DEV_PBASE)
    209  1.2  matt 							/* default virtual base address */
    210  1.2  matt #define RMIXL_IO_DEV_SIZE	0x100000		/* I/O Conf. space is 1MB region */
    211  1.2  matt 
    212  1.2  matt 
    213  1.2  matt 
    214  1.2  matt /*
    215  1.2  matt  * Peripheral and I/O Configuration Region of Memory
    216  1.2  matt  *
    217  1.2  matt  * These are relocatable; we run using the reset value defaults,
    218  1.2  matt  * and we expect to inherit those intact from the boot firmware.
    219  1.2  matt  *
    220  1.2  matt  * Many of these overlap between XLR and XLS, exceptions are ifdef'ed.
    221  1.2  matt  *
    222  1.2  matt  * Device region offsets are relative to RMIXL_IO_DEV_PBASE.
    223  1.2  matt  */
    224  1.2  matt #define RMIXL_IO_DEV_BRIDGE	0x00000	/* System Bridge Controller (SBC) */
    225  1.2  matt #define RMIXL_IO_DEV_DDR_CHNA	0x01000	/* DDR1/DDR2 DRAM_A Channel, Port MA */
    226  1.2  matt #define RMIXL_IO_DEV_DDR_CHNB	0x02000	/* DDR1/DDR2 DRAM_B Channel, Port MB */
    227  1.2  matt #define RMIXL_IO_DEV_DDR_CHNC	0x03000	/* DDR1/DDR2 DRAM_C Channel, Port MC */
    228  1.2  matt #define RMIXL_IO_DEV_DDR_CHND	0x04000	/* DDR1/DDR2 DRAM_D Channel, Port MD */
    229  1.2  matt #if defined(MIPS64_XLR)
    230  1.2  matt #define RMIXL_IO_DEV_SRAM	0x07000	/* SRAM Controller, Port SA */
    231  1.2  matt #endif	/* MIPS64_XLR */
    232  1.2  matt #define RMIXL_IO_DEV_PIC	0x08000	/* Programmable Interrupt Controller */
    233  1.2  matt #if defined(MIPS64_XLR)
    234  1.2  matt #define RMIXL_IO_DEV_PCIX	0x09000	/* PCI-X */
    235  1.3  matt #define RMIXL_IO_DEV_PCIX_EL	\
    236  1.3  matt 	RMIXL_IO_DEV_PCIX		/* PXI-X little endian */
    237  1.3  matt #define RMIXL_IO_DEV_PCIX_EB	\
    238  1.3  matt 	(RMIXL_IO_DEV_PCIX | __BIT(11))	/* PXI-X big endian */
    239  1.2  matt #define RMIXL_IO_DEV_HT		0x0a000	/* HyperTransport */
    240  1.2  matt #endif	/* MIPS64_XLR */
    241  1.2  matt #define RMIXL_IO_DEV_SAE	0x0b000	/* Security Acceleration Engine */
    242  1.2  matt #if defined(MIPS64_XLS)
    243  1.3  matt #define XAUI_INTERFACE_0	0x0c000	/* XAUI Interface_0 */
    244  1.2  matt 					/*  when SGMII Interface_[0-3] are not used */
    245  1.3  matt #define RMIXL_IO_DEV_GMAC_0	0x0c000	/* SGMII-Interface_0, Port SGMII0 */
    246  1.3  matt #define RMIXL_IO_DEV_GMAC_1	0x0d000	/* SGMII-Interface_1, Port SGMII1 */
    247  1.3  matt #define RMIXL_IO_DEV_GMAC_2	0x0e000	/* SGMII-Interface_2, Port SGMII2 */
    248  1.3  matt #define RMIXL_IO_DEV_GMAC_3	0x0f000	/* SGMII-Interface_3, Port SGMII3 */
    249  1.2  matt #endif	/* MIPS64_XLS */
    250  1.2  matt #if defined(MIPS64_XLR)
    251  1.3  matt #define RMIXL_IO_DEV_GMAC_A	0x0c000	/* RGMII-Interface_0, Port RA */
    252  1.3  matt #define RMIXL_IO_DEV_GMAC_B	0x0d000	/* RGMII-Interface_1, Port RB */
    253  1.3  matt #define RMIXL_IO_DEV_GMAC_C	0x0e000	/* RGMII-Interface_2, Port RC */
    254  1.3  matt #define RMIXL_IO_DEV_GMAC_D	0x0f000	/* RGMII-Interface_3, Port RD */
    255  1.2  matt #define RMIXL_IO_DEV_SPI4_A	0x10000	/* SPI-4.2-Interface_A, Port XA */
    256  1.2  matt #define RMIXL_IO_DEV_XGMAC_A	0x11000	/* XGMII-Interface_A, Port XA */
    257  1.2  matt #define RMIXL_IO_DEV_SPI4_B	0x12000	/* SPI-4.2-Interface_B, Port XB */
    258  1.2  matt #define RMIXL_IO_DEV_XGMAC_B	0x13000	/* XGMII-Interface_B, Port XB */
    259  1.2  matt #endif	/* MIPS64_XLR */
    260  1.2  matt #define RMIXL_IO_DEV_UART_1	0x14000	/* UART_1 (16550 w/ ax4 addrs) */
    261  1.2  matt #define RMIXL_IO_DEV_UART_2	0x15000	/* UART_2 (16550 w/ ax4 addrs) */
    262  1.2  matt #define RMIXL_IO_DEV_I2C_1	0x16000	/* I2C_1 */
    263  1.2  matt #define RMIXL_IO_DEV_I2C_2	0x17000	/* I2C_2 */
    264  1.2  matt #define RMIXL_IO_DEV_GPIO	0x18000	/* GPIO */
    265  1.2  matt #define RMIXL_IO_DEV_FLASH	0x19000	/* Flash ROM */
    266  1.2  matt #define RMIXL_IO_DEV_DMA	0x1a000	/* DMA */
    267  1.2  matt #define RMIXL_IO_DEV_L2		0x1b000	/* L2 Cache */
    268  1.2  matt #define RMIXL_IO_DEV_TB		0x1c000	/* Trace Buffer */
    269  1.2  matt #if defined(MIPS64_XLS)
    270  1.3  matt #define RMIXL_IO_DEV_CDE	0x1d000	/* Compression/Decompression Engine */
    271  1.2  matt #define RMIXL_IO_DEV_PCIE_BE	0x1e000	/* PCI-Express_BE */
    272  1.2  matt #define RMIXL_IO_DEV_PCIE_LE	0x1f000	/* PCI-Express_LE */
    273  1.2  matt #define RMIXL_IO_DEV_SRIO_BE	0x1e000	/* SRIO_BE */
    274  1.2  matt #define RMIXL_IO_DEV_SRIO_LE	0x1f000	/* SRIO_LE */
    275  1.2  matt #define RMIXL_IO_DEV_XAUI_1	0x20000	/* XAUI Interface_1 */
    276  1.2  matt 					/*  when SGMII Interface_[4-7] are not used */
    277  1.2  matt #define RMIXL_IO_DEV_GMAC_4	0x20000	/* SGMII-Interface_4, Port SGMII4 */
    278  1.2  matt #define RMIXL_IO_DEV_GMAC_5	0x21000	/* SGMII-Interface_5, Port SGMII5 */
    279  1.2  matt #define RMIXL_IO_DEV_GMAC_6	0x22000	/* SGMII-Interface_6, Port SGMII6 */
    280  1.2  matt #define RMIXL_IO_DEV_GMAC_7	0x23000	/* SGMII-Interface_7, Port SGMII7 */
    281  1.2  matt #define RMIXL_IO_DEV_USB_A	0x24000	/* USB Interface Low Address Space */
    282  1.2  matt #define RMIXL_IO_DEV_USB_B	0x25000	/* USB Interface High Address Space */
    283  1.2  matt #endif	/* MIPS64_XLS */
    284  1.2  matt 
    285  1.2  matt 
    286  1.2  matt /*
    287  1.2  matt  * the Programming Reference Manual
    288  1.2  matt  * lists "Reg ID" values not offsets;
    289  1.2  matt  * offset = id * 4
    290  1.2  matt  */
    291  1.2  matt #define _RMIXL_OFFSET(id)	((id) * 4)
    292  1.2  matt 
    293  1.2  matt 
    294  1.2  matt /*
    295  1.2  matt  * System Bridge Controller registers
    296  1.2  matt  * offsets are relative to RMIXL_IO_DEV_BRIDGE
    297  1.2  matt  */
    298  1.2  matt #define RMIXL_SBC_DRAM_NBARS		8
    299  1.2  matt #define RMIXL_SBC_DRAM_BAR(n)		_RMIXL_OFFSET(0x000 + (n))
    300  1.2  matt 					/* DRAM Region Base Address Regs[0-7] */
    301  1.2  matt #define RMIXL_SBC_DRAM_CHNAC_DTR(n)	_RMIXL_OFFSET(0x008 + (n))
    302  1.2  matt 					/* DRAM Region Channels A,C Address Translation Regs[0-7] */
    303  1.2  matt #define RMIXL_SBC_DRAM_CHNBD_DTR(n)	_RMIXL_OFFSET(0x010 + (n))
    304  1.2  matt 					/* DRAM Region Channels B,D Address Translation Regs[0-7] */
    305  1.2  matt #define RMIXL_SBC_DRAM_BRIDGE_CFG	_RMIXL_OFFSET(0x18)	/* SBC DRAM config reg */
    306  1.3  matt #if defined(MIPS64_XLR)
    307  1.3  matt #define RMIXLR_SBC_IO_BAR		_RMIXL_OFFSET(0x19)	/* I/O Config Base Addr reg */
    308  1.3  matt #define RMIXLR_SBC_FLASH_BAR		_RMIXL_OFFSET(0x1a)	/* Flash Memory Base Addr reg */
    309  1.3  matt #define RMIXLR_SBC_SRAM_BAR		_RMIXL_OFFSET(0x1b)	/* SRAM Base Addr reg */
    310  1.3  matt #define RMIXLR_SBC_HTMEM_BAR		_RMIXL_OFFSET(0x1c)	/* HyperTransport Mem Base Addr reg */
    311  1.3  matt #define RMIXLR_SBC_HTINT_BAR		_RMIXL_OFFSET(0x1d)	/* HyperTransport Interrupt Base Addr reg */
    312  1.3  matt #define RMIXLR_SBC_HTPIC_BAR		_RMIXL_OFFSET(0x1e)	/* HyperTransport Legacy PIC Base Addr reg */
    313  1.3  matt #define RMIXLR_SBC_HTSM_BAR		_RMIXL_OFFSET(0x1f)	/* HyperTransport System Management Base Addr reg */
    314  1.3  matt #define RMIXLR_SBC_HTIO_BAR		_RMIXL_OFFSET(0x20)	/* HyperTransport IO Base Addr reg */
    315  1.3  matt #define RMIXLR_SBC_HTCFG_BAR		_RMIXL_OFFSET(0x21)	/* HyperTransport Configuration Base Addr reg */
    316  1.3  matt #define RMIXLR_SBC_PCIX_CFG_BAR		_RMIXL_OFFSET(0x22)	/* PCI-X Configuration Base Addr reg */
    317  1.3  matt #define RMIXLR_SBC_PCIX_MEM_BAR		_RMIXL_OFFSET(0x23)	/* PCI-X Mem Base Addr reg */
    318  1.3  matt #define RMIXLR_SBC_PCIX_IO_BAR		_RMIXL_OFFSET(0x24)	/* PCI-X IO Base Addr reg */
    319  1.3  matt #define RMIXLR_SBC_SYS2IO_CREDITS	_RMIXL_OFFSET(0x35)	/* System Bridge I/O Transaction Credits register */
    320  1.3  matt #endif	/* MIPS64_XLR */
    321  1.3  matt #if defined(MIPS64_XLS)
    322  1.3  matt #define RMIXLS_SBC_IO_BAR		_RMIXL_OFFSET(0x19)	/* I/O Config Base Addr reg */
    323  1.3  matt #define RMIXLS_SBC_FLASH_BAR		_RMIXL_OFFSET(0x20)	/* Flash Memory Base Addr reg */
    324  1.3  matt #define RMIXLS_SBC_PCIE_CFG_BAR		_RMIXL_OFFSET(0x40)	/* PCI Configuration BAR */
    325  1.3  matt #define RMIXLS_SBC_PCIE_ECFG_BAR	_RMIXL_OFFSET(0x41)	/* PCI Extended Configuration BAR */
    326  1.3  matt #define RMIXLS_SBC_PCIE_MEM_BAR		_RMIXL_OFFSET(0x42)	/* PCI Memory region BAR */
    327  1.3  matt #define RMIXLS_SBC_PCIE_IO_BAR		_RMIXL_OFFSET(0x43)	/* PCI IO region BAR */
    328  1.3  matt #endif	/* MIPS64_XLS */
    329  1.2  matt 
    330  1.2  matt /*
    331  1.2  matt  * Address Error registers
    332  1.2  matt  * offsets are relative to RMIXL_IO_DEV_BRIDGE
    333  1.2  matt  */
    334  1.2  matt #define RMIXL_ADDR_ERR_DEVICE_MASK	_RMIXL_OFFSET(0x25)	/* Address Error Device Mask */
    335  1.3  matt #define RMIXL_ADDR_ERR_DEVICE_MASK_2	_RMIXL_OFFSET(0x44)	/* extension of Device Mask */
    336  1.2  matt #define RMIXL_ADDR_ERR_AERR0_LOG1	_RMIXL_OFFSET(0x26)	/* Address Error Set 0 Log 1 */
    337  1.2  matt #define RMIXL_ADDR_ERR_AERR0_LOG2	_RMIXL_OFFSET(0x27)	/* Address Error Set 0 Log 2 */
    338  1.2  matt #define RMIXL_ADDR_ERR_AERR0_LOG3	_RMIXL_OFFSET(0x28)	/* Address Error Set 0 Log 3 */
    339  1.2  matt #define RMIXL_ADDR_ERR_AERR0_DEVSTAT	_RMIXL_OFFSET(0x29)	/* Address Error Set 0 irpt status */
    340  1.2  matt #define RMIXL_ADDR_ERR_AERR1_LOG1	_RMIXL_OFFSET(0x2a)	/* Address Error Set 1 Log 1 */
    341  1.2  matt #define RMIXL_ADDR_ERR_AERR1_LOG2	_RMIXL_OFFSET(0x2b)	/* Address Error Set 1 Log 2 */
    342  1.2  matt #define RMIXL_ADDR_ERR_AERR1_LOG3	_RMIXL_OFFSET(0x2c)	/* Address Error Set 1 Log 3 */
    343  1.2  matt #define RMIXL_ADDR_ERR_AERR1_DEVSTAT	_RMIXL_OFFSET(0x2d)	/* Address Error Set 1 irpt status */
    344  1.2  matt #define RMIXL_ADDR_ERR_AERR0_EN		_RMIXL_OFFSET(0x2e)	/* Address Error Set 0 irpt enable */
    345  1.2  matt #define RMIXL_ADDR_ERR_AERR0_UPG	_RMIXL_OFFSET(0x2f)	/* Address Error Set 0 Upgrade */
    346  1.2  matt #define RMIXL_ADDR_ERR_AERR0_CLEAR	_RMIXL_OFFSET(0x30)	/* Address Error Set 0 irpt clear */
    347  1.2  matt #define RMIXL_ADDR_ERR_AERR1_CLEAR	_RMIXL_OFFSET(0x31)	/* Address Error Set 1 irpt clear */
    348  1.2  matt #define RMIXL_ADDR_ERR_SBE_COUNTS	_RMIXL_OFFSET(0x32)	/* Single Bit Error Counts */
    349  1.2  matt #define RMIXL_ADDR_ERR_DBE_COUNTS	_RMIXL_OFFSET(0x33)	/* Double Bit Error Counts */
    350  1.2  matt #define RMIXL_ADDR_ERR_BITERR_INT_EN	_RMIXL_OFFSET(0x33)	/* Bit Error intr enable */
    351  1.2  matt 
    352  1.2  matt /*
    353  1.2  matt  * RMIXL_SBC_DRAM_BAR bit defines
    354  1.2  matt  */
    355  1.2  matt #define RMIXL_DRAM_BAR_BASE_ADDR	__BITS(31,16)	/* bits 39:24 of Base Address */
    356  1.2  matt #define DRAM_BAR_TO_BASE(r)	\
    357  1.2  matt 		(((r) & RMIXL_DRAM_BAR_BASE_ADDR) << (24 - 16))
    358  1.2  matt #define RMIXL_DRAM_BAR_ADDR_MASK	__BITS(15,4)	/* bits 35:24 of Address Mask */
    359  1.2  matt #define DRAM_BAR_TO_SIZE(r)	\
    360  1.2  matt 		((((r) & RMIXL_DRAM_BAR_ADDR_MASK) + __BIT(4)) << (24 - 4))
    361  1.2  matt #define RMIXL_DRAM_BAR_INTERLEAVE	__BITS(3,1)	/* Interleave Mode */
    362  1.2  matt #define RMIXL_DRAM_BAR_STATUS		__BIT(0)	/* 1='region enabled' */
    363  1.2  matt 
    364  1.2  matt /*
    365  1.2  matt  * RMIXL_SBC_DRAM_CHNAC_DTR and
    366  1.2  matt  * RMIXL_SBC_DRAM_CHNBD_DTR bit defines
    367  1.2  matt  *	insert 'divisions' (0, 1 or 2) bits
    368  1.2  matt  *	of value 'partition'
    369  1.2  matt  *	at 'position' bit location.
    370  1.2  matt  */
    371  1.2  matt #define RMIXL_DRAM_DTR_RESa		__BITS(31,14)
    372  1.2  matt #define RMIXL_DRAM_DTR_PARTITION	__BITS(13,12)
    373  1.2  matt #define RMIXL_DRAM_DTR_RESb		__BITS(11,10)
    374  1.2  matt #define RMIXL_DRAM_DTR_DIVISIONS	__BITS(9,8)
    375  1.2  matt #define RMIXL_DRAM_DTR_RESc		__BITS(7,6)
    376  1.2  matt #define RMIXL_DRAM_DTR_POSITION		__BITS(5,0)
    377  1.2  matt #define RMIXL_DRAM_DTR_RESV	\
    378  1.2  matt 		(RMIXL_DRAM_DTR_RESa|RMIXL_DRAM_DTR_RESb|RMIXL_DRAM_DTR_RESc)
    379  1.2  matt 
    380  1.2  matt /*
    381  1.2  matt  * RMIXL_SBC_DRAM_BRIDGE_CFG bit defines
    382  1.2  matt  */
    383  1.2  matt #define RMIXL_DRAM_CFG_RESa		__BITS(31,13)
    384  1.2  matt #define RMIXL_DRAM_CFG_CHANNEL_MODE	__BIT(12)
    385  1.2  matt #define RMIXL_DRAM_CFG_RESb		__BIT(11)
    386  1.2  matt #define RMIXL_DRAM_CFG_INTERLEAVE_MODE	__BITS(10,8)
    387  1.2  matt #define RMIXL_DRAM_CFG_RESc		__BITS(7,5)
    388  1.2  matt #define RMIXL_DRAM_CFG_BUS_MODE		__BIT(4)
    389  1.2  matt #define RMIXL_DRAM_CFG_RESd		__BITS(3,2)
    390  1.2  matt #define RMIXL_DRAM_CFG_DRAM_MODE	__BITS(1,0)	/* 1=DDR2 */
    391  1.2  matt 
    392  1.2  matt /*
    393  1.3  matt  * RMIXL_SBC_XLR_PCIX_CFG_BAR bit defines
    394  1.3  matt  */
    395  1.3  matt #define RMIXL_PCIX_CFG_BAR_BASE		__BITS(31,17)	/* phys address bits 39:25 */
    396  1.3  matt #define RMIXL_PCIX_CFG_BAR_BA_SHIFT	(25 - 17)
    397  1.3  matt #define RMIXL_PCIX_CFG_BAR_TO_BA(r)	\
    398  1.3  matt 		(((r) & RMIXL_PCIX_CFG_BAR_BASE) << RMIXL_PCIX_CFG_BAR_BA_SHIFT)
    399  1.3  matt #define RMIXL_PCIX_CFG_BAR_RESV		__BITS(16,1)	/* (reserved) */
    400  1.3  matt #define RMIXL_PCIX_CFG_BAR_ENB		__BIT(0)	/* 1=Enable */
    401  1.3  matt #define RMIXL_PCIX_CFG_SIZE		__BIT(25)
    402  1.3  matt #define RMIXL_PCIX_CFG_BAR(ba, en)	\
    403  1.3  matt 		((uint32_t)(((ba) >> (25 - 17)) | ((en) ? RMIXL_PCIX_CFG_BAR_ENB : 0)))
    404  1.3  matt 
    405  1.3  matt /*
    406  1.3  matt  * RMIXLR_SBC_PCIX_MEM_BAR bit defines
    407  1.3  matt  */
    408  1.3  matt #define RMIXL_PCIX_MEM_BAR_BASE		__BITS(31,16)	/* phys address bits 39:24 */
    409  1.3  matt #define RMIXL_PCIX_MEM_BAR_TO_BA(r)	\
    410  1.3  matt 		(((r) & RMIXL_PCIX_MEM_BAR_BASE) << (24 - 16))
    411  1.3  matt #define RMIXL_PCIX_MEM_BAR_MASK		__BITS(15,1)	/* phys address mask bits 38:24 */
    412  1.3  matt #define RMIXL_PCIX_MEM_BAR_TO_SIZE(r)	\
    413  1.3  matt 		((((r) & RMIXL_PCIX_MEM_BAR_MASK) + 2) << (24 - 1))
    414  1.3  matt #define RMIXL_PCIX_MEM_BAR_ENB		__BIT(0)	/* 1=Enable */
    415  1.3  matt #define RMIXL_PCIX_MEM_BAR(ba, en)	\
    416  1.3  matt 		((uint32_t)(((ba) >> (24 - 16)) | ((en) ? RMIXL_PCIX_MEM_BAR_ENB : 0)))
    417  1.3  matt 
    418  1.3  matt /*
    419  1.3  matt  * RMIXLR_SBC_PCIX_IO_BAR bit defines
    420  1.3  matt  */
    421  1.3  matt #define RMIXL_PCIX_IO_BAR_BASE		__BITS(31,18)	/* phys address bits 39:26 */
    422  1.3  matt #define RMIXL_PCIX_IO_BAR_TO_BA(r)	\
    423  1.3  matt 		(((r) & RMIXL_PCIX_IO_BAR_BASE) << (26 - 18))
    424  1.3  matt #define RMIXL_PCIX_IO_BAR_RESV		__BITS(17,7)	/* (reserve) */
    425  1.3  matt #define RMIXL_PCIX_IO_BAR_MASK		__BITS(6,1)	/* phys address mask bits 31:26 */
    426  1.3  matt #define RMIXL_PCIX_IO_BAR_TO_SIZE(r)	\
    427  1.3  matt 		((((r) & RMIXL_PCIX_IO_BAR_MASK) + 2) << (26 - 1))
    428  1.3  matt #define RMIXL_PCIX_IO_BAR_ENB		__BIT(0)	/* 1=Enable */
    429  1.3  matt #define RMIXL_PCIX_IO_BAR(ba, en)	\
    430  1.3  matt 		((uint32_t)(((ba) >> (26 - 18)) | ((en) ? RMIXL_PCIX_IO_BAR_ENB : 0)))
    431  1.3  matt 
    432  1.3  matt 
    433  1.3  matt /*
    434  1.3  matt  * RMIXLS_SBC_PCIE_CFG_BAR bit defines
    435  1.2  matt  */
    436  1.3  matt #define RMIXL_PCIE_CFG_BAR_BASE	__BITS(31,17)	/* phys address bits 39:25 */
    437  1.2  matt #define RMIXL_PCIE_CFG_BAR_BA_SHIFT	(25 - 17)
    438  1.2  matt #define RMIXL_PCIE_CFG_BAR_TO_BA(r)	\
    439  1.2  matt 		(((r) & RMIXL_PCIE_CFG_BAR_BASE) << RMIXL_PCIE_CFG_BAR_BA_SHIFT)
    440  1.2  matt #define RMIXL_PCIE_CFG_BAR_RESV		__BITS(16,1)	/* (reserved) */
    441  1.2  matt #define RMIXL_PCIE_CFG_BAR_ENB		__BIT(0)	/* 1=Enable */
    442  1.2  matt #define RMIXL_PCIE_CFG_SIZE		__BIT(25)
    443  1.2  matt #define RMIXL_PCIE_CFG_BAR(ba, en)	\
    444  1.2  matt 		((uint32_t)(((ba) >> (25 - 17)) | ((en) ? RMIXL_PCIE_CFG_BAR_ENB : 0)))
    445  1.2  matt 
    446  1.2  matt /*
    447  1.3  matt  * RMIXLS_SBC_PCIE_ECFG_BAR bit defines
    448  1.2  matt  * (PCIe extended config space)
    449  1.2  matt  */
    450  1.2  matt #define RMIXL_PCIE_ECFG_BAR_BASE	__BITS(31,21)	/* phys address bits 39:29 */
    451  1.2  matt #define RMIXL_PCIE_ECFG_BAR_BA_SHIFT	(29 - 21)
    452  1.2  matt #define RMIXL_PCIE_ECFG_BAR_TO_BA(r)	\
    453  1.2  matt 		(((r) & RMIXL_PCIE_ECFG_BAR_BASE) << RMIXL_PCIE_ECFG_BAR_BA_SHIFT)
    454  1.2  matt #define RMIXL_PCIE_ECFG_BAR_RESV	__BITS(20,1)	/* (reserved) */
    455  1.2  matt #define RMIXL_PCIE_ECFG_BAR_ENB		__BIT(0)	/* 1=Enable */
    456  1.2  matt #define RMIXL_PCIE_ECFG_SIZE		__BIT(29)
    457  1.2  matt #define RMIXL_PCIE_ECFG_BAR(ba, en)	\
    458  1.2  matt 		((uint32_t)(((ba) >> (29 - 21)) | ((en) ? RMIXL_PCIE_ECFG_BAR_ENB : 0)))
    459  1.2  matt 
    460  1.2  matt /*
    461  1.3  matt  * RMIXLS_SBC_PCIE_MEM_BAR bit defines
    462  1.2  matt  */
    463  1.2  matt #define RMIXL_PCIE_MEM_BAR_BASE		__BITS(31,16)	/* phys address bits 39:24 */
    464  1.2  matt #define RMIXL_PCIE_MEM_BAR_TO_BA(r)	\
    465  1.2  matt 		(((r) & RMIXL_PCIE_MEM_BAR_BASE) << (24 - 16))
    466  1.2  matt #define RMIXL_PCIE_MEM_BAR_MASK		__BITS(15,1)	/* phys address mask bits 38:24 */
    467  1.2  matt #define RMIXL_PCIE_MEM_BAR_TO_SIZE(r)	\
    468  1.2  matt 		((((r) & RMIXL_PCIE_MEM_BAR_MASK) + 2) << (24 - 1))
    469  1.2  matt #define RMIXL_PCIE_MEM_BAR_ENB		__BIT(0)	/* 1=Enable */
    470  1.2  matt #define RMIXL_PCIE_MEM_BAR(ba, en)	\
    471  1.2  matt 		((uint32_t)(((ba) >> (24 - 16)) | ((en) ? RMIXL_PCIE_MEM_BAR_ENB : 0)))
    472  1.2  matt 
    473  1.2  matt /*
    474  1.3  matt  * RMIXLS_SBC_PCIE_IO_BAR bit defines
    475  1.2  matt  */
    476  1.2  matt #define RMIXL_PCIE_IO_BAR_BASE		__BITS(31,18)	/* phys address bits 39:26 */
    477  1.2  matt #define RMIXL_PCIE_IO_BAR_TO_BA(r)	\
    478  1.2  matt 		(((r) & RMIXL_PCIE_IO_BAR_BASE) << (26 - 18))
    479  1.2  matt #define RMIXL_PCIE_IO_BAR_RESV		__BITS(17,7)	/* (reserve) */
    480  1.2  matt #define RMIXL_PCIE_IO_BAR_MASK		__BITS(6,1)	/* phys address mask bits 31:26 */
    481  1.2  matt #define RMIXL_PCIE_IO_BAR_TO_SIZE(r)	\
    482  1.2  matt 		((((r) & RMIXL_PCIE_IO_BAR_MASK) + 2) << (26 - 1))
    483  1.2  matt #define RMIXL_PCIE_IO_BAR_ENB		__BIT(0)	/* 1=Enable */
    484  1.2  matt #define RMIXL_PCIE_IO_BAR(ba, en)	\
    485  1.2  matt 		((uint32_t)(((ba) >> (26 - 18)) | ((en) ? RMIXL_PCIE_IO_BAR_ENB : 0)))
    486  1.2  matt 
    487  1.2  matt 
    488  1.2  matt /*
    489  1.2  matt  * Programmable Interrupt Controller registers
    490  1.2  matt  * the Programming Reference Manual table 10.4
    491  1.2  matt  * lists "Reg ID" values not offsets
    492  1.2  matt  * Offsets are relative to RMIXL_IO_DEV_BRIDGE
    493  1.2  matt  */
    494  1.2  matt #define	RMIXL_PIC_CONTROL		_RMIXL_OFFSET(0x0)
    495  1.2  matt #define	RMIXL_PIC_IPIBASE		_RMIXL_OFFSET(0x4)
    496  1.2  matt #define	RMIXL_PIC_INTRACK		_RMIXL_OFFSET(0x6)
    497  1.2  matt #define	RMIXL_PIC_WATCHdOGMAXVALUE0	_RMIXL_OFFSET(0x8)
    498  1.2  matt #define	RMIXL_PIC_WATCHDOGMAXVALUE1	_RMIXL_OFFSET(0x9)
    499  1.2  matt #define	RMIXL_PIC_WATCHDOGMASK0		_RMIXL_OFFSET(0xa)
    500  1.2  matt #define	RMIXL_PIC_WATCHDOGMASK1		_RMIXL_OFFSET(0xb)
    501  1.2  matt #define	RMIXL_PIC_WATCHDOGHEARTBEAT0	_RMIXL_OFFSET(0xc)
    502  1.2  matt #define	RMIXL_PIC_WATCHDOGHEARTBEAT1	_RMIXL_OFFSET(0xd)
    503  1.2  matt #define	RMIXL_PIC_IRTENTRYC0(n)		_RMIXL_OFFSET(0x40 + (n))	/* 0<=n<=31 */
    504  1.2  matt #define	RMIXL_PIC_IRTENTRYC1(n)		_RMIXL_OFFSET(0x80 + (n))	/* 0<=n<=31 */
    505  1.2  matt #define	RMIXL_PIC_SYSTMRMAXVALC0(n)	_RMIXL_OFFSET(0x100 + (n))	/* 0<=n<=7 */
    506  1.2  matt #define	RMIXL_PIC_SYSTMRMAXVALC1(n)	_RMIXL_OFFSET(0x110 + (n))	/* 0<=n<=7 */
    507  1.2  matt #define	RMIXL_PIC_SYSTMRC0(n)		_RMIXL_OFFSET(0x120 + (n))	/* 0<=n<=7 */
    508  1.2  matt #define	RMIXL_PIC_SYSTMRC1(n)		_RMIXL_OFFSET(0x130 + (n))	/* 0<=n<=7 */
    509  1.2  matt 
    510  1.2  matt /*
    511  1.2  matt  * RMIXL_PIC_CONTROL bits
    512  1.2  matt  */
    513  1.2  matt #define RMIXL_PIC_CONTROL_WATCHDOG_ENB	__BIT(0)
    514  1.2  matt #define RMIXL_PIC_CONTROL_GEN_NMI	__BITS(2,1)	/* do NMI after n WDog irpts */
    515  1.2  matt #define RMIXL_PIC_CONTROL_GEN_NMIn(n)	(((n) << 1) & RMIXL_PIC_CONTROL_GEN_NMI)
    516  1.2  matt #define RMIXL_PIC_CONTROL_RESa		__BITS(7,3)
    517  1.2  matt #define RMIXL_PIC_CONTROL_TIMER_ENB	__BITS(15,8)	/* per-Timer enable bits */
    518  1.3  matt #define RMIXL_PIC_CONTROL_TIMER_ENBn(n)	((1 << (8 + (n))) & RMIXL_PIC_CONTROL_TIMER_ENB)
    519  1.2  matt #define RMIXL_PIC_CONTROL_RESb		__BITS(31,16)
    520  1.2  matt #define RMIXL_PIC_CONTROL_RESV		\
    521  1.2  matt 		(RMIXL_PIC_CONTROL_RESa|RMIXL_PIC_CONTROL_RESb)
    522  1.2  matt 
    523  1.2  matt /*
    524  1.2  matt  * RMIXL_PIC_IPIBASE bits
    525  1.2  matt  */
    526  1.2  matt #define RMIXL_PIC_IPIBASE_VECTORNUM	__BITS(5,0)
    527  1.2  matt #define RMIXL_PIC_IPIBASE_RESa		__BIT(6)	/* undocumented bit */
    528  1.2  matt #define RMIXL_PIC_IPIBASE_BCAST		__BIT(7)
    529  1.2  matt #define RMIXL_PIC_IPIBASE_NMI		__BIT(8)
    530  1.2  matt #define RMIXL_PIC_IPIBASE_ID		__BITS(31,16)
    531  1.2  matt #define RMIXL_PIC_IPIBASE_ID_RESb	__BITS(31,23)
    532  1.3  matt #define RMIXL_PIC_IPIBASE_ID_CORE	__BITS(22,20)	/* Physical CPU ID */
    533  1.3  matt #define RMIXL_PIC_IPIBASE_ID_CORE_SHIFT		20
    534  1.2  matt #define RMIXL_PIC_IPIBASE_ID_RESc	__BITS(19,18)
    535  1.3  matt #define RMIXL_PIC_IPIBASE_ID_THREAD	__BITS(17,16)	/* Thread ID */
    536  1.3  matt #define RMIXL_PIC_IPIBASE_ID_THREAD_SHIFT	16
    537  1.2  matt #define RMIXL_PIC_IPIBASE_ID_RESV	\
    538  1.2  matt 		(RMIXL_PIC_IPIBASE_ID_RESa|RMIXL_PIC_IPIBASE_ID_RESb	\
    539  1.2  matt 		|RMIXL_PIC_IPIBASE_ID_RESc)
    540  1.2  matt 
    541  1.2  matt /*
    542  1.2  matt  * RMIXL_PIC_IRTENTRYC0 bits
    543  1.2  matt  * IRT Entry low word
    544  1.2  matt  */
    545  1.2  matt #define RMIXL_PIC_IRTENTRYC0_TMASK	__BITS(7,0)	/* Thread Mask */
    546  1.2  matt #define RMIXL_PIC_IRTENTRYC0_RESa	__BITS(3,2)	/* write as 0 */
    547  1.2  matt #define RMIXL_PIC_IRTENTRYC0_RESb	__BITS(31,8)	/* write as 0 */
    548  1.2  matt #define RMIXL_PIC_IRTENTRYC0_RESV	\
    549  1.2  matt 		(RMIXL_PIC_IRTENTRYC0_RESa | RMIXL_PIC_IRTENTRYC0_RESb)
    550  1.2  matt 
    551  1.2  matt /*
    552  1.2  matt  * RMIXL_PIC_IRTENTRYC1 bits
    553  1.2  matt  * IRT Entry high word
    554  1.2  matt  */
    555  1.2  matt #define RMIXL_PIC_IRTENTRYC1_INTVEC	__BITS(5,0)	/* maps to bit# in CPU's EIRR */
    556  1.2  matt #define RMIXL_PIC_IRTENTRYC1_GL		__BIT(6)	/* 0=Global; 1=Local */
    557  1.2  matt #define RMIXL_PIC_IRTENTRYC1_NMI	__BIT(7)	/* 0=Maskable; 1=NMI */
    558  1.2  matt #define RMIXL_PIC_IRTENTRYC1_RESV	__BITS(28,8)
    559  1.2  matt #define RMIXL_PIC_IRTENTRYC1_P		__BIT(29)	/* 0=Rising/High; 1=Falling/Low */
    560  1.2  matt #define RMIXL_PIC_IRTENTRYC1_TRG	__BIT(30)	/* 0=Edge; 1=Level */
    561  1.2  matt #define RMIXL_PIC_IRTENTRYC1_VALID	__BIT(31)	/* 0=Invalid; 1=Valid IRT Entry */
    562  1.2  matt 
    563  1.2  matt 
    564  1.2  matt /*
    565  1.2  matt  * GPIO Controller registers
    566  1.2  matt  */
    567  1.2  matt 
    568  1.2  matt /* GPIO Signal Registers */
    569  1.2  matt #define RMIXL_GPIO_INT_ENB		_RMIXL_OFFSET(0x0)	/* Interrupt Enable register */
    570  1.2  matt #define RMIXL_GPIO_INT_INV		_RMIXL_OFFSET(0x1)	/* Interrupt Inversion register */
    571  1.2  matt #define RMIXL_GPIO_IO_DIR		_RMIXL_OFFSET(0x2)	/* I/O Direction register */
    572  1.2  matt #define RMIXL_GPIO_OUTPUT		_RMIXL_OFFSET(0x3)	/* Output Write register */
    573  1.2  matt #define RMIXL_GPIO_INPUT		_RMIXL_OFFSET(0x4)	/* Intput Read register */
    574  1.2  matt #define RMIXL_GPIO_INT_CLR		_RMIXL_OFFSET(0x5)	/* Interrupt Inversion register */
    575  1.2  matt #define RMIXL_GPIO_INT_STS		_RMIXL_OFFSET(0x6)	/* Interrupt Status register */
    576  1.2  matt #define RMIXL_GPIO_INT_TYP		_RMIXL_OFFSET(0x7)	/* Interrupt Type register */
    577  1.2  matt #define RMIXL_GPIO_RESET		_RMIXL_OFFSET(0x8)	/* XLS Soft Reset register */
    578  1.2  matt 
    579  1.3  matt /*
    580  1.3  matt  * RMIXL_GPIO_RESET bits
    581  1.3  matt  */
    582  1.3  matt #define RMIXL_GPIO_RESET_RESV		__BITS(31,1)
    583  1.3  matt #define RMIXL_GPIO_RESET_RESET		__BIT(0)
    584  1.3  matt 
    585  1.3  matt 
    586  1.2  matt /* GPIO System Control Registers */
    587  1.2  matt #define RMIXL_GPIO_RESET_CFG		_RMIXL_OFFSET(0x15)	/* Reset Configuration register */
    588  1.2  matt #define RMIXL_GPIO_THERMAL_CSR		_RMIXL_OFFSET(0x16)	/* Thermal Control/Status register */
    589  1.2  matt #define RMIXL_GPIO_THERMAL_SHFT		_RMIXL_OFFSET(0x17)	/* Thermal Shift register */
    590  1.2  matt #define RMIXL_GPIO_BIST_ALL_STS		_RMIXL_OFFSET(0x18)	/* BIST All Status register */
    591  1.2  matt #define RMIXL_GPIO_BIST_EACH_STS	_RMIXL_OFFSET(0x19)	/* BIST Each Status register */
    592  1.2  matt #define RMIXL_GPIO_SGMII_0_3_PHY_CTL	_RMIXL_OFFSET(0x20)	/* SGMII #0..3 PHY Control register */
    593  1.2  matt #define RMIXL_GPIO_AUI_0_PHY_CTL	_RMIXL_OFFSET(0x20)	/* AUI port#0  PHY Control register */
    594  1.2  matt #define RMIXL_GPIO_SGMII_4_7_PLL_CTL	_RMIXL_OFFSET(0x21)	/* SGMII #4..7 PLL Control register */
    595  1.2  matt #define RMIXL_GPIO_AUI_1_PLL_CTL	_RMIXL_OFFSET(0x21)	/* AUI port#1  PLL Control register */
    596  1.2  matt #define RMIXL_GPIO_SGMII_4_7_PHY_CTL	_RMIXL_OFFSET(0x22)	/* SGMII #4..7 PHY Control register */
    597  1.2  matt #define RMIXL_GPIO_AUI_1_PHY_CTL	_RMIXL_OFFSET(0x22)	/* AUI port#1  PHY Control register */
    598  1.2  matt #define RMIXL_GPIO_INT_MAP		_RMIXL_OFFSET(0x25)	/* Interrupt Map to PIC, 0=int14, 1=int30 */
    599  1.2  matt #define RMIXL_GPIO_EXT_INT		_RMIXL_OFFSET(0x26)	/* External Interrupt control register */
    600  1.2  matt #define RMIXL_GPIO_CPU_RST		_RMIXL_OFFSET(0x28)	/* CPU Reset control register */
    601  1.2  matt #define RMIXL_GPIO_LOW_PWR_DIS		_RMIXL_OFFSET(0x29)	/* Low Power Dissipation register */
    602  1.2  matt #define RMIXL_GPIO_RANDOM		_RMIXL_OFFSET(0x2b)	/* Low Power Dissipation register */
    603  1.2  matt #define RMIXL_GPIO_CPU_CLK_DIS		_RMIXL_OFFSET(0x2d)	/* CPU Clock Disable register */
    604  1.2  matt 
    605  1.2  matt /*
    606  1.3  matt  * RMIXL_GPIO_RESET_CFG bits
    607  1.3  matt  */
    608  1.3  matt #define RMIXL_GPIO_RESET_CFG_RESa		__BITS(31,28)
    609  1.3  matt #define RMIXL_GPIO_RESET_CFG_PCIE_SRIO_SEL	__BITS(27,26)	/* PCIe or SRIO Select:
    610  1.3  matt 								 * 00 = PCIe selected, SRIO not available
    611  1.3  matt 								 * 01 = SRIO selected, 1.25 Gbaud (1.0 Gbps)
    612  1.3  matt 								 * 10 = SRIO selected, 2.25 Gbaud (2.0 Gbps)
    613  1.3  matt 								 * 11 = SRIO selected, 3.125 Gbaud (2.5 Gbps)
    614  1.3  matt 								 */
    615  1.3  matt #define RMIXL_GPIO_RESET_CFG_XAUI_PORT1_SEL	__BIT(25)	/* XAUI Port 1 Select:
    616  1.3  matt 								 *  0 = Disabled - Port is SGMII ports 4-7
    617  1.3  matt 								 *  1 = Enabled -  Port is 4-lane XAUI Port 1
    618  1.3  matt 								 */
    619  1.3  matt #define RMIXL_GPIO_RESET_CFG_XAUI_PORT0_SEL	__BIT(24)	/* XAUI Port 0 Select:
    620  1.3  matt 								 *  0 = Disabled - Port is SGMII ports 0-3
    621  1.3  matt 								 *  1 = Enabled -  Port is 4-lane XAUI Port 0
    622  1.3  matt 								 */
    623  1.3  matt #define RMIXL_GPIO_RESET_CFG_RESb		__BIT(23)
    624  1.3  matt #define RMIXL_GPIO_RESET_CFG_USB_DEV		__BIT(22)	/* USB Device:
    625  1.3  matt 								 *  0 = Device Mode
    626  1.3  matt 								 *  1 = Host Mode
    627  1.3  matt 								 */
    628  1.3  matt #define RMIXL_GPIO_RESET_CFG_PCIE_CFG		__BITS(21,20)	/* PCIe or SRIO configuration */
    629  1.3  matt #define RMIXL_GPIO_RESET_CFG_FLASH33_EN		__BIT(19)	/* Flash 33 MHZ Enable:
    630  1.3  matt 								 *  0 = 66.67 MHz
    631  1.3  matt 								 *  1 = 33.33 MHz
    632  1.3  matt 								 */
    633  1.3  matt #define RMIXL_GPIO_RESET_CFG_BIST_DIAG_EN	__BIT(18)	/* BIST Diagnostics enable */
    634  1.3  matt #define RMIXL_GPIO_RESET_CFG_BIST_RUN_EN	__BIT(18)	/* BIST Run enable */
    635  1.3  matt #define RMIXL_GPIO_RESET_CFG_NOOT_NAND		__BIT(16)	/* Enable boot from NAND Flash */
    636  1.3  matt #define RMIXL_GPIO_RESET_CFG_BOOT_PCMCIA	__BIT(15)	/* Enable boot from PCMCIA */
    637  1.3  matt #define RMIXL_GPIO_RESET_CFG_FLASH_CFG		__BIT(14)	/* Flash 32-bit Data Configuration:
    638  1.3  matt 								 *  0 = 32-bit address / 16-bit data
    639  1.3  matt 								 *  1 = 32-bit address / 32-bit data
    640  1.3  matt 								 */
    641  1.3  matt #define RMIXL_GPIO_RESET_CFG_PCMCIA_EN		__BIT(13)	/* PCMCIA Enable Status */
    642  1.3  matt #define RMIXL_GPIO_RESET_CFG_PARITY_EN		__BIT(12)	/* Parity Enable Status */
    643  1.3  matt #define RMIXL_GPIO_RESET_CFG_BIGEND		__BIT(11)	/* Big Endian Mode Enable Status */
    644  1.3  matt #define RMIXL_GPIO_RESET_CFG_PLL1_OUT_DIV	__BITS(10,8)	/* PLL1 (Core PLL) Output Divider */
    645  1.3  matt #define RMIXL_GPIO_RESET_CFG_PLL1_FB_DIV	__BITS(7,0)	/* PLL1 Feedback Divider */
    646  1.3  matt 
    647  1.3  matt /*
    648  1.3  matt  * RMIXL_GPIO_LOW_PWR_DIS bits
    649  1.3  matt  * except as noted, all bits are:
    650  1.3  matt  *  0 = feature enable (default)
    651  1.3  matt  *  1 = feature disable
    652  1.3  matt  */
    653  1.3  matt /* XXX defines are for XLS6xx, XLS4xx-Lite and XLS4xx Devices */
    654  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_LP		__BIT(0)	/* Low Power disable */
    655  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_GMAC_QD_0	__BIT(1)	/* GMAC Quad 0 (GMAC 0..3) disable */
    656  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_GMAC_QD_1	__BIT(2)	/* GMAC Quad 1 (GMAC 4..7) disable */
    657  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_USB		__BIT(3)	/* USB disable */
    658  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_PCIE		__BIT(4)	/* PCIE disable */
    659  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_CDE		__BIT(5)	/* Compression/Decompression Engine disable */
    660  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_DMA		__BIT(6)	/* DMA Engine disable */
    661  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_SAE		__BITS(8,7)	/* Security Acceleration Engine disable:
    662  1.3  matt 								 *  00 = enable (default)
    663  1.3  matt 								 *  01 = reserved
    664  1.3  matt 								 *  10 = reserved
    665  1.3  matt 								 *  11 = disable
    666  1.3  matt 								 */
    667  1.3  matt #define RMIXL_GPIO_LOW_PWR_DIS_RESV		__BITS(31,9)
    668  1.3  matt 
    669  1.3  matt 
    670  1.3  matt /*
    671  1.2  matt  * PCIE Interface Controller registers
    672  1.2  matt  */
    673  1.2  matt #define RMIXL_PCIE_CTRL1		_RMIXL_OFFSET(0x0)
    674  1.2  matt #define RMIXL_PCIE_CTRL2		_RMIXL_OFFSET(0x1)
    675  1.2  matt #define RMIXL_PCIE_CTRL3		_RMIXL_OFFSET(0x2)
    676  1.2  matt #define RMIXL_PCIE_CTRL4		_RMIXL_OFFSET(0x3)
    677  1.2  matt #define RMIXL_PCIE_CTRL			_RMIXL_OFFSET(0x4)
    678  1.2  matt #define RMIXL_PCIE_IOBM_TIMER		_RMIXL_OFFSET(0x5)
    679  1.2  matt #define RMIXL_PCIE_MSI_CMD		_RMIXL_OFFSET(0x6)
    680  1.2  matt #define RMIXL_PCIE_MSI_RESP		_RMIXL_OFFSET(0x7)
    681  1.2  matt #define RMIXL_PCIE_DWC_CRTL5		_RMIXL_OFFSET(0x8)	/* not on XLS408Lite, XLS404Lite */
    682  1.2  matt #define RMIXL_PCIE_DWC_CRTL6		_RMIXL_OFFSET(0x9)	/* not on XLS408Lite, XLS404Lite */
    683  1.2  matt #define RMIXL_PCIE_IOBM_SWAP_MEM_BASE	_RMIXL_OFFSET(0x10)
    684  1.2  matt #define RMIXL_PCIE_IOBM_SWAP_MEM_LIMIT	_RMIXL_OFFSET(0x11)
    685  1.2  matt #define RMIXL_PCIE_IOBM_SWAP_IO_BASE	_RMIXL_OFFSET(0x12)
    686  1.2  matt #define RMIXL_PCIE_IOBM_SWAP_IO_LIMIT	_RMIXL_OFFSET(0x13)
    687  1.2  matt #define RMIXL_PCIE_TRGT_CHRNT_MEM_BASE	_RMIXL_OFFSET(0x14)
    688  1.2  matt #define RMIXL_PCIE_TRGT_CHRNT_MEM_LIMIT	_RMIXL_OFFSET(0x15)
    689  1.2  matt #define RMIXL_PCIE_TRGT_L2ALC_MEM_BASE	_RMIXL_OFFSET(0x16)
    690  1.2  matt #define RMIXL_PCIE_TRGT_L2ALC_MEM_LIMIT	_RMIXL_OFFSET(0x17)
    691  1.2  matt #define RMIXL_PCIE_TRGT_REX_MEM_BASE	_RMIXL_OFFSET(0x18)
    692  1.2  matt #define RMIXL_PCIE_TRGT_REX_MEM_LIMIT	_RMIXL_OFFSET(0x19)
    693  1.2  matt #define RMIXL_PCIE_EP_MEM_BASE		_RMIXL_OFFSET(0x1a)
    694  1.2  matt #define RMIXL_PCIE_EP_MEM_LIMIT		_RMIXL_OFFSET(0x1b)
    695  1.2  matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY0	_RMIXL_OFFSET(0x1c)
    696  1.2  matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY1	_RMIXL_OFFSET(0x1d)
    697  1.2  matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY2	_RMIXL_OFFSET(0x1e)
    698  1.2  matt #define RMIXL_PCIE_EP_ADDR_MAP_ENTRY3	_RMIXL_OFFSET(0x1f)
    699  1.2  matt #define RMIXL_PCIE_LINK0_STATE		_RMIXL_OFFSET(0x20)
    700  1.2  matt #define RMIXL_PCIE_LINK1_STATE		_RMIXL_OFFSET(0x21)
    701  1.2  matt #define RMIXL_PCIE_IOBM_INT_STATUS	_RMIXL_OFFSET(0x22)
    702  1.2  matt #define RMIXL_PCIE_IOBM_INT_ENABLE	_RMIXL_OFFSET(0x23)
    703  1.2  matt #define RMIXL_PCIE_LINK0_MSI_STATUS	_RMIXL_OFFSET(0x24)
    704  1.2  matt #define RMIXL_PCIE_LINK1_MSI_STATUS	_RMIXL_OFFSET(0x25)
    705  1.2  matt #define RMIXL_PCIE_LINK0_MSI_ENABLE	_RMIXL_OFFSET(0x26)
    706  1.2  matt #define RMIXL_PCIE_LINK1_MSI_ENABLE	_RMIXL_OFFSET(0x27)
    707  1.2  matt #define RMIXL_PCIE_LINK0_INT_STATUS0	_RMIXL_OFFSET(0x28)
    708  1.2  matt #define RMIXL_PCIE_LINK1_INT_STATUS0	_RMIXL_OFFSET(0x29)
    709  1.2  matt #define RMIXL_PCIE_LINK0_INT_STATUS1	_RMIXL_OFFSET(0x2a)
    710  1.2  matt #define RMIXL_PCIE_LINK1_INT_STATUS1	_RMIXL_OFFSET(0x2b)
    711  1.2  matt #define RMIXL_PCIE_LINK0_INT_ENABLE0	_RMIXL_OFFSET(0x2c)
    712  1.2  matt #define RMIXL_PCIE_LINK1_INT_ENABLE0	_RMIXL_OFFSET(0x2d)
    713  1.2  matt #define RMIXL_PCIE_LINK0_INT_ENABLE1	_RMIXL_OFFSET(0x2e)
    714  1.2  matt #define RMIXL_PCIE_LINK1_INT_ENABLE1	_RMIXL_OFFSET(0x2f)
    715  1.2  matt #define RMIXL_PCIE_PHY_CR_CMD		_RMIXL_OFFSET(0x30)
    716  1.2  matt #define RMIXL_PCIE_PHY_CR_WR_DATA	_RMIXL_OFFSET(0x31)
    717  1.2  matt #define RMIXL_PCIE_PHY_CR_RESP		_RMIXL_OFFSET(0x32)
    718  1.2  matt #define RMIXL_PCIE_PHY_CR_RD_DATA	_RMIXL_OFFSET(0x33)
    719  1.2  matt #define RMIXL_PCIE_IOBM_ERR_CMD		_RMIXL_OFFSET(0x34)
    720  1.2  matt #define RMIXL_PCIE_IOBM_ERR_LOWER_ADDR	_RMIXL_OFFSET(0x35)
    721  1.2  matt #define RMIXL_PCIE_IOBM_ERR_UPPER_ADDR	_RMIXL_OFFSET(0x36)
    722  1.2  matt #define RMIXL_PCIE_IOBM_ERR_BE		_RMIXL_OFFSET(0x37)
    723  1.2  matt #define RMIXL_PCIE_LINK2_STATE		_RMIXL_OFFSET(0x60)	/* not on XLS408Lite, XLS404Lite */
    724  1.2  matt #define RMIXL_PCIE_LINK3_STATE		_RMIXL_OFFSET(0x61)	/* not on XLS408Lite, XLS404Lite */
    725  1.2  matt #define RMIXL_PCIE_LINK2_MSI_STATUS	_RMIXL_OFFSET(0x64)	/* not on XLS408Lite, XLS404Lite */
    726  1.2  matt #define RMIXL_PCIE_LINK3_MSI_STATUS	_RMIXL_OFFSET(0x65)	/* not on XLS408Lite, XLS404Lite */
    727  1.2  matt #define RMIXL_PCIE_LINK2_MSI_ENABLE	_RMIXL_OFFSET(0x66)	/* not on XLS408Lite, XLS404Lite */
    728  1.2  matt #define RMIXL_PCIE_LINK3_MSI_ENABLE	_RMIXL_OFFSET(0x67)	/* not on XLS408Lite, XLS404Lite */
    729  1.2  matt #define RMIXL_PCIE_LINK2_INT_STATUS0	_RMIXL_OFFSET(0x68)	/* not on XLS408Lite, XLS404Lite */
    730  1.2  matt #define RMIXL_PCIE_LINK3_INT_STATUS0	_RMIXL_OFFSET(0x69)	/* not on XLS408Lite, XLS404Lite */
    731  1.2  matt #define RMIXL_PCIE_LINK2_INT_STATUS1	_RMIXL_OFFSET(0x6a)	/* not on XLS408Lite, XLS404Lite */
    732  1.2  matt #define RMIXL_PCIE_LINK3_INT_STATUS1	_RMIXL_OFFSET(0x6b)	/* not on XLS408Lite, XLS404Lite */
    733  1.2  matt #define RMIXL_PCIE_LINK2_INT_ENABLE0	_RMIXL_OFFSET(0x6c)	/* not on XLS408Lite, XLS404Lite */
    734  1.2  matt #define RMIXL_PCIE_LINK3_INT_ENABLE0	_RMIXL_OFFSET(0x6d)	/* not on XLS408Lite, XLS404Lite */
    735  1.2  matt #define RMIXL_PCIE_LINK2_INT_ENABLE1	_RMIXL_OFFSET(0x6e)	/* not on XLS408Lite, XLS404Lite */
    736  1.2  matt #define RMIXL_PCIE_LINK3_INT_ENABLE1	_RMIXL_OFFSET(0x6f)	/* not on XLS408Lite, XLS404Lite */
    737  1.2  matt #define RMIXL_VC0_POSTED_RX_QUEUE_CTRL	_RMIXL_OFFSET(0x1d2)
    738  1.2  matt #define RMIXL_VC0_POSTED_BUFFER_DEPTH	_RMIXL_OFFSET(0x1ea)
    739  1.2  matt #define RMIXL_PCIE_MSG_TX_THRESHOLD	_RMIXL_OFFSET(0x308)
    740  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_0	_RMIXL_OFFSET(0x320)
    741  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_1	_RMIXL_OFFSET(0x321)
    742  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_2	_RMIXL_OFFSET(0x322)
    743  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_3	_RMIXL_OFFSET(0x323)
    744  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_4	_RMIXL_OFFSET(0x324)	/* not on XLS408Lite, XLS404Lite */
    745  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_5	_RMIXL_OFFSET(0x325)	/* not on XLS408Lite, XLS404Lite */
    746  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_6	_RMIXL_OFFSET(0x326)	/* not on XLS408Lite, XLS404Lite */
    747  1.2  matt #define RMIXL_PCIE_MSG_BUCKET_SIZE_7	_RMIXL_OFFSET(0x327)	/* not on XLS408Lite, XLS404Lite */
    748  1.2  matt #define RMIXL_PCIE_MSG_CREDIT_FIRST	_RMIXL_OFFSET(0x380)
    749  1.2  matt #define RMIXL_PCIE_MSG_CREDIT_LAST	_RMIXL_OFFSET(0x3ff)
    750  1.2  matt 
    751  1.3  matt /*
    752  1.3  matt  * USB General Interface registers
    753  1.3  matt  * these are opffset from REGSPACE selected by __BIT(12) == 1
    754  1.3  matt  *	RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_B + reg)
    755  1.3  matt  * see Tables 18-7 and 18-14 in the XLS PRM
    756  1.3  matt  */
    757  1.3  matt #define RMIXL_USB_GEN_CTRL1		0x00
    758  1.3  matt #define RMIXL_USB_GEN_CTRL2		0x04
    759  1.3  matt #define RMIXL_USB_GEN_CTRL3		0x08
    760  1.3  matt #define RMIXL_USB_IOBM_TIMER		0x0C
    761  1.3  matt #define RMIXL_USB_VBUS_TIMER		0x10
    762  1.3  matt #define RMIXL_USB_BYTESWAP_EN		0x14
    763  1.3  matt #define RMIXL_USB_COHERENT_MEM_BASE	0x40
    764  1.3  matt #define RMIXL_USB_COHERENT_MEM_LIMIT	0x44
    765  1.3  matt #define RMIXL_USB_L2ALLOC_MEM_BASE	0x48
    766  1.3  matt #define RMIXL_USB_L2ALLOC_MEM_LIMIT	0x4C
    767  1.3  matt #define RMIXL_USB_READEX_MEM_BASE	0x50
    768  1.3  matt #define RMIXL_USB_READEX_MEM_LIMIT	0x54
    769  1.3  matt #define RMIXL_USB_PHY_STATUS		0xC0
    770  1.3  matt #define RMIXL_USB_INTERRUPT_STATUS	0xC4
    771  1.3  matt #define RMIXL_USB_INTERRUPT_ENABLE	0xC8
    772  1.3  matt 
    773  1.3  matt /*
    774  1.3  matt  * RMIXL_USB_GEN_CTRL1 bits
    775  1.3  matt  */
    776  1.3  matt #define RMIXL_UG_CTRL1_RESV		__BITS(31,2)
    777  1.3  matt #define RMIXL_UG_CTRL1_HOST_RST		__BIT(1)	/* Resets the Host Controller
    778  1.3  matt 							 *  0: reset
    779  1.3  matt 							 *  1: normal operation
    780  1.3  matt 							 */
    781  1.3  matt #define RMIXL_UG_CTRL1_DEV_RST		__BIT(0)	/* Resets the Device Controller
    782  1.3  matt 							 *  0: reset
    783  1.3  matt 							 *  1: normal operation
    784  1.3  matt 							 */
    785  1.3  matt 
    786  1.3  matt /*
    787  1.3  matt  * RMIXL_USB_GEN_CTRL2 bits
    788  1.3  matt  */
    789  1.3  matt #define RMIXL_UG_CTRL2_RESa		__BITS(31,20)
    790  1.3  matt #define RMIXL_UG_CTRL2_TX_TUNE_1	__BITS(19,18)	/* Port_1 Transmitter Tuning for High-Speed Operation.
    791  1.3  matt 							 *  00: ~-4.5%
    792  1.3  matt 							 *  01: Design default
    793  1.3  matt 							 *  10: ~+4.5%
    794  1.3  matt 							 *  11: ~+9% = Recommended Operating setting
    795  1.3  matt 							 */
    796  1.3  matt #define RMIXL_UG_CTRL2_TX_TUNE_0	__BITS(17,16)	/* Port_0 Transmitter Tuning for High-Speed Operation
    797  1.3  matt 							 *  11:  Recommended Operating condition
    798  1.3  matt 							 */
    799  1.3  matt #define RMIXL_UG_CTRL2_RESb		__BIT(15)
    800  1.3  matt #define RMIXL_UG_CTRL2_WEAK_PDEN	__BIT(14)	/* 500kOhm Pull-Down Resistor on D+ and D- Enable */
    801  1.3  matt #define RMIXL_UG_CTRL2_DP_PULLUP_ESD	__BIT(13)	/* D+ Pull-Up Resistor Enable */
    802  1.3  matt #define RMIXL_UG_CTRL2_ESD_TEST_MODE	__BIT(12)	/* D+ Pull-Up Resistor Control Select */
    803  1.3  matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_1	\
    804  1.3  matt 					__BIT(11)	/* Port_1 High-Byte Transmit Bit-Stuffing Enable */
    805  1.3  matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_H_0	\
    806  1.3  matt 					__BIT(10)	/* Port_0 High-Byte Transmit Bit-Stuffing Enable */
    807  1.3  matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_1	\
    808  1.3  matt 					__BIT(9)	/* Port_1 Low-Byte Transmit Bit-Stuffing Enable */
    809  1.3  matt #define RMIXL_UG_CTRL2_TX_BIT_STUFF_EN_L_0	\
    810  1.3  matt 					__BIT(8)	/* Port_0 Low-Byte Transmit Bit-Stuffing Enable */
    811  1.3  matt #define RMIXL_UG_CTRL2_RESc		__BITS(7,6)
    812  1.3  matt #define RMIXL_UG_CTRL2_LOOPBACK_ENB_1	__BIT(5)	/* Port_1 Loopback Test Enable */
    813  1.3  matt #define RMIXL_UG_CTRL2_LOOPBACK_ENB_0	__BIT(4)	/* Port_0 Loopback Test Enable */
    814  1.3  matt #define RMIXL_UG_CTRL2_DEVICE_VBUS	__BIT(3)	/* VBUS detected (Device mode only) */
    815  1.3  matt #define RMIXL_UG_CTRL2_PHY_PORT_RST_1	__BIT(2)	/* Resets Port_1 of the PHY
    816  1.3  matt 							 *  1: normal operation
    817  1.3  matt 							 *  0: reset
    818  1.3  matt 							 */
    819  1.3  matt #define RMIXL_UG_CTRL2_PHY_PORT_RST_0	__BIT(1)	/* Resets Port_0 of the PHY
    820  1.3  matt 							 *  1: normal operation
    821  1.3  matt 							 *  0: reset
    822  1.3  matt 							 */
    823  1.3  matt #define RMIXL_UG_CTRL2_PHY_RST		__BIT(0)	/* Resets the PHY
    824  1.3  matt 							 *  1: normal operation
    825  1.3  matt 							 *  0: reset
    826  1.3  matt 							 */
    827  1.3  matt #define RMIXL_UG_CTRL2_RESV	\
    828  1.3  matt 	(RMIXL_UG_CTRL2_RESa | RMIXL_UG_CTRL2_RESb | RMIXL_UG_CTRL2_RESc)
    829  1.3  matt 
    830  1.3  matt 
    831  1.3  matt /*
    832  1.3  matt  * RMIXL_USB_GEN_CTRL3 bits
    833  1.3  matt  */
    834  1.3  matt #define RMIXL_UG_CTRL3_RESa		__BITS(31,11)
    835  1.3  matt #define RMIXL_UG_CTRL3_PREFETCH_SIZE	__BITS(10,8)	/* The pre-fetch size for a memory read transfer
    836  1.3  matt 							 * between USB Interface and DI station.
    837  1.3  matt 							 * Valid value ranges is from 1 to 4.
    838  1.3  matt 							 */
    839  1.3  matt #define RMIXL_UG_CTRL3_RESb		__BIT(7)
    840  1.3  matt #define RMIXL_UG_CTRL3_DEV_UPPERADDR	__BITS(6,1)	/* Device controller address space selector */
    841  1.3  matt #define RMIXL_UG_CTRL3_USB_FLUSH	__BIT(0)	/* Flush the USB interface */
    842  1.3  matt 
    843  1.3  matt /*
    844  1.3  matt  * RMIXL_USB_PHY_STATUS bits
    845  1.3  matt  */
    846  1.3  matt #define RMIXL_UB_PHY_STATUS_RESV	__BITS(31,1)
    847  1.3  matt #define RMIXL_UB_PHY_STATUS_VBUS	__BIT(0)	/* USB VBUS status */
    848  1.3  matt 
    849  1.3  matt /*
    850  1.3  matt  * RMIXL_USB_INTERRUPT_STATUS and RMIXL_USB_INTERRUPT_ENABLE bits
    851  1.3  matt  */
    852  1.3  matt #define RMIXL_UB_INTERRUPT_RESV		__BITS(31,6)
    853  1.3  matt #define RMIXL_UB_INTERRUPT_FORCE	__BIT(5)	/* USB force interrupt */
    854  1.3  matt #define RMIXL_UB_INTERRUPT_PHY		__BIT(4)	/* USB PHY interrupt */
    855  1.3  matt #define RMIXL_UB_INTERRUPT_DEV		__BIT(3)	/* USB Device Controller interrupt */
    856  1.3  matt #define RMIXL_UB_INTERRUPT_EHCI		__BIT(2)	/* USB EHCI interrupt */
    857  1.3  matt #define RMIXL_UB_INTERRUPT_OHCI_1	__BIT(1)	/* USB OHCI #1 interrupt */
    858  1.3  matt #define RMIXL_UB_INTERRUPT_OHCI_0	__BIT(0)	/* USB OHCI #0 interrupt */
    859  1.3  matt #define RMIXL_UB_INTERRUPT_MAX		5
    860  1.3  matt 
    861  1.3  matt 
    862  1.3  matt /*
    863  1.3  matt  * USB Device Controller registers
    864  1.3  matt  * these are opffset from REGSPACE selected by __BIT(12) == 0
    865  1.3  matt  *	RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg)
    866  1.3  matt  * see Table 18-7 in the XLS PRM
    867  1.3  matt  */
    868  1.3  matt #define RMIXL_USB_UDC_GAHBCFG		0x008	/* UDC Configuration A (UDC_GAHBCFG) */
    869  1.3  matt #define RMIXL_USB_UDC_GUSBCFG		0x00C	/* UDC Configuration B (UDC_GUSBCFG) */
    870  1.3  matt #define RMIXL_USB_UDC_GRSTCTL		0x010	/* UDC Reset */
    871  1.3  matt #define RMIXL_USB_UDC_GINTSTS		0x014	/* UDC Interrupt Register */
    872  1.3  matt #define RMIXL_USB_UDC_GINTMSK		0x018	/* UDC Interrupt Mask Register */
    873  1.3  matt #define RMIXL_USB_UDC_GRXSTSP		0x020	/* UDC Receive Status Read /Pop Register (Read Only) */
    874  1.3  matt #define RMIXL_USB_UDC_GRXFSIZ		0x024	/* UDC Receive FIFO Size Register */
    875  1.3  matt #define RMIXL_USB_UDC_GNPTXFSIZ		0x028	/* UDC Non-periodic Transmit FIFO Size Register */
    876  1.3  matt #define RMIXL_USB_UDC_GUID		0x03C	/* UDC User ID Register (UDC_GUID) */
    877  1.3  matt #define RMIXL_USB_UDC_GSNPSID		0x040	/* UDC ID Register (Read Only) */
    878  1.3  matt #define RMIXL_USB_UDC_GHWCFG1		0x044	/* UDC User HW Config1 Register (Read Only) */
    879  1.3  matt #define RMIXL_USB_UDC_GHWCFG2		0x048	/* UDC User HW Config2 Register (Read Only) */
    880  1.3  matt #define RMIXL_USB_UDC_GHWCFG3		0x04C	/* UDC User HW Config3 Register (Read Only) */
    881  1.3  matt #define RMIXL_USB_UDC_GHWCFG4		0x050	/* UDC User HW Config4 Register (Read Only) */
    882  1.3  matt #define RMIXL_USB_UDC_DPTXFSIZ0		0x104
    883  1.3  matt #define RMIXL_USB_UDC_DPTXFSIZ1		0x108
    884  1.3  matt #define RMIXL_USB_UDC_DPTXFSIZ2		0x10c
    885  1.3  matt #define RMIXL_USB_UDC_DPTXFSIZn(n)	(0x104 + (4 * (n)))
    886  1.3  matt 						/* UDC Device IN Endpoint Transmit FIFO-n
    887  1.3  matt 						   Size Registers (UDC_DPTXFSIZn) */
    888  1.3  matt #define RMIXL_USB_UDC_DCFG		0x800	/* UDC Configuration C */
    889  1.3  matt #define RMIXL_USB_UDC_DCTL		0x804	/* UDC Control Register */
    890  1.3  matt #define RMIXL_USB_UDC_DSTS		0x808	/* UDC Status Register (Read Only) */
    891  1.3  matt #define RMIXL_USB_UDC_DIEPMSK		0x810	/* UDC Device IN Endpoint Common
    892  1.3  matt 						   Interrupt Mask Register (UDC_DIEPMSK) */
    893  1.3  matt #define RMIXL_USB_UDC_DOEPMSK		0x814	/* UDC Device OUT Endpoint Common Interrupt Mask register */
    894  1.3  matt #define RMIXL_USB_UDC_DAINT		0x818	/* UDC Device All Endpoints Interrupt Register */
    895  1.3  matt #define RMIXL_USB_UDC_DAINTMSK		0x81C	/* UDC Device All Endpoints Interrupt Mask Register */
    896  1.3  matt #define RMIXL_USB_UDC_DTKNQR3		0x830	/* Device Threshold Control Register */
    897  1.3  matt #define RMIXL_USB_UDC_DTKNQR4		0x834	/* Device IN Endpoint FIFO Empty Interrupt Mask Register */
    898  1.3  matt #define RMIXL_USB_UDC_DIEPCTL		0x900	/* Device Control IN Endpoint 0 Control Register */
    899  1.3  matt #define RMIXL_USB_UDC_DIEPINT		0x908	/* Device IN Endpoint 0 Interrupt Register */
    900  1.3  matt #define RMIXL_USB_UDC_DIEPTSIZ		0x910	/* Device IN Endpoint 0 Transfer Size Register */
    901  1.3  matt #define RMIXL_USB_UDC_DIEPDMA		0x914	/* Device IN Endpoint 0 DMA Address Register */
    902  1.3  matt #define RMIXL_USB_UDC_DTXFSTS		0x918	/* Device IN Endpoint Transmit FIFO Status Register */
    903  1.3  matt #define RMIXL_USB_DEV_IN_ENDPT(d,n)	(0x920 + ((d) * 0x20) + ((n) * 4))
    904  1.3  matt 						/* Device IN Endpoint #d Register #n */
    905  1.3  matt 
    906  1.3  matt /*
    907  1.3  matt  * USB Host Controller register base addrs
    908  1.3  matt  * these are offset from REGSPACE selected by __BIT(12) == 0
    909  1.3  matt  *	RMIXL_IOREG_VADDR(RMIXL_IO_DEV_USB_A + reg)
    910  1.3  matt  * see Table 18-14 in the XLS PRM
    911  1.3  matt  * specific Host Controller is selected by __BITS(11,10)
    912  1.3  matt  */
    913  1.3  matt #define RMIXL_USB_HOST_EHCI_BASE	0x000
    914  1.3  matt #define RMIXL_USB_HOST_0HCI0_BASE	0x400
    915  1.3  matt #define RMIXL_USB_HOST_0HCI1_BASE	0x800
    916  1.3  matt #define RMIXL_USB_HOST_RESV		0xc00
    917  1.3  matt #define RMIXL_USB_HOST_MASK		0xc00
    918  1.3  matt 
    919  1.3  matt 
    920  1.3  matt /*
    921  1.3  matt  * FMN non-core station configuration registers
    922  1.3  matt  */
    923  1.3  matt #define RMIXL_FMN_BS_FIRST		_RMIXL_OFFSET(0x320)
    924  1.3  matt 
    925  1.3  matt /*
    926  1.3  matt  * SGMII bucket size regs
    927  1.3  matt  */
    928  1.3  matt #define RMIXL_FMN_BS_SGMII_UNUSED0	_RMIXL_OFFSET(0x320)	/* initialize as 0 */
    929  1.3  matt #define RMIXL_FMN_BS_SGMII_FCB		_RMIXL_OFFSET(0x321)	/* Free Credit Bucket size */
    930  1.3  matt #define RMIXL_FMN_BS_SGMII_TX0		_RMIXL_OFFSET(0x322)
    931  1.3  matt #define RMIXL_FMN_BS_SGMII_TX1		_RMIXL_OFFSET(0x323)
    932  1.3  matt #define RMIXL_FMN_BS_SGMII_TX2		_RMIXL_OFFSET(0x324)
    933  1.3  matt #define RMIXL_FMN_BS_SGMII_TX3		_RMIXL_OFFSET(0x325)
    934  1.3  matt #define RMIXL_FMN_BS_SGMII_UNUSED1	_RMIXL_OFFSET(0x326)	/* initialize as 0 */
    935  1.3  matt #define RMIXL_FMN_BS_SGMII_FCB1		_RMIXL_OFFSET(0x327)	/* Free Credit Bucket1 size */
    936  1.3  matt 
    937  1.3  matt /*
    938  1.3  matt  * SAE bucket size regs
    939  1.3  matt  */
    940  1.3  matt #define RMIXL_FMN_BS_SAE_PIPE0		_RMIXL_OFFSET(0x320)
    941  1.3  matt #define RMIXL_FMN_BS_SAE_RSA_PIPE	_RMIXL_OFFSET(0x321)
    942  1.3  matt 
    943  1.3  matt /*
    944  1.3  matt  * DMA bucket size regs
    945  1.3  matt  */
    946  1.3  matt #define RMIXL_FMN_BS_DMA_CHAN0		_RMIXL_OFFSET(0x320)
    947  1.3  matt #define RMIXL_FMN_BS_DMA_CHAN1		_RMIXL_OFFSET(0x321)
    948  1.3  matt #define RMIXL_FMN_BS_DMA_CHAN2		_RMIXL_OFFSET(0x322)
    949  1.3  matt #define RMIXL_FMN_BS_DMA_CHAN3		_RMIXL_OFFSET(0x323)
    950  1.3  matt 
    951  1.3  matt /*
    952  1.3  matt  * CDE bucket size regs
    953  1.3  matt  */
    954  1.3  matt #define RMIXL_FMN_BS_CDE_FREE_DESC	_RMIXL_OFFSET(0x320)
    955  1.3  matt #define RMIXL_FMN_BS_CDE_COMPDECOMP	_RMIXL_OFFSET(0x321)
    956  1.3  matt 
    957  1.3  matt /*
    958  1.3  matt  * PCIe bucket size regs
    959  1.3  matt  */
    960  1.3  matt #define RMIXL_FMN_BS_PCIE_TX0		_RMIXL_OFFSET(0x320)
    961  1.3  matt #define RMIXL_FMN_BS_PCIE_RX0		_RMIXL_OFFSET(0x321)
    962  1.3  matt #define RMIXL_FMN_BS_PCIE_TX1		_RMIXL_OFFSET(0x322)
    963  1.3  matt #define RMIXL_FMN_BS_PCIE_RX1		_RMIXL_OFFSET(0x323)
    964  1.3  matt #define RMIXL_FMN_BS_PCIE_TX2		_RMIXL_OFFSET(0x324)
    965  1.3  matt #define RMIXL_FMN_BS_PCIE_RX2		_RMIXL_OFFSET(0x325)
    966  1.3  matt #define RMIXL_FMN_BS_PCIE_TX3		_RMIXL_OFFSET(0x326)
    967  1.3  matt #define RMIXL_FMN_BS_PCIE_RX3		_RMIXL_OFFSET(0x327)
    968  1.3  matt 
    969  1.3  matt /*
    970  1.3  matt  * non-core Credit Counter offsets
    971  1.3  matt  */
    972  1.3  matt #define RMIXL_FMN_CC_FIRST		_RMIXL_OFFSET(0x380)
    973  1.3  matt #define RMIXL_FMN_CC_LAST		_RMIXL_OFFSET(0x3ff)
    974  1.3  matt 
    975  1.3  matt /*
    976  1.3  matt  * non-core Credit Counter bit defines
    977  1.3  matt  */
    978  1.3  matt #define RMIXL_FMN_CC_RESV		__BITS(31,8)
    979  1.3  matt #define RMIXL_FMN_CC_COUNT		__BITS(7,0)
    980  1.3  matt 
    981  1.2  matt #endif	/* _MIPS_RMI_RMIRMIXLEGS_H_ */
    982  1.2  matt 
    983