Home | History | Annotate | Line # | Download | only in dev
sbmac.c revision 1.8
      1  1.8      cgd /* $NetBSD: sbmac.c,v 1.8 2002/11/19 01:44:04 cgd Exp $ */
      2  1.1   simonb 
      3  1.1   simonb /*
      4  1.1   simonb  * Copyright 2000, 2001
      5  1.1   simonb  * Broadcom Corporation. All rights reserved.
      6  1.1   simonb  *
      7  1.1   simonb  * This software is furnished under license and may be used and copied only
      8  1.1   simonb  * in accordance with the following terms and conditions.  Subject to these
      9  1.1   simonb  * conditions, you may download, copy, install, use, modify and distribute
     10  1.1   simonb  * modified or unmodified copies of this software in source and/or binary
     11  1.1   simonb  * form. No title or ownership is transferred hereby.
     12  1.1   simonb  *
     13  1.1   simonb  * 1) Any source code used, modified or distributed must reproduce and
     14  1.1   simonb  *    retain this copyright notice and list of conditions as they appear in
     15  1.1   simonb  *    the source file.
     16  1.1   simonb  *
     17  1.1   simonb  * 2) No right is granted to use any trade name, trademark, or logo of
     18  1.1   simonb  *    Broadcom Corporation. Neither the "Broadcom Corporation" name nor any
     19  1.1   simonb  *    trademark or logo of Broadcom Corporation may be used to endorse or
     20  1.1   simonb  *    promote products derived from this software without the prior written
     21  1.1   simonb  *    permission of Broadcom Corporation.
     22  1.1   simonb  *
     23  1.1   simonb  * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR IMPLIED
     24  1.1   simonb  *    WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED WARRANTIES OF
     25  1.1   simonb  *    MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR
     26  1.1   simonb  *    NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM BE LIABLE
     27  1.1   simonb  *    FOR ANY DAMAGES WHATSOEVER, AND IN PARTICULAR, BROADCOM SHALL NOT BE
     28  1.1   simonb  *    LIABLE FOR DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     29  1.1   simonb  *    CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     30  1.1   simonb  *    SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     31  1.1   simonb  *    BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     32  1.1   simonb  *    WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
     33  1.1   simonb  *    OR OTHERWISE), EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34  1.1   simonb  */
     35  1.1   simonb 
     36  1.1   simonb #include "bpfilter.h"
     37  1.1   simonb #include "opt_inet.h"
     38  1.1   simonb #include "opt_ns.h"
     39  1.1   simonb 
     40  1.1   simonb #include <sys/param.h>
     41  1.1   simonb #include <sys/systm.h>
     42  1.1   simonb #include <sys/sockio.h>
     43  1.1   simonb #include <sys/mbuf.h>
     44  1.1   simonb #include <sys/malloc.h>
     45  1.1   simonb #include <sys/kernel.h>
     46  1.1   simonb #include <sys/socket.h>
     47  1.1   simonb #include <sys/queue.h>
     48  1.1   simonb #include <sys/device.h>
     49  1.1   simonb 
     50  1.1   simonb #include <net/if.h>
     51  1.1   simonb #include <net/if_arp.h>
     52  1.1   simonb #include <net/if_ether.h>
     53  1.1   simonb #include <net/if_dl.h>
     54  1.1   simonb #include <net/if_media.h>
     55  1.1   simonb 
     56  1.1   simonb #if NBPFILTER > 0
     57  1.1   simonb #include <net/bpf.h>
     58  1.1   simonb #endif
     59  1.1   simonb 
     60  1.1   simonb #ifdef INET
     61  1.1   simonb #include <netinet/in.h>
     62  1.1   simonb #include <netinet/if_inarp.h>
     63  1.1   simonb #endif
     64  1.1   simonb 
     65  1.1   simonb #ifdef NS
     66  1.1   simonb #include <netns/ns.h>
     67  1.1   simonb #include <netns/ns_if.h>
     68  1.1   simonb #endif
     69  1.1   simonb 
     70  1.1   simonb #include <machine/locore.h>
     71  1.1   simonb 
     72  1.1   simonb #include "sbobiovar.h"
     73  1.1   simonb 
     74  1.1   simonb #include <dev/mii/mii.h>
     75  1.1   simonb #include <dev/mii/miivar.h>
     76  1.1   simonb #include <dev/mii/mii_bitbang.h>
     77  1.1   simonb 
     78  1.1   simonb #include <mips/sibyte/include/sb1250_defs.h>
     79  1.1   simonb #include <mips/sibyte/include/sb1250_regs.h>
     80  1.1   simonb #include <mips/sibyte/include/sb1250_mac.h>
     81  1.1   simonb #include <mips/sibyte/include/sb1250_dma.h>
     82  1.8      cgd #include <mips/sibyte/include/sb1250_scd.h>
     83  1.1   simonb 
     84  1.1   simonb 
     85  1.3   simonb /* Simple types */
     86  1.1   simonb 
     87  1.1   simonb typedef u_long sbmac_port_t;
     88  1.1   simonb typedef uint64_t sbmac_physaddr_t;
     89  1.1   simonb typedef uint64_t sbmac_enetaddr_t;
     90  1.1   simonb 
     91  1.1   simonb typedef enum { sbmac_speed_auto, sbmac_speed_10,
     92  1.1   simonb 	       sbmac_speed_100, sbmac_speed_1000 } sbmac_speed_t;
     93  1.1   simonb 
     94  1.1   simonb typedef enum { sbmac_duplex_auto, sbmac_duplex_half,
     95  1.1   simonb 	       sbmac_duplex_full } sbmac_duplex_t;
     96  1.1   simonb 
     97  1.1   simonb typedef enum { sbmac_fc_auto, sbmac_fc_disabled, sbmac_fc_frame,
     98  1.1   simonb 	       sbmac_fc_collision, sbmac_fc_carrier } sbmac_fc_t;
     99  1.1   simonb 
    100  1.1   simonb typedef enum { sbmac_state_uninit, sbmac_state_off, sbmac_state_on,
    101  1.1   simonb 	       sbmac_state_broken } sbmac_state_t;
    102  1.1   simonb 
    103  1.1   simonb 
    104  1.3   simonb /* Macros */
    105  1.1   simonb 
    106  1.1   simonb #define	SBDMA_NEXTBUF(d, f) ((((d)->f+1) == (d)->sbdma_dscrtable_end) ? \
    107  1.1   simonb 			  (d)->sbdma_dscrtable : (d)->f+1)
    108  1.1   simonb 
    109  1.1   simonb 
    110  1.1   simonb #define	CACHELINESIZE 32
    111  1.1   simonb #define	NUMCACHEBLKS(x) (((x)+CACHELINESIZE-1)/CACHELINESIZE)
    112  1.1   simonb #define	KMALLOC(x) malloc((x), M_DEVBUF, M_DONTWAIT)
    113  1.1   simonb #define	KVTOPHYS(x) kvtophys((vaddr_t)(x))
    114  1.1   simonb 
    115  1.1   simonb #ifdef SBMACDEBUG
    116  1.1   simonb #define	dprintf(x)	printf x
    117  1.1   simonb #else
    118  1.1   simonb #define	dprintf(x)
    119  1.1   simonb #endif
    120  1.1   simonb 
    121  1.1   simonb #define	SBMAC_READCSR(t) mips3_ld((uint64_t *) (t))
    122  1.1   simonb #define	SBMAC_WRITECSR(t, v) mips3_sd((uint64_t *) (t), (v))
    123  1.1   simonb 
    124  1.1   simonb #define	PKSEG1(x) ((sbmac_port_t) MIPS_PHYS_TO_KSEG1(x))
    125  1.1   simonb 
    126  1.1   simonb #define	SBMAC_MAX_TXDESCR	64
    127  1.1   simonb #define	SBMAC_MAX_RXDESCR	64
    128  1.1   simonb 
    129  1.1   simonb #define	ETHER_ALIGN	2
    130  1.1   simonb 
    131  1.3   simonb /* DMA Descriptor structure */
    132  1.1   simonb 
    133  1.1   simonb typedef struct sbdmadscr_s {
    134  1.1   simonb 	uint64_t dscr_a;
    135  1.1   simonb 	uint64_t dscr_b;
    136  1.1   simonb } sbdmadscr_t;
    137  1.1   simonb 
    138  1.3   simonb 
    139  1.3   simonb /* DMA Controller structure */
    140  1.1   simonb 
    141  1.1   simonb typedef struct sbmacdma_s {
    142  1.1   simonb 
    143  1.1   simonb 	/*
    144  1.1   simonb 	 * This stuff is used to identify the channel and the registers
    145  1.1   simonb 	 * associated with it.
    146  1.1   simonb 	 */
    147  1.1   simonb 
    148  1.1   simonb 	struct sbmac_softc *sbdma_eth;	/* back pointer to associated MAC */
    149  1.1   simonb 	int		sbdma_channel;	/* channel number */
    150  1.1   simonb 	int		sbdma_txdir;	/* direction (1=transmit) */
    151  1.1   simonb 	int		sbdma_maxdescr;	/* total # of descriptors in ring */
    152  1.1   simonb 	sbmac_port_t	sbdma_config0;	/* DMA config register 0 */
    153  1.1   simonb 	sbmac_port_t	sbdma_config1;	/* DMA config register 1 */
    154  1.1   simonb 	sbmac_port_t	sbdma_dscrbase;	/* Descriptor base address */
    155  1.1   simonb 	sbmac_port_t	sbdma_dscrcnt; 	/* Descriptor count register */
    156  1.1   simonb 	sbmac_port_t	sbdma_curdscr;	/* current descriptor address */
    157  1.1   simonb 
    158  1.1   simonb 	/*
    159  1.1   simonb 	 * This stuff is for maintenance of the ring
    160  1.1   simonb 	 */
    161  1.1   simonb 
    162  1.1   simonb 	sbdmadscr_t	*sbdma_dscrtable;	/* base of descriptor table */
    163  1.1   simonb 	sbdmadscr_t	*sbdma_dscrtable_end;	/* end of descriptor table */
    164  1.1   simonb 
    165  1.1   simonb 	struct mbuf	**sbdma_ctxtable;	/* context table, one per descr */
    166  1.1   simonb 
    167  1.1   simonb 	paddr_t		sbdma_dscrtable_phys;	/* and also the phys addr */
    168  1.1   simonb 	sbdmadscr_t	*sbdma_addptr;		/* next dscr for sw to add */
    169  1.1   simonb 	sbdmadscr_t	*sbdma_remptr;		/* next dscr for sw to remove */
    170  1.1   simonb } sbmacdma_t;
    171  1.1   simonb 
    172  1.1   simonb 
    173  1.3   simonb /* Ethernet softc structure */
    174  1.1   simonb 
    175  1.1   simonb struct sbmac_softc {
    176  1.1   simonb 
    177  1.1   simonb 	/*
    178  1.1   simonb 	 * NetBSD-specific things
    179  1.1   simonb 	 */
    180  1.1   simonb 	struct device	sc_dev;		/* base device (must be first) */
    181  1.1   simonb 	struct ethercom	sc_ethercom;	/* Ethernet common part */
    182  1.1   simonb 	struct mii_data	sc_mii;
    183  1.1   simonb 	struct callout	sc_tick_ch;
    184  1.1   simonb 
    185  1.1   simonb 	int		sbm_if_flags;
    186  1.1   simonb 	void		*sbm_intrhand;
    187  1.1   simonb 
    188  1.1   simonb 	/*
    189  1.1   simonb 	 * Controller-specific things
    190  1.1   simonb 	 */
    191  1.1   simonb 
    192  1.1   simonb 	sbmac_port_t	sbm_base;	/* MAC's base address */
    193  1.1   simonb 	sbmac_state_t	sbm_state;	/* current state */
    194  1.1   simonb 
    195  1.1   simonb 	sbmac_port_t	sbm_macenable;	/* MAC Enable Register */
    196  1.1   simonb 	sbmac_port_t	sbm_maccfg;	/* MAC Configuration Register */
    197  1.1   simonb 	sbmac_port_t	sbm_fifocfg;	/* FIFO configuration register */
    198  1.1   simonb 	sbmac_port_t	sbm_framecfg;	/* Frame configuration register */
    199  1.1   simonb 	sbmac_port_t	sbm_rxfilter;	/* receive filter register */
    200  1.1   simonb 	sbmac_port_t	sbm_isr;	/* Interrupt status register */
    201  1.1   simonb 	sbmac_port_t	sbm_imr;	/* Interrupt mask register */
    202  1.1   simonb 
    203  1.1   simonb 	sbmac_speed_t	sbm_speed;	/* current speed */
    204  1.1   simonb 	sbmac_duplex_t	sbm_duplex;	/* current duplex */
    205  1.1   simonb 	sbmac_fc_t	sbm_fc;		/* current flow control setting */
    206  1.1   simonb 	int		sbm_rxflags;	/* received packet flags */
    207  1.1   simonb 
    208  1.1   simonb 	u_char		sbm_hwaddr[ETHER_ADDR_LEN];
    209  1.1   simonb 
    210  1.1   simonb 	sbmacdma_t	sbm_txdma;	/* for now, only use channel 0 */
    211  1.1   simonb 	sbmacdma_t	sbm_rxdma;
    212  1.8      cgd 
    213  1.8      cgd 	int		sbm_pass3_dma;	/* chip has pass3 SOC DMA features */
    214  1.1   simonb };
    215  1.1   simonb 
    216  1.1   simonb 
    217  1.3   simonb /* Externs */
    218  1.1   simonb 
    219  1.1   simonb extern paddr_t kvtophys(vaddr_t);
    220  1.1   simonb 
    221  1.3   simonb /* Prototypes */
    222  1.1   simonb 
    223  1.1   simonb static void sbdma_initctx(sbmacdma_t *d, struct sbmac_softc *s, int chan,
    224  1.1   simonb     int txrx, int maxdescr);
    225  1.1   simonb static void sbdma_channel_start(sbmacdma_t *d);
    226  1.1   simonb static int sbdma_add_rcvbuffer(sbmacdma_t *d, struct mbuf *m);
    227  1.1   simonb static int sbdma_add_txbuffer(sbmacdma_t *d, struct mbuf *m);
    228  1.1   simonb static void sbdma_emptyring(sbmacdma_t *d);
    229  1.1   simonb static void sbdma_fillring(sbmacdma_t *d);
    230  1.1   simonb static void sbdma_rx_process(struct sbmac_softc *sc, sbmacdma_t *d);
    231  1.1   simonb static void sbdma_tx_process(struct sbmac_softc *sc, sbmacdma_t *d);
    232  1.1   simonb static void sbmac_initctx(struct sbmac_softc *s);
    233  1.1   simonb static void sbmac_channel_start(struct sbmac_softc *s);
    234  1.1   simonb static void sbmac_channel_stop(struct sbmac_softc *s);
    235  1.1   simonb static sbmac_state_t sbmac_set_channel_state(struct sbmac_softc *,
    236  1.1   simonb     sbmac_state_t);
    237  1.1   simonb static void sbmac_promiscuous_mode(struct sbmac_softc *sc, int onoff);
    238  1.1   simonb static void sbmac_init_and_start(struct sbmac_softc *sc);
    239  1.1   simonb static uint64_t sbmac_addr2reg(u_char *ptr);
    240  1.1   simonb static void sbmac_intr(void *xsc, uint32_t status, uint32_t pc);
    241  1.1   simonb static void sbmac_start(struct ifnet *ifp);
    242  1.1   simonb static void sbmac_setmulti(struct sbmac_softc *sc);
    243  1.1   simonb static int sbmac_ether_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data);
    244  1.1   simonb static int sbmac_ioctl(struct ifnet *ifp, u_long command, caddr_t data);
    245  1.1   simonb static int sbmac_mediachange(struct ifnet *ifp);
    246  1.1   simonb static void sbmac_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr);
    247  1.1   simonb static void sbmac_watchdog(struct ifnet *ifp);
    248  1.1   simonb static int sbmac_match(struct device *parent, struct cfdata *match, void *aux);
    249  1.1   simonb static void sbmac_attach(struct device *parent, struct device *self, void *aux);
    250  1.1   simonb static int sbmac_set_speed(struct sbmac_softc *s, sbmac_speed_t speed);
    251  1.1   simonb static int sbmac_set_duplex(struct sbmac_softc *s, sbmac_duplex_t duplex,
    252  1.1   simonb     sbmac_fc_t fc);
    253  1.1   simonb static void sbmac_tick(void *arg);
    254  1.1   simonb 
    255  1.1   simonb 
    256  1.3   simonb /* Globals */
    257  1.1   simonb 
    258  1.5  thorpej CFATTACH_DECL(sbmac, sizeof(struct sbmac_softc),
    259  1.6  thorpej     sbmac_match, sbmac_attach, NULL, NULL);
    260  1.1   simonb 
    261  1.3   simonb static uint32_t sbmac_mii_bitbang_read(struct device *self);
    262  1.3   simonb static void sbmac_mii_bitbang_write(struct device *self, uint32_t val);
    263  1.1   simonb 
    264  1.1   simonb static const struct mii_bitbang_ops sbmac_mii_bitbang_ops = {
    265  1.1   simonb 	sbmac_mii_bitbang_read,
    266  1.1   simonb 	sbmac_mii_bitbang_write,
    267  1.1   simonb 	{
    268  1.1   simonb 		(uint32_t)M_MAC_MDIO_OUT,	/* MII_BIT_MDO */
    269  1.1   simonb 		(uint32_t)M_MAC_MDIO_IN,	/* MII_BIT_MDI */
    270  1.1   simonb 		(uint32_t)M_MAC_MDC,		/* MII_BIT_MDC */
    271  1.1   simonb 		0,				/* MII_BIT_DIR_HOST_PHY */
    272  1.1   simonb 		(uint32_t)M_MAC_MDIO_DIR	/* MII_BIT_DIR_PHY_HOST */
    273  1.1   simonb 	}
    274  1.1   simonb };
    275  1.1   simonb 
    276  1.3   simonb static uint32_t
    277  1.1   simonb sbmac_mii_bitbang_read(struct device *self)
    278  1.1   simonb {
    279  1.1   simonb 	struct sbmac_softc *sc = (void *) self;
    280  1.1   simonb 	sbmac_port_t reg;
    281  1.1   simonb 
    282  1.1   simonb 	reg = PKSEG1(sc->sbm_base + R_MAC_MDIO);
    283  1.1   simonb 	return (uint32_t) SBMAC_READCSR(reg);
    284  1.1   simonb }
    285  1.1   simonb 
    286  1.3   simonb static void
    287  1.1   simonb sbmac_mii_bitbang_write(struct device *self, uint32_t val)
    288  1.1   simonb {
    289  1.1   simonb 	struct sbmac_softc *sc = (void *) self;
    290  1.1   simonb 	sbmac_port_t reg;
    291  1.1   simonb 
    292  1.1   simonb 	reg = PKSEG1(sc->sbm_base + R_MAC_MDIO);
    293  1.1   simonb 
    294  1.1   simonb 	SBMAC_WRITECSR(reg, (val &
    295  1.1   simonb 	    (M_MAC_MDC|M_MAC_MDIO_DIR|M_MAC_MDIO_OUT|M_MAC_MDIO_IN)));
    296  1.1   simonb }
    297  1.1   simonb 
    298  1.1   simonb /*
    299  1.1   simonb  * Read an PHY register through the MII.
    300  1.1   simonb  */
    301  1.1   simonb static int
    302  1.1   simonb sbmac_mii_readreg(struct device *self, int phy, int reg)
    303  1.1   simonb {
    304  1.1   simonb 
    305  1.1   simonb 	return (mii_bitbang_readreg(self, &sbmac_mii_bitbang_ops, phy, reg));
    306  1.1   simonb }
    307  1.1   simonb 
    308  1.1   simonb /*
    309  1.1   simonb  * Write to a PHY register through the MII.
    310  1.1   simonb  */
    311  1.1   simonb static void
    312  1.1   simonb sbmac_mii_writereg(struct device *self, int phy, int reg, int val)
    313  1.1   simonb {
    314  1.1   simonb 
    315  1.1   simonb 	mii_bitbang_writereg(self, &sbmac_mii_bitbang_ops, phy, reg, val);
    316  1.1   simonb }
    317  1.1   simonb 
    318  1.1   simonb static void
    319  1.1   simonb sbmac_mii_statchg(struct device *self)
    320  1.1   simonb {
    321  1.1   simonb 	struct sbmac_softc *sc = (struct sbmac_softc *)self;
    322  1.1   simonb 	sbmac_state_t oldstate;
    323  1.1   simonb 
    324  1.1   simonb 	/* Stop the MAC in preparation for changing all of the parameters. */
    325  1.1   simonb 	oldstate = sbmac_set_channel_state(sc, sbmac_state_off);
    326  1.1   simonb 
    327  1.1   simonb 	switch (sc->sc_ethercom.ec_if.if_baudrate) {
    328  1.1   simonb 	default:		/* if autonegotiation fails, assume 10Mbit */
    329  1.1   simonb 	case IF_Mbps(10):
    330  1.1   simonb 		sbmac_set_speed(sc, sbmac_speed_10);
    331  1.1   simonb 		break;
    332  1.1   simonb 
    333  1.1   simonb 	case IF_Mbps(100):
    334  1.1   simonb 		sbmac_set_speed(sc, sbmac_speed_100);
    335  1.1   simonb 		break;
    336  1.1   simonb 
    337  1.1   simonb 	case IF_Mbps(1000):
    338  1.1   simonb 		sbmac_set_speed(sc, sbmac_speed_1000);
    339  1.1   simonb 		break;
    340  1.1   simonb 	}
    341  1.1   simonb 
    342  1.1   simonb 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
    343  1.1   simonb 		/* Configure for full-duplex */
    344  1.1   simonb 		/* XXX: is flow control right for 10, 100? */
    345  1.1   simonb 		sbmac_set_duplex(sc, sbmac_duplex_full, sbmac_fc_frame);
    346  1.1   simonb 	} else {
    347  1.1   simonb 		/* Configure for half-duplex */
    348  1.1   simonb 		/* XXX: is flow control right? */
    349  1.1   simonb 		sbmac_set_duplex(sc, sbmac_duplex_half, sbmac_fc_disabled);
    350  1.1   simonb 	}
    351  1.1   simonb 
    352  1.1   simonb 	/* And put it back into its former state. */
    353  1.1   simonb 	sbmac_set_channel_state(sc, oldstate);
    354  1.1   simonb }
    355  1.1   simonb 
    356  1.3   simonb /*
    357  1.3   simonb  *  SBDMA_INITCTX(d, s, chan, txrx, maxdescr)
    358  1.3   simonb  *
    359  1.3   simonb  *  Initialize a DMA channel context.  Since there are potentially
    360  1.3   simonb  *  eight DMA channels per MAC, it's nice to do this in a standard
    361  1.3   simonb  *  way.
    362  1.3   simonb  *
    363  1.3   simonb  *  Input parameters:
    364  1.3   simonb  *	d - sbmacdma_t structure (DMA channel context)
    365  1.3   simonb  *	s - sbmac_softc structure (pointer to a MAC)
    366  1.3   simonb  *	chan - channel number (0..1 right now)
    367  1.3   simonb  *	txrx - Identifies DMA_TX or DMA_RX for channel direction
    368  1.3   simonb  *	maxdescr - number of descriptors
    369  1.3   simonb  *
    370  1.3   simonb  *  Return value:
    371  1.3   simonb  *	nothing
    372  1.3   simonb  */
    373  1.1   simonb 
    374  1.1   simonb static void
    375  1.1   simonb sbdma_initctx(sbmacdma_t *d, struct sbmac_softc *s, int chan, int txrx,
    376  1.1   simonb     int maxdescr)
    377  1.1   simonb {
    378  1.1   simonb 	/*
    379  1.1   simonb 	 * Save away interesting stuff in the structure
    380  1.1   simonb 	 */
    381  1.1   simonb 
    382  1.3   simonb 	d->sbdma_eth = s;
    383  1.3   simonb 	d->sbdma_channel = chan;
    384  1.3   simonb 	d->sbdma_txdir = txrx;
    385  1.1   simonb 
    386  1.1   simonb 	/*
    387  1.1   simonb 	 * initialize register pointers
    388  1.1   simonb 	 */
    389  1.1   simonb 
    390  1.1   simonb 	d->sbdma_config0 = PKSEG1(s->sbm_base +
    391  1.1   simonb 	    R_MAC_DMA_REGISTER(txrx, chan, R_MAC_DMA_CONFIG0));
    392  1.1   simonb 	d->sbdma_config1 = PKSEG1(s->sbm_base +
    393  1.7      cgd 	    R_MAC_DMA_REGISTER(txrx, chan, R_MAC_DMA_CONFIG1));
    394  1.1   simonb 	d->sbdma_dscrbase = PKSEG1(s->sbm_base +
    395  1.1   simonb 	    R_MAC_DMA_REGISTER(txrx, chan, R_MAC_DMA_DSCR_BASE));
    396  1.1   simonb 	d->sbdma_dscrcnt = PKSEG1(s->sbm_base +
    397  1.1   simonb 	    R_MAC_DMA_REGISTER(txrx, chan, R_MAC_DMA_DSCR_CNT));
    398  1.1   simonb 	d->sbdma_curdscr = PKSEG1(s->sbm_base +
    399  1.1   simonb 	    R_MAC_DMA_REGISTER(txrx, chan, R_MAC_DMA_CUR_DSCRADDR));
    400  1.1   simonb 
    401  1.1   simonb 	/*
    402  1.1   simonb 	 * Allocate memory for the ring
    403  1.1   simonb 	 */
    404  1.1   simonb 
    405  1.1   simonb 	d->sbdma_maxdescr = maxdescr;
    406  1.1   simonb 
    407  1.1   simonb 	d->sbdma_dscrtable = (sbdmadscr_t *)
    408  1.1   simonb 	    KMALLOC(d->sbdma_maxdescr*sizeof(sbdmadscr_t));
    409  1.1   simonb 
    410  1.1   simonb 	bzero(d->sbdma_dscrtable, d->sbdma_maxdescr*sizeof(sbdmadscr_t));
    411  1.1   simonb 
    412  1.1   simonb 	d->sbdma_dscrtable_end = d->sbdma_dscrtable + d->sbdma_maxdescr;
    413  1.1   simonb 
    414  1.1   simonb 	d->sbdma_dscrtable_phys = KVTOPHYS(d->sbdma_dscrtable);
    415  1.1   simonb 
    416  1.1   simonb 	/*
    417  1.1   simonb 	 * And context table
    418  1.1   simonb 	 */
    419  1.1   simonb 
    420  1.1   simonb 	d->sbdma_ctxtable = (struct mbuf **)
    421  1.1   simonb 	    KMALLOC(d->sbdma_maxdescr*sizeof(struct mbuf *));
    422  1.1   simonb 
    423  1.1   simonb 	bzero(d->sbdma_ctxtable, d->sbdma_maxdescr*sizeof(struct mbuf *));
    424  1.1   simonb }
    425  1.1   simonb 
    426  1.3   simonb /*
    427  1.3   simonb  *  SBDMA_CHANNEL_START(d)
    428  1.3   simonb  *
    429  1.3   simonb  *  Initialize the hardware registers for a DMA channel.
    430  1.3   simonb  *
    431  1.3   simonb  *  Input parameters:
    432  1.3   simonb  *	d - DMA channel to init (context must be previously init'd
    433  1.3   simonb  *
    434  1.3   simonb  *  Return value:
    435  1.3   simonb  *	nothing
    436  1.3   simonb  */
    437  1.1   simonb 
    438  1.1   simonb static void
    439  1.1   simonb sbdma_channel_start(sbmacdma_t *d)
    440  1.1   simonb {
    441  1.1   simonb 	/*
    442  1.1   simonb 	 * Turn on the DMA channel
    443  1.1   simonb 	 */
    444  1.1   simonb 
    445  1.1   simonb 	SBMAC_WRITECSR(d->sbdma_config1, 0);
    446  1.1   simonb 
    447  1.1   simonb 	SBMAC_WRITECSR(d->sbdma_dscrbase, d->sbdma_dscrtable_phys);
    448  1.1   simonb 
    449  1.1   simonb 	SBMAC_WRITECSR(d->sbdma_config0, V_DMA_RINGSZ(d->sbdma_maxdescr) | 0);
    450  1.1   simonb 
    451  1.1   simonb 	/*
    452  1.1   simonb 	 * Initialize ring pointers
    453  1.1   simonb 	 */
    454  1.1   simonb 
    455  1.1   simonb 	d->sbdma_addptr = d->sbdma_dscrtable;
    456  1.1   simonb 	d->sbdma_remptr = d->sbdma_dscrtable;
    457  1.1   simonb }
    458  1.1   simonb 
    459  1.3   simonb /*
    460  1.3   simonb  *  SBDMA_ADD_RCVBUFFER(d, m)
    461  1.3   simonb  *
    462  1.3   simonb  *  Add a buffer to the specified DMA channel.   For receive channels,
    463  1.3   simonb  *  this queues a buffer for inbound packets.
    464  1.3   simonb  *
    465  1.3   simonb  *  Input parameters:
    466  1.3   simonb  *	d - DMA channel descriptor
    467  1.3   simonb  *	m - mbuf to add, or NULL if we should allocate one.
    468  1.3   simonb  *
    469  1.3   simonb  *  Return value:
    470  1.3   simonb  *	0 if buffer could not be added (ring is full)
    471  1.3   simonb  *	1 if buffer added successfully
    472  1.3   simonb  */
    473  1.1   simonb 
    474  1.1   simonb static int
    475  1.1   simonb sbdma_add_rcvbuffer(sbmacdma_t *d, struct mbuf *m)
    476  1.1   simonb {
    477  1.1   simonb 	sbdmadscr_t *dsc;
    478  1.1   simonb 	sbdmadscr_t *nextdsc;
    479  1.1   simonb 	struct mbuf *m_new = NULL;
    480  1.1   simonb 
    481  1.1   simonb 	/* get pointer to our current place in the ring */
    482  1.1   simonb 
    483  1.1   simonb 	dsc = d->sbdma_addptr;
    484  1.1   simonb 	nextdsc = SBDMA_NEXTBUF(d, sbdma_addptr);
    485  1.1   simonb 
    486  1.1   simonb 	/*
    487  1.1   simonb 	 * figure out if the ring is full - if the next descriptor
    488  1.1   simonb 	 * is the same as the one that we're going to remove from
    489  1.1   simonb 	 * the ring, the ring is full
    490  1.1   simonb 	 */
    491  1.1   simonb 
    492  1.1   simonb 	if (nextdsc == d->sbdma_remptr)
    493  1.1   simonb 		return ENOSPC;
    494  1.1   simonb 
    495  1.1   simonb 	/*
    496  1.1   simonb 	 * Allocate an mbuf if we don't already have one.
    497  1.1   simonb 	 * If we do have an mbuf, reset it so that it's empty.
    498  1.1   simonb 	 */
    499  1.1   simonb 
    500  1.1   simonb 	if (m == NULL) {
    501  1.1   simonb 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    502  1.1   simonb 		if (m_new == NULL) {
    503  1.1   simonb 			printf("%s: mbuf allocation failed\n",
    504  1.1   simonb 			    d->sbdma_eth->sc_dev.dv_xname);
    505  1.1   simonb 			return ENOBUFS;
    506  1.1   simonb 		}
    507  1.1   simonb 
    508  1.1   simonb 		MCLGET(m_new, M_DONTWAIT);
    509  1.1   simonb 		if (!(m_new->m_flags & M_EXT)) {
    510  1.1   simonb 			printf("%s: mbuf cluster allocation failed\n",
    511  1.1   simonb 			    d->sbdma_eth->sc_dev.dv_xname);
    512  1.1   simonb 			m_freem(m_new);
    513  1.1   simonb 			return ENOBUFS;
    514  1.1   simonb 		}
    515  1.1   simonb 
    516  1.1   simonb 		m_new->m_len = m_new->m_pkthdr.len= MCLBYTES;
    517  1.1   simonb 		m_adj(m_new, ETHER_ALIGN);
    518  1.1   simonb 	} else {
    519  1.1   simonb 		m_new = m;
    520  1.1   simonb 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
    521  1.1   simonb 		m_new->m_data = m_new->m_ext.ext_buf;
    522  1.1   simonb 		m_adj(m_new, ETHER_ALIGN);
    523  1.1   simonb 	}
    524  1.1   simonb 
    525  1.1   simonb 	/*
    526  1.1   simonb 	 * fill in the descriptor
    527  1.1   simonb 	 */
    528  1.1   simonb 
    529  1.1   simonb 	dsc->dscr_a = KVTOPHYS(mtod(m_new, caddr_t)) |
    530  1.1   simonb 	    V_DMA_DSCRA_A_SIZE(NUMCACHEBLKS(ETHER_ALIGN + m_new->m_len)) |
    531  1.1   simonb 	    M_DMA_DSCRA_INTERRUPT;
    532  1.1   simonb 
    533  1.1   simonb 	/* receiving: no options */
    534  1.1   simonb 	dsc->dscr_b = 0;
    535  1.1   simonb 
    536  1.1   simonb 	/*
    537  1.1   simonb 	 * fill in the context
    538  1.1   simonb 	 */
    539  1.1   simonb 
    540  1.1   simonb 	d->sbdma_ctxtable[dsc-d->sbdma_dscrtable] = m_new;
    541  1.1   simonb 
    542  1.1   simonb 	/*
    543  1.1   simonb 	 * point at next packet
    544  1.1   simonb 	 */
    545  1.1   simonb 
    546  1.1   simonb 	d->sbdma_addptr = nextdsc;
    547  1.1   simonb 
    548  1.1   simonb 	/*
    549  1.1   simonb 	 * Give the buffer to the DMA engine.
    550  1.1   simonb 	 */
    551  1.1   simonb 
    552  1.1   simonb 	SBMAC_WRITECSR(d->sbdma_dscrcnt, 1);
    553  1.1   simonb 
    554  1.1   simonb 	return 0;					/* we did it */
    555  1.1   simonb }
    556  1.1   simonb 
    557  1.3   simonb /*
    558  1.3   simonb  *  SBDMA_ADD_TXBUFFER(d, m)
    559  1.3   simonb  *
    560  1.3   simonb  *  Add a transmit buffer to the specified DMA channel, causing a
    561  1.3   simonb  *  transmit to start.
    562  1.3   simonb  *
    563  1.3   simonb  *  Input parameters:
    564  1.3   simonb  *	d - DMA channel descriptor
    565  1.3   simonb  *	m - mbuf to add
    566  1.3   simonb  *
    567  1.3   simonb  *  Return value:
    568  1.3   simonb  *	0 transmit queued successfully
    569  1.3   simonb  *	otherwise error code
    570  1.3   simonb  */
    571  1.1   simonb 
    572  1.1   simonb static int
    573  1.1   simonb sbdma_add_txbuffer(sbmacdma_t *d, struct mbuf *m)
    574  1.1   simonb {
    575  1.1   simonb 	sbdmadscr_t *dsc;
    576  1.1   simonb 	sbdmadscr_t *nextdsc;
    577  1.8      cgd 	sbdmadscr_t *prevdsc;
    578  1.8      cgd 	sbdmadscr_t *origdesc;
    579  1.1   simonb 	int length;
    580  1.8      cgd 	int num_mbufs = 0;
    581  1.8      cgd 	struct sbmac_softc *sc = d->sbdma_eth;
    582  1.1   simonb 
    583  1.1   simonb 	/* get pointer to our current place in the ring */
    584  1.1   simonb 
    585  1.1   simonb 	dsc = d->sbdma_addptr;
    586  1.1   simonb 	nextdsc = SBDMA_NEXTBUF(d, sbdma_addptr);
    587  1.1   simonb 
    588  1.1   simonb 	/*
    589  1.1   simonb 	 * figure out if the ring is full - if the next descriptor
    590  1.1   simonb 	 * is the same as the one that we're going to remove from
    591  1.1   simonb 	 * the ring, the ring is full
    592  1.1   simonb 	 */
    593  1.1   simonb 
    594  1.1   simonb 	if (nextdsc == d->sbdma_remptr)
    595  1.1   simonb 		return ENOSPC;
    596  1.1   simonb 
    597  1.1   simonb #if 0
    598  1.1   simonb 	do {
    599  1.1   simonb 		struct mbuf *m0;
    600  1.1   simonb 
    601  1.1   simonb 		printf("mbuf chain: ");
    602  1.1   simonb 		for (m0 = m; m0 != 0; m0 = m0->m_next) {
    603  1.1   simonb 			printf("%d%c/%X ", m0->m_len,
    604  1.1   simonb 			m0->m_flags & M_EXT ? 'X' : 'N',
    605  1.1   simonb 			mtod(m0, u_int));
    606  1.1   simonb 		}
    607  1.1   simonb 		printf("\n");
    608  1.1   simonb 	} while (0);
    609  1.1   simonb #endif
    610  1.1   simonb 
    611  1.1   simonb 	/*
    612  1.8      cgd 	 * PASS3 parts do not have buffer alignment restriction.
    613  1.8      cgd 	 * No need to copy/coalesce to new mbuf.  Also has different
    614  1.8      cgd 	 * descriptor format
    615  1.1   simonb 	 */
    616  1.8      cgd 	if (sc->sbm_pass3_dma) {
    617  1.8      cgd 		struct mbuf *m_temp = NULL;
    618  1.8      cgd 
    619  1.8      cgd 		/*
    620  1.8      cgd 		 * Loop thru this mbuf record.
    621  1.8      cgd 		 * The head mbuf will have SOP set.
    622  1.8      cgd 		 */
    623  1.8      cgd 		dsc->dscr_a = KVTOPHYS(mtod(m,caddr_t)) |
    624  1.8      cgd 		    M_DMA_DSCRA_INTERRUPT |
    625  1.8      cgd 		    M_DMA_ETHTX_SOP;
    626  1.8      cgd 
    627  1.8      cgd 		/*
    628  1.8      cgd 		 * transmitting: set outbound options,buffer A size(+ low 5
    629  1.8      cgd 		 * bits of start addr),and packet length.
    630  1.8      cgd 		 */
    631  1.8      cgd 		dsc->dscr_b =
    632  1.8      cgd 		    V_DMA_DSCRB_OPTIONS(K_DMA_ETHTX_APPENDCRC_APPENDPAD) |
    633  1.8      cgd 		    V_DMA_DSCRB_A_SIZE((m->m_len + (mtod(m,unsigned int) & 0x0000001F))) |
    634  1.8      cgd 		    V_DMA_DSCRB_PKT_SIZE_MSB( (m->m_pkthdr.len & 0xB000) ) |
    635  1.8      cgd 		    V_DMA_DSCRB_PKT_SIZE(m->m_pkthdr.len);
    636  1.8      cgd 
    637  1.8      cgd 		d->sbdma_addptr = nextdsc;
    638  1.8      cgd 		origdesc = prevdsc = dsc;
    639  1.8      cgd 		dsc = d->sbdma_addptr;
    640  1.8      cgd 		num_mbufs++;
    641  1.8      cgd 
    642  1.8      cgd 		/* Start with first non-head mbuf */
    643  1.8      cgd 		for(m_temp = m->m_next; m_temp != 0; m_temp = m_temp->m_next) {
    644  1.8      cgd 
    645  1.8      cgd 			if (m_temp->m_len == 0)
    646  1.8      cgd 				continue;	/* Skip 0-length mbufs */
    647  1.1   simonb 
    648  1.8      cgd 			/*
    649  1.8      cgd 			 * fill in the descriptor
    650  1.8      cgd 			 */
    651  1.8      cgd 
    652  1.8      cgd 			dsc->dscr_a = KVTOPHYS(mtod(m_temp,caddr_t)) |
    653  1.8      cgd 			    M_DMA_DSCRA_INTERRUPT;
    654  1.8      cgd 
    655  1.8      cgd 			/* transmitting: set outbound options,buffer A size(+ low 5 bits of start addr) */
    656  1.8      cgd 			dsc->dscr_b = V_DMA_DSCRB_OPTIONS(K_DMA_ETHTX_NOTSOP) |
    657  1.8      cgd 			    V_DMA_DSCRB_A_SIZE( (m_temp->m_len + (mtod(m_temp,unsigned int) & 0x0000001F)) );
    658  1.8      cgd 
    659  1.8      cgd 			d->sbdma_ctxtable[dsc-d->sbdma_dscrtable] = NULL;
    660  1.8      cgd 
    661  1.8      cgd 			/*
    662  1.8      cgd 			 * point at next descriptor
    663  1.8      cgd 			 */
    664  1.8      cgd 			nextdsc = SBDMA_NEXTBUF(d,sbdma_addptr);
    665  1.8      cgd 			if (nextdsc == d->sbdma_remptr) {
    666  1.8      cgd 				d->sbdma_addptr = origdesc;
    667  1.8      cgd 				return ENOSPC;
    668  1.8      cgd 			}
    669  1.8      cgd 			d->sbdma_addptr = nextdsc;
    670  1.8      cgd 
    671  1.8      cgd 			prevdsc = dsc;
    672  1.8      cgd 			dsc = d->sbdma_addptr;
    673  1.8      cgd 			num_mbufs++;
    674  1.8      cgd 		}
    675  1.8      cgd 
    676  1.8      cgd 		/*Set head mbuf to last context index*/
    677  1.8      cgd 		d->sbdma_ctxtable[prevdsc-d->sbdma_dscrtable] = m;
    678  1.8      cgd 	} else {
    679  1.8      cgd 		struct mbuf *m_new = NULL;
    680  1.8      cgd 		/*
    681  1.8      cgd 		 * [BEGIN XXX]
    682  1.8      cgd 		 * XXX Copy/coalesce the mbufs into a single mbuf cluster (we assume
    683  1.8      cgd 		 * it will fit).  This is a temporary hack to get us going.
    684  1.8      cgd 		 */
    685  1.1   simonb 
    686  1.8      cgd 		MGETHDR(m_new,M_DONTWAIT,MT_DATA);
    687  1.8      cgd 		if (m_new == NULL) {
    688  1.8      cgd 			printf("%s: mbuf allocation failed\n",
    689  1.8      cgd 			    d->sbdma_eth->sc_dev.dv_xname);
    690  1.8      cgd 			return ENOBUFS;
    691  1.8      cgd 		}
    692  1.1   simonb 
    693  1.8      cgd 		MCLGET(m_new,M_DONTWAIT);
    694  1.8      cgd 		if (!(m_new->m_flags & M_EXT)) {
    695  1.8      cgd 			printf("%s: mbuf cluster allocation failed\n",
    696  1.8      cgd 			    d->sbdma_eth->sc_dev.dv_xname);
    697  1.8      cgd 			m_freem(m_new);
    698  1.8      cgd 			return ENOBUFS;
    699  1.8      cgd 		}
    700  1.1   simonb 
    701  1.8      cgd 		m_new->m_len = m_new->m_pkthdr.len= MCLBYTES;
    702  1.8      cgd 		/*m_adj(m_new,ETHER_ALIGN);*/
    703  1.1   simonb 
    704  1.8      cgd 		/*
    705  1.8      cgd 		 * XXX Don't forget to include the offset portion in the
    706  1.8      cgd 		 * XXX cache block calculation when this code is rewritten!
    707  1.8      cgd 		 */
    708  1.1   simonb 
    709  1.8      cgd 		/*
    710  1.8      cgd 		 * Copy data
    711  1.8      cgd 		 */
    712  1.1   simonb 
    713  1.8      cgd 		m_copydata(m,0,m->m_pkthdr.len,mtod(m_new,caddr_t));
    714  1.8      cgd 		m_new->m_len = m_new->m_pkthdr.len = m->m_pkthdr.len;
    715  1.1   simonb 
    716  1.8      cgd 		/* Free old mbuf 'm', actual mbuf is now 'm_new' */
    717  1.1   simonb 
    718  1.8      cgd 		// XXX: CALLERS WILL FREE, they might have to bpf_mtap() if this
    719  1.8      cgd 		// XXX: function succeeds.
    720  1.8      cgd 		// m_freem(m);
    721  1.8      cgd 		length = m_new->m_len;
    722  1.1   simonb 
    723  1.8      cgd 		/* [END XXX] */
    724  1.8      cgd 		/*
    725  1.8      cgd 		 * fill in the descriptor
    726  1.8      cgd 		 */
    727  1.1   simonb 
    728  1.8      cgd 		dsc->dscr_a = KVTOPHYS(mtod(m_new,caddr_t)) |
    729  1.8      cgd 		    V_DMA_DSCRA_A_SIZE(NUMCACHEBLKS(m_new->m_len)) |
    730  1.8      cgd 		    M_DMA_DSCRA_INTERRUPT |
    731  1.8      cgd 		    M_DMA_ETHTX_SOP;
    732  1.8      cgd 
    733  1.8      cgd 		/* transmitting: set outbound options and length */
    734  1.8      cgd 		dsc->dscr_b = V_DMA_DSCRB_OPTIONS(K_DMA_ETHTX_APPENDCRC_APPENDPAD) |
    735  1.8      cgd 		    V_DMA_DSCRB_PKT_SIZE(length);
    736  1.1   simonb 
    737  1.8      cgd 		num_mbufs++;
    738  1.1   simonb 
    739  1.8      cgd 		/*
    740  1.8      cgd 		 * fill in the context
    741  1.8      cgd 		 */
    742  1.1   simonb 
    743  1.8      cgd 		d->sbdma_ctxtable[dsc-d->sbdma_dscrtable] = m_new;
    744  1.1   simonb 
    745  1.8      cgd 		/*
    746  1.8      cgd 		 * point at next packet
    747  1.8      cgd 		 */
    748  1.8      cgd 		d->sbdma_addptr = nextdsc;
    749  1.8      cgd 	}
    750  1.1   simonb 
    751  1.1   simonb 	/*
    752  1.1   simonb 	 * Give the buffer to the DMA engine.
    753  1.1   simonb 	 */
    754  1.1   simonb 
    755  1.8      cgd 	SBMAC_WRITECSR(d->sbdma_dscrcnt, num_mbufs);
    756  1.1   simonb 
    757  1.1   simonb 	return 0;					/* we did it */
    758  1.1   simonb }
    759  1.1   simonb 
    760  1.3   simonb /*
    761  1.3   simonb  *  SBDMA_EMPTYRING(d)
    762  1.3   simonb  *
    763  1.3   simonb  *  Free all allocated mbufs on the specified DMA channel;
    764  1.3   simonb  *
    765  1.3   simonb  *  Input parameters:
    766  1.3   simonb  *	d  - DMA channel
    767  1.3   simonb  *
    768  1.3   simonb  *  Return value:
    769  1.3   simonb  *	nothing
    770  1.3   simonb  */
    771  1.1   simonb 
    772  1.1   simonb static void
    773  1.1   simonb sbdma_emptyring(sbmacdma_t *d)
    774  1.1   simonb {
    775  1.1   simonb 	int idx;
    776  1.1   simonb 	struct mbuf *m;
    777  1.1   simonb 
    778  1.1   simonb 	for (idx = 0; idx < d->sbdma_maxdescr; idx++) {
    779  1.1   simonb 		m = d->sbdma_ctxtable[idx];
    780  1.1   simonb 		if (m) {
    781  1.1   simonb 			m_freem(m);
    782  1.1   simonb 			d->sbdma_ctxtable[idx] = NULL;
    783  1.1   simonb 		}
    784  1.1   simonb 	}
    785  1.1   simonb }
    786  1.1   simonb 
    787  1.3   simonb /*
    788  1.3   simonb  *  SBDMA_FILLRING(d)
    789  1.3   simonb  *
    790  1.3   simonb  *  Fill the specified DMA channel (must be receive channel)
    791  1.3   simonb  *  with mbufs
    792  1.3   simonb  *
    793  1.3   simonb  *  Input parameters:
    794  1.3   simonb  *	d - DMA channel
    795  1.3   simonb  *
    796  1.3   simonb  *  Return value:
    797  1.3   simonb  *	nothing
    798  1.3   simonb  */
    799  1.1   simonb 
    800  1.1   simonb static void
    801  1.1   simonb sbdma_fillring(sbmacdma_t *d)
    802  1.1   simonb {
    803  1.1   simonb 	int idx;
    804  1.1   simonb 
    805  1.1   simonb 	for (idx = 0; idx < SBMAC_MAX_RXDESCR-1; idx++)
    806  1.1   simonb 		if (sbdma_add_rcvbuffer(d, NULL) != 0)
    807  1.1   simonb 			break;
    808  1.1   simonb }
    809  1.1   simonb 
    810  1.3   simonb /*
    811  1.3   simonb  *  SBDMA_RX_PROCESS(sc, d)
    812  1.3   simonb  *
    813  1.3   simonb  *  Process "completed" receive buffers on the specified DMA channel.
    814  1.3   simonb  *  Note that this isn't really ideal for priority channels, since
    815  1.3   simonb  *  it processes all of the packets on a given channel before
    816  1.3   simonb  *  returning.
    817  1.3   simonb  *
    818  1.3   simonb  *  Input parameters:
    819  1.3   simonb  *	sc - softc structure
    820  1.3   simonb  *	d - DMA channel context
    821  1.3   simonb  *
    822  1.3   simonb  *  Return value:
    823  1.3   simonb  *	nothing
    824  1.3   simonb  */
    825  1.1   simonb 
    826  1.1   simonb static void
    827  1.1   simonb sbdma_rx_process(struct sbmac_softc *sc, sbmacdma_t *d)
    828  1.1   simonb {
    829  1.1   simonb 	int curidx;
    830  1.1   simonb 	int hwidx;
    831  1.1   simonb 	sbdmadscr_t *dsc;
    832  1.1   simonb 	struct mbuf *m;
    833  1.1   simonb 	struct ether_header *eh;
    834  1.1   simonb 	int len;
    835  1.1   simonb 
    836  1.1   simonb 	struct ifnet *ifp = &(sc->sc_ethercom.ec_if);
    837  1.1   simonb 
    838  1.1   simonb 	for (;;) {
    839  1.1   simonb 		/*
    840  1.1   simonb 		 * figure out where we are (as an index) and where
    841  1.1   simonb 		 * the hardware is (also as an index)
    842  1.1   simonb 		 *
    843  1.1   simonb 		 * This could be done faster if (for example) the
    844  1.1   simonb 		 * descriptor table was page-aligned and contiguous in
    845  1.1   simonb 		 * both virtual and physical memory -- you could then
    846  1.1   simonb 		 * just compare the low-order bits of the virtual address
    847  1.1   simonb 		 * (sbdma_remptr) and the physical address (sbdma_curdscr CSR)
    848  1.1   simonb 		 */
    849  1.1   simonb 
    850  1.1   simonb 		curidx = d->sbdma_remptr - d->sbdma_dscrtable;
    851  1.1   simonb 		hwidx = (int)
    852  1.1   simonb 		    (((SBMAC_READCSR(d->sbdma_curdscr) & M_DMA_CURDSCR_ADDR) -
    853  1.1   simonb 		    d->sbdma_dscrtable_phys) / sizeof(sbdmadscr_t));
    854  1.1   simonb 
    855  1.1   simonb 		/*
    856  1.1   simonb 		 * If they're the same, that means we've processed all
    857  1.1   simonb 		 * of the descriptors up to (but not including) the one that
    858  1.1   simonb 		 * the hardware is working on right now.
    859  1.1   simonb 		 */
    860  1.1   simonb 
    861  1.1   simonb 		if (curidx == hwidx)
    862  1.1   simonb 			break;
    863  1.1   simonb 
    864  1.1   simonb 		/*
    865  1.1   simonb 		 * Otherwise, get the packet's mbuf ptr back
    866  1.1   simonb 		 */
    867  1.1   simonb 
    868  1.1   simonb 		dsc = &(d->sbdma_dscrtable[curidx]);
    869  1.1   simonb 		m = d->sbdma_ctxtable[curidx];
    870  1.1   simonb 		d->sbdma_ctxtable[curidx] = NULL;
    871  1.1   simonb 
    872  1.1   simonb 		len = (int)G_DMA_DSCRB_PKT_SIZE(dsc->dscr_b) - 4;
    873  1.1   simonb 
    874  1.1   simonb 		/*
    875  1.1   simonb 		 * Check packet status.  If good, process it.
    876  1.1   simonb 		 * If not, silently drop it and put it back on the
    877  1.1   simonb 		 * receive ring.
    878  1.1   simonb 		 */
    879  1.1   simonb 
    880  1.1   simonb 		if (! (dsc->dscr_a & M_DMA_ETHRX_BAD)) {
    881  1.1   simonb 
    882  1.1   simonb 			/*
    883  1.1   simonb 			 * Set length into the packet
    884  1.1   simonb 			 * XXX do we remove the CRC here?
    885  1.1   simonb 			 */
    886  1.1   simonb 			m->m_pkthdr.len = m->m_len = len;
    887  1.1   simonb 
    888  1.1   simonb 			ifp->if_ipackets++;
    889  1.1   simonb 			eh = mtod(m, struct ether_header *);
    890  1.1   simonb 			m->m_pkthdr.rcvif = ifp;
    891  1.1   simonb 
    892  1.1   simonb 
    893  1.1   simonb 			/*
    894  1.1   simonb 			 * Add a new buffer to replace the old one.
    895  1.1   simonb 			 */
    896  1.1   simonb 			sbdma_add_rcvbuffer(d, NULL);
    897  1.1   simonb 
    898  1.1   simonb #if (NBPFILTER > 0)
    899  1.1   simonb 			/*
    900  1.1   simonb 			 * Handle BPF listeners. Let the BPF user see the
    901  1.1   simonb 			 * packet, but don't pass it up to the ether_input()
    902  1.1   simonb 			 * layer unless it's a broadcast packet, multicast
    903  1.1   simonb 			 * packet, matches our ethernet address or the
    904  1.1   simonb 			 * interface is in promiscuous mode.
    905  1.1   simonb 			 */
    906  1.1   simonb 
    907  1.1   simonb 			if (ifp->if_bpf)
    908  1.1   simonb 				bpf_mtap(ifp->if_bpf, m);
    909  1.1   simonb #endif
    910  1.1   simonb 			/*
    911  1.1   simonb 			 * Pass the buffer to the kernel
    912  1.1   simonb 			 */
    913  1.1   simonb 			(*ifp->if_input)(ifp, m);
    914  1.1   simonb 		} else {
    915  1.1   simonb 			/*
    916  1.1   simonb 			 * Packet was mangled somehow.  Just drop it and
    917  1.1   simonb 			 * put it back on the receive ring.
    918  1.1   simonb 			 */
    919  1.1   simonb 			sbdma_add_rcvbuffer(d, m);
    920  1.1   simonb 		}
    921  1.1   simonb 
    922  1.1   simonb 		/*
    923  1.1   simonb 		 * .. and advance to the next buffer.
    924  1.1   simonb 		 */
    925  1.1   simonb 
    926  1.1   simonb 		d->sbdma_remptr = SBDMA_NEXTBUF(d, sbdma_remptr);
    927  1.1   simonb 	}
    928  1.1   simonb }
    929  1.1   simonb 
    930  1.3   simonb /*
    931  1.3   simonb  *  SBDMA_TX_PROCESS(sc, d)
    932  1.3   simonb  *
    933  1.3   simonb  *  Process "completed" transmit buffers on the specified DMA channel.
    934  1.3   simonb  *  This is normally called within the interrupt service routine.
    935  1.3   simonb  *  Note that this isn't really ideal for priority channels, since
    936  1.3   simonb  *  it processes all of the packets on a given channel before
    937  1.3   simonb  *  returning.
    938  1.3   simonb  *
    939  1.3   simonb  *  Input parameters:
    940  1.3   simonb  *	sc - softc structure
    941  1.3   simonb  *	d - DMA channel context
    942  1.3   simonb  *
    943  1.3   simonb  *  Return value:
    944  1.3   simonb  *	nothing
    945  1.3   simonb  */
    946  1.1   simonb 
    947  1.1   simonb static void
    948  1.1   simonb sbdma_tx_process(struct sbmac_softc *sc, sbmacdma_t *d)
    949  1.1   simonb {
    950  1.1   simonb 	int curidx;
    951  1.1   simonb 	int hwidx;
    952  1.1   simonb 	sbdmadscr_t *dsc;
    953  1.1   simonb 	struct mbuf *m;
    954  1.1   simonb 
    955  1.1   simonb 	struct ifnet *ifp = &(sc->sc_ethercom.ec_if);
    956  1.1   simonb 
    957  1.1   simonb 	for (;;) {
    958  1.1   simonb 		/*
    959  1.1   simonb 		 * figure out where we are (as an index) and where
    960  1.1   simonb 		 * the hardware is (also as an index)
    961  1.1   simonb 		 *
    962  1.1   simonb 		 * This could be done faster if (for example) the
    963  1.1   simonb 		 * descriptor table was page-aligned and contiguous in
    964  1.1   simonb 		 * both virtual and physical memory -- you could then
    965  1.1   simonb 		 * just compare the low-order bits of the virtual address
    966  1.1   simonb 		 * (sbdma_remptr) and the physical address (sbdma_curdscr CSR)
    967  1.1   simonb 		 */
    968  1.1   simonb 
    969  1.1   simonb 		curidx = d->sbdma_remptr - d->sbdma_dscrtable;
    970  1.1   simonb 		hwidx = (int)
    971  1.1   simonb 		    (((SBMAC_READCSR(d->sbdma_curdscr) & M_DMA_CURDSCR_ADDR) -
    972  1.1   simonb 		    d->sbdma_dscrtable_phys) / sizeof(sbdmadscr_t));
    973  1.1   simonb 
    974  1.1   simonb 		/*
    975  1.1   simonb 		 * If they're the same, that means we've processed all
    976  1.1   simonb 		 * of the descriptors up to (but not including) the one that
    977  1.1   simonb 		 * the hardware is working on right now.
    978  1.1   simonb 		 */
    979  1.1   simonb 
    980  1.1   simonb 		if (curidx == hwidx)
    981  1.1   simonb 			break;
    982  1.1   simonb 
    983  1.1   simonb 		/*
    984  1.1   simonb 		 * Otherwise, get the packet's mbuf ptr back
    985  1.1   simonb 		 */
    986  1.1   simonb 
    987  1.1   simonb 		dsc = &(d->sbdma_dscrtable[curidx]);
    988  1.1   simonb 		m = d->sbdma_ctxtable[curidx];
    989  1.1   simonb 		d->sbdma_ctxtable[curidx] = NULL;
    990  1.1   simonb 
    991  1.1   simonb 		/*
    992  1.1   simonb 		 * for transmits, we just free buffers.
    993  1.1   simonb 		 */
    994  1.1   simonb 
    995  1.1   simonb 		m_freem(m);
    996  1.1   simonb 
    997  1.1   simonb 		/*
    998  1.1   simonb 		 * .. and advance to the next buffer.
    999  1.1   simonb 		 */
   1000  1.1   simonb 
   1001  1.1   simonb 		d->sbdma_remptr = SBDMA_NEXTBUF(d, sbdma_remptr);
   1002  1.1   simonb 	}
   1003  1.1   simonb 
   1004  1.1   simonb 	/*
   1005  1.1   simonb 	 * Decide what to set the IFF_OACTIVE bit in the interface to.
   1006  1.1   simonb 	 * It's supposed to reflect if the interface is actively
   1007  1.1   simonb 	 * transmitting, but that's really hard to do quickly.
   1008  1.1   simonb 	 */
   1009  1.1   simonb 
   1010  1.1   simonb 	ifp->if_flags &= ~IFF_OACTIVE;
   1011  1.1   simonb }
   1012  1.1   simonb 
   1013  1.3   simonb /*
   1014  1.3   simonb  *  SBMAC_INITCTX(s)
   1015  1.3   simonb  *
   1016  1.3   simonb  *  Initialize an Ethernet context structure - this is called
   1017  1.3   simonb  *  once per MAC on the 1250.  Memory is allocated here, so don't
   1018  1.3   simonb  *  call it again from inside the ioctl routines that bring the
   1019  1.3   simonb  *  interface up/down
   1020  1.3   simonb  *
   1021  1.3   simonb  *  Input parameters:
   1022  1.3   simonb  *	s - sbmac context structure
   1023  1.3   simonb  *
   1024  1.3   simonb  *  Return value:
   1025  1.3   simonb  *	0
   1026  1.3   simonb  */
   1027  1.1   simonb 
   1028  1.1   simonb static void
   1029  1.1   simonb sbmac_initctx(struct sbmac_softc *s)
   1030  1.1   simonb {
   1031  1.8      cgd 	uint64_t sysrev;
   1032  1.1   simonb 
   1033  1.1   simonb 	/*
   1034  1.1   simonb 	 * figure out the addresses of some ports
   1035  1.1   simonb 	 */
   1036  1.1   simonb 
   1037  1.1   simonb 	s->sbm_macenable = PKSEG1(s->sbm_base + R_MAC_ENABLE);
   1038  1.1   simonb 	s->sbm_maccfg    = PKSEG1(s->sbm_base + R_MAC_CFG);
   1039  1.1   simonb 	s->sbm_fifocfg   = PKSEG1(s->sbm_base + R_MAC_THRSH_CFG);
   1040  1.1   simonb 	s->sbm_framecfg  = PKSEG1(s->sbm_base + R_MAC_FRAMECFG);
   1041  1.1   simonb 	s->sbm_rxfilter  = PKSEG1(s->sbm_base + R_MAC_ADFILTER_CFG);
   1042  1.1   simonb 	s->sbm_isr       = PKSEG1(s->sbm_base + R_MAC_STATUS);
   1043  1.1   simonb 	s->sbm_imr       = PKSEG1(s->sbm_base + R_MAC_INT_MASK);
   1044  1.1   simonb 
   1045  1.1   simonb 	/*
   1046  1.1   simonb 	 * Initialize the DMA channels.  Right now, only one per MAC is used
   1047  1.1   simonb 	 * Note: Only do this _once_, as it allocates memory from the kernel!
   1048  1.1   simonb 	 */
   1049  1.1   simonb 
   1050  1.1   simonb 	sbdma_initctx(&(s->sbm_txdma), s, 0, DMA_TX, SBMAC_MAX_TXDESCR);
   1051  1.1   simonb 	sbdma_initctx(&(s->sbm_rxdma), s, 0, DMA_RX, SBMAC_MAX_RXDESCR);
   1052  1.1   simonb 
   1053  1.1   simonb 	/*
   1054  1.1   simonb 	 * initial state is OFF
   1055  1.1   simonb 	 */
   1056  1.1   simonb 
   1057  1.1   simonb 	s->sbm_state = sbmac_state_off;
   1058  1.1   simonb 
   1059  1.1   simonb 	/*
   1060  1.1   simonb 	 * Initial speed is (XXX TEMP) 10MBit/s HDX no FC
   1061  1.1   simonb 	 */
   1062  1.1   simonb 
   1063  1.1   simonb 	s->sbm_speed = sbmac_speed_10;
   1064  1.1   simonb 	s->sbm_duplex = sbmac_duplex_half;
   1065  1.1   simonb 	s->sbm_fc = sbmac_fc_disabled;
   1066  1.8      cgd 
   1067  1.8      cgd 	/*
   1068  1.8      cgd 	 * Determine SOC type.  112x has Pass3 SOC features.
   1069  1.8      cgd 	 */
   1070  1.8      cgd 	sysrev = SBMAC_READCSR( PKSEG1(A_SCD_SYSTEM_REVISION) );
   1071  1.8      cgd 	s->sbm_pass3_dma = (SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1120 ||
   1072  1.8      cgd 			    SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1125 ||
   1073  1.8      cgd 			    SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1125H ||
   1074  1.8      cgd 			    (SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250 &&
   1075  1.8      cgd 			     0));
   1076  1.1   simonb }
   1077  1.1   simonb 
   1078  1.3   simonb /*
   1079  1.3   simonb  *  SBMAC_CHANNEL_START(s)
   1080  1.3   simonb  *
   1081  1.3   simonb  *  Start packet processing on this MAC.
   1082  1.3   simonb  *
   1083  1.3   simonb  *  Input parameters:
   1084  1.3   simonb  *	s - sbmac structure
   1085  1.3   simonb  *
   1086  1.3   simonb  *  Return value:
   1087  1.3   simonb  *	nothing
   1088  1.3   simonb  */
   1089  1.1   simonb 
   1090  1.1   simonb static void
   1091  1.1   simonb sbmac_channel_start(struct sbmac_softc *s)
   1092  1.1   simonb {
   1093  1.1   simonb 	uint64_t reg;
   1094  1.1   simonb 	sbmac_port_t port;
   1095  1.1   simonb 	uint64_t cfg, fifo, framecfg;
   1096  1.1   simonb 	int idx;
   1097  1.8      cgd 	uint64_t dma_cfg0, fifo_cfg;
   1098  1.8      cgd 	sbmacdma_t *txdma;
   1099  1.1   simonb 
   1100  1.1   simonb 	/*
   1101  1.1   simonb 	 * Don't do this if running
   1102  1.1   simonb 	 */
   1103  1.1   simonb 
   1104  1.1   simonb 	if (s->sbm_state == sbmac_state_on)
   1105  1.1   simonb 		return;
   1106  1.1   simonb 
   1107  1.1   simonb 	/*
   1108  1.1   simonb 	 * Bring the controller out of reset, but leave it off.
   1109  1.1   simonb 	 */
   1110  1.1   simonb 
   1111  1.1   simonb 	SBMAC_WRITECSR(s->sbm_macenable, 0);
   1112  1.1   simonb 
   1113  1.1   simonb 	/*
   1114  1.1   simonb 	 * Ignore all received packets
   1115  1.1   simonb 	 */
   1116  1.1   simonb 
   1117  1.1   simonb 	SBMAC_WRITECSR(s->sbm_rxfilter, 0);
   1118  1.1   simonb 
   1119  1.1   simonb 	/*
   1120  1.1   simonb 	 * Calculate values for various control registers.
   1121  1.1   simonb 	 */
   1122  1.1   simonb 
   1123  1.1   simonb 	cfg = M_MAC_RETRY_EN |
   1124  1.1   simonb 	      M_MAC_TX_HOLD_SOP_EN |
   1125  1.1   simonb 	      V_MAC_TX_PAUSE_CNT_16K |
   1126  1.1   simonb 	      M_MAC_AP_STAT_EN |
   1127  1.1   simonb 	      M_MAC_SS_EN |
   1128  1.1   simonb 	      0;
   1129  1.1   simonb 
   1130  1.1   simonb 	fifo = V_MAC_TX_WR_THRSH(4) |	/* Must be '4' or '8' */
   1131  1.1   simonb 	       V_MAC_TX_RD_THRSH(4) |
   1132  1.1   simonb 	       V_MAC_TX_RL_THRSH(4) |
   1133  1.1   simonb 	       V_MAC_RX_PL_THRSH(4) |
   1134  1.1   simonb 	       V_MAC_RX_RD_THRSH(4) |	/* Must be '4' */
   1135  1.1   simonb 	       V_MAC_RX_PL_THRSH(4) |
   1136  1.1   simonb 	       V_MAC_RX_RL_THRSH(8) |
   1137  1.1   simonb 	       0;
   1138  1.1   simonb 
   1139  1.1   simonb 	framecfg = V_MAC_MIN_FRAMESZ_DEFAULT |
   1140  1.1   simonb 	    V_MAC_MAX_FRAMESZ_DEFAULT |
   1141  1.1   simonb 	    V_MAC_BACKOFF_SEL(1);
   1142  1.1   simonb 
   1143  1.1   simonb 	/*
   1144  1.1   simonb 	 * Clear out the hash address map
   1145  1.1   simonb 	 */
   1146  1.1   simonb 
   1147  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_HASH_BASE);
   1148  1.1   simonb 	for (idx = 0; idx < MAC_HASH_COUNT; idx++) {
   1149  1.1   simonb 		SBMAC_WRITECSR(port, 0);
   1150  1.1   simonb 		port += sizeof(uint64_t);
   1151  1.1   simonb 	}
   1152  1.1   simonb 
   1153  1.1   simonb 	/*
   1154  1.1   simonb 	 * Clear out the exact-match table
   1155  1.1   simonb 	 */
   1156  1.1   simonb 
   1157  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_ADDR_BASE);
   1158  1.1   simonb 	for (idx = 0; idx < MAC_ADDR_COUNT; idx++) {
   1159  1.1   simonb 		SBMAC_WRITECSR(port, 0);
   1160  1.1   simonb 		port += sizeof(uint64_t);
   1161  1.1   simonb 	}
   1162  1.1   simonb 
   1163  1.1   simonb 	/*
   1164  1.1   simonb 	 * Clear out the DMA Channel mapping table registers
   1165  1.1   simonb 	 */
   1166  1.1   simonb 
   1167  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_CHUP0_BASE);
   1168  1.1   simonb 	for (idx = 0; idx < MAC_CHMAP_COUNT; idx++) {
   1169  1.1   simonb 		SBMAC_WRITECSR(port, 0);
   1170  1.1   simonb 		port += sizeof(uint64_t);
   1171  1.1   simonb 	}
   1172  1.1   simonb 
   1173  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_CHLO0_BASE);
   1174  1.1   simonb 	for (idx = 0; idx < MAC_CHMAP_COUNT; idx++) {
   1175  1.1   simonb 		SBMAC_WRITECSR(port, 0);
   1176  1.1   simonb 		port += sizeof(uint64_t);
   1177  1.1   simonb 	}
   1178  1.1   simonb 
   1179  1.1   simonb 	/*
   1180  1.1   simonb 	 * Program the hardware address.  It goes into the hardware-address
   1181  1.1   simonb 	 * register as well as the first filter register.
   1182  1.1   simonb 	 */
   1183  1.1   simonb 
   1184  1.1   simonb 	reg = sbmac_addr2reg(s->sbm_hwaddr);
   1185  1.1   simonb 
   1186  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_ADDR_BASE);
   1187  1.1   simonb 	SBMAC_WRITECSR(port, reg);
   1188  1.1   simonb 	port = PKSEG1(s->sbm_base + R_MAC_ETHERNET_ADDR);
   1189  1.1   simonb 	SBMAC_WRITECSR(port, 0);			// pass1 workaround
   1190  1.1   simonb 
   1191  1.1   simonb 	/*
   1192  1.1   simonb 	 * Set the receive filter for no packets, and write values
   1193  1.1   simonb 	 * to the various config registers
   1194  1.1   simonb 	 */
   1195  1.1   simonb 
   1196  1.1   simonb 	SBMAC_WRITECSR(s->sbm_rxfilter, 0);
   1197  1.1   simonb 	SBMAC_WRITECSR(s->sbm_imr, 0);
   1198  1.1   simonb 	SBMAC_WRITECSR(s->sbm_framecfg, framecfg);
   1199  1.1   simonb 	SBMAC_WRITECSR(s->sbm_fifocfg, fifo);
   1200  1.1   simonb 	SBMAC_WRITECSR(s->sbm_maccfg, cfg);
   1201  1.1   simonb 
   1202  1.1   simonb 	/*
   1203  1.1   simonb 	 * Initialize DMA channels (rings should be ok now)
   1204  1.1   simonb 	 */
   1205  1.1   simonb 
   1206  1.1   simonb 	sbdma_channel_start(&(s->sbm_rxdma));
   1207  1.1   simonb 	sbdma_channel_start(&(s->sbm_txdma));
   1208  1.1   simonb 
   1209  1.1   simonb 	/*
   1210  1.1   simonb 	 * Configure the speed, duplex, and flow control
   1211  1.1   simonb 	 */
   1212  1.1   simonb 
   1213  1.1   simonb 	sbmac_set_speed(s, s->sbm_speed);
   1214  1.1   simonb 	sbmac_set_duplex(s, s->sbm_duplex, s->sbm_fc);
   1215  1.1   simonb 
   1216  1.1   simonb 	/*
   1217  1.1   simonb 	 * Fill the receive ring
   1218  1.1   simonb 	 */
   1219  1.1   simonb 
   1220  1.1   simonb 	sbdma_fillring(&(s->sbm_rxdma));
   1221  1.1   simonb 
   1222  1.1   simonb 	/*
   1223  1.1   simonb 	 * Turn on the rest of the bits in the enable register
   1224  1.1   simonb 	 */
   1225  1.1   simonb 
   1226  1.1   simonb 	SBMAC_WRITECSR(s->sbm_macenable, M_MAC_RXDMA_EN0 | M_MAC_TXDMA_EN0 |
   1227  1.1   simonb 	    M_MAC_RX_ENABLE | M_MAC_TX_ENABLE);
   1228  1.1   simonb 
   1229  1.1   simonb 
   1230  1.1   simonb 	/*
   1231  1.1   simonb 	 * Accept any kind of interrupt on TX and RX DMA channel 0
   1232  1.1   simonb 	 */
   1233  1.1   simonb 	SBMAC_WRITECSR(s->sbm_imr,
   1234  1.1   simonb 	    (M_MAC_INT_CHANNEL << S_MAC_TX_CH0) |
   1235  1.1   simonb 	    (M_MAC_INT_CHANNEL << S_MAC_RX_CH0));
   1236  1.1   simonb 
   1237  1.1   simonb 	/*
   1238  1.1   simonb 	 * Enable receiving unicasts and broadcasts
   1239  1.1   simonb 	 */
   1240  1.1   simonb 
   1241  1.1   simonb 	SBMAC_WRITECSR(s->sbm_rxfilter, M_MAC_UCAST_EN | M_MAC_BCAST_EN);
   1242  1.1   simonb 
   1243  1.1   simonb 	/*
   1244  1.8      cgd 	 * On chips which support unaligned DMA features, set the descriptor
   1245  1.8      cgd 	 * ring for transmit channels to use the unaligned buffer format.
   1246  1.8      cgd 	 */
   1247  1.8      cgd 	txdma = &(s->sbm_txdma);
   1248  1.8      cgd 
   1249  1.8      cgd 	if (s->sbm_pass3_dma) {
   1250  1.8      cgd 
   1251  1.8      cgd 		dma_cfg0 = SBMAC_READCSR(txdma->sbdma_config0);
   1252  1.8      cgd 		dma_cfg0 |= V_DMA_DESC_TYPE(K_DMA_DESC_TYPE_RING_UAL_RMW) |
   1253  1.8      cgd 		    M_DMA_TBX_EN | M_DMA_TDX_EN;
   1254  1.8      cgd 		SBMAC_WRITECSR(txdma->sbdma_config0,dma_cfg0);
   1255  1.8      cgd 
   1256  1.8      cgd 		fifo_cfg =  SBMAC_READCSR(s->sbm_fifocfg);
   1257  1.8      cgd 		fifo_cfg |= V_MAC_TX_WR_THRSH(8) |
   1258  1.8      cgd 		    V_MAC_TX_RD_THRSH(8) | V_MAC_TX_RL_THRSH(8);
   1259  1.8      cgd 		SBMAC_WRITECSR(s->sbm_fifocfg,fifo_cfg);
   1260  1.8      cgd 	}
   1261  1.8      cgd 
   1262  1.8      cgd 	/*
   1263  1.1   simonb 	 * we're running now.
   1264  1.1   simonb 	 */
   1265  1.1   simonb 
   1266  1.1   simonb 	s->sbm_state = sbmac_state_on;
   1267  1.1   simonb 	s->sc_ethercom.ec_if.if_flags |= IFF_RUNNING;
   1268  1.1   simonb 
   1269  1.1   simonb 	/*
   1270  1.1   simonb 	 * Program multicast addresses
   1271  1.1   simonb 	 */
   1272  1.1   simonb 
   1273  1.1   simonb 	sbmac_setmulti(s);
   1274  1.1   simonb 
   1275  1.1   simonb 	/*
   1276  1.1   simonb 	 * If channel was in promiscuous mode before, turn that on
   1277  1.1   simonb 	 */
   1278  1.1   simonb 
   1279  1.1   simonb 	if (s->sc_ethercom.ec_if.if_flags & IFF_PROMISC)
   1280  1.1   simonb 		sbmac_promiscuous_mode(s, 1);
   1281  1.1   simonb 
   1282  1.1   simonb 	/*
   1283  1.1   simonb 	 * Turn on the once-per-second timer
   1284  1.1   simonb 	 */
   1285  1.1   simonb 
   1286  1.1   simonb 	callout_reset(&(s->sc_tick_ch), hz, sbmac_tick, s);
   1287  1.1   simonb }
   1288  1.1   simonb 
   1289  1.3   simonb /*
   1290  1.3   simonb  *  SBMAC_CHANNEL_STOP(s)
   1291  1.3   simonb  *
   1292  1.3   simonb  *  Stop packet processing on this MAC.
   1293  1.3   simonb  *
   1294  1.3   simonb  *  Input parameters:
   1295  1.3   simonb  *	s - sbmac structure
   1296  1.3   simonb  *
   1297  1.3   simonb  *  Return value:
   1298  1.3   simonb  *	nothing
   1299  1.3   simonb  */
   1300  1.1   simonb 
   1301  1.3   simonb static void
   1302  1.3   simonb sbmac_channel_stop(struct sbmac_softc *s)
   1303  1.1   simonb {
   1304  1.3   simonb 	uint64_t ctl;
   1305  1.1   simonb 
   1306  1.3   simonb 	/* don't do this if already stopped */
   1307  1.1   simonb 
   1308  1.3   simonb 	if (s->sbm_state == sbmac_state_off)
   1309  1.3   simonb 		return;
   1310  1.1   simonb 
   1311  1.3   simonb 	/* don't accept any packets, disable all interrupts */
   1312  1.1   simonb 
   1313  1.3   simonb 	SBMAC_WRITECSR(s->sbm_rxfilter, 0);
   1314  1.3   simonb 	SBMAC_WRITECSR(s->sbm_imr, 0);
   1315  1.1   simonb 
   1316  1.3   simonb 	/* Turn off ticker */
   1317  1.1   simonb 
   1318  1.3   simonb 	callout_stop(&(s->sc_tick_ch));
   1319  1.1   simonb 
   1320  1.3   simonb 	/* turn off receiver and transmitter */
   1321  1.1   simonb 
   1322  1.3   simonb 	ctl = SBMAC_READCSR(s->sbm_macenable);
   1323  1.3   simonb 	ctl &= ~(M_MAC_RXDMA_EN0 | M_MAC_TXDMA_EN0);
   1324  1.3   simonb 	SBMAC_WRITECSR(s->sbm_macenable, ctl);
   1325  1.1   simonb 
   1326  1.3   simonb 	/* We're stopped now. */
   1327  1.1   simonb 
   1328  1.3   simonb 	s->sbm_state = sbmac_state_off;
   1329  1.3   simonb 	s->sc_ethercom.ec_if.if_flags &= ~IFF_RUNNING;
   1330  1.1   simonb 
   1331  1.3   simonb 	/* Empty the receive and transmit rings */
   1332  1.1   simonb 
   1333  1.3   simonb 	sbdma_emptyring(&(s->sbm_rxdma));
   1334  1.3   simonb 	sbdma_emptyring(&(s->sbm_txdma));
   1335  1.3   simonb }
   1336  1.3   simonb 
   1337  1.3   simonb /*
   1338  1.3   simonb  *  SBMAC_SET_CHANNEL_STATE(state)
   1339  1.3   simonb  *
   1340  1.3   simonb  *  Set the channel's state ON or OFF
   1341  1.3   simonb  *
   1342  1.3   simonb  *  Input parameters:
   1343  1.3   simonb  *	state - new state
   1344  1.3   simonb  *
   1345  1.3   simonb  *  Return value:
   1346  1.3   simonb  *	old state
   1347  1.3   simonb  */
   1348  1.1   simonb 
   1349  1.3   simonb static sbmac_state_t
   1350  1.3   simonb sbmac_set_channel_state(struct sbmac_softc *sc, sbmac_state_t state)
   1351  1.3   simonb {
   1352  1.3   simonb 	sbmac_state_t oldstate = sc->sbm_state;
   1353  1.3   simonb 
   1354  1.3   simonb 	/*
   1355  1.3   simonb 	 * If same as previous state, return
   1356  1.3   simonb 	 */
   1357  1.3   simonb 
   1358  1.3   simonb 	if (state == oldstate)
   1359  1.3   simonb 		return oldstate;
   1360  1.3   simonb 
   1361  1.3   simonb 	/*
   1362  1.3   simonb 	 * If new state is ON, turn channel on
   1363  1.3   simonb 	 */
   1364  1.3   simonb 
   1365  1.3   simonb 	if (state == sbmac_state_on)
   1366  1.3   simonb 		sbmac_channel_start(sc);
   1367  1.3   simonb 	else
   1368  1.3   simonb 		sbmac_channel_stop(sc);
   1369  1.3   simonb 
   1370  1.3   simonb 	/*
   1371  1.3   simonb 	 * Return previous state
   1372  1.3   simonb 	 */
   1373  1.3   simonb 
   1374  1.3   simonb 	return oldstate;
   1375  1.1   simonb }
   1376  1.1   simonb 
   1377  1.3   simonb /*
   1378  1.3   simonb  *  SBMAC_PROMISCUOUS_MODE(sc, onoff)
   1379  1.3   simonb  *
   1380  1.3   simonb  *  Turn on or off promiscuous mode
   1381  1.3   simonb  *
   1382  1.3   simonb  *  Input parameters:
   1383  1.3   simonb  *	sc - softc
   1384  1.3   simonb  *	onoff - 1 to turn on, 0 to turn off
   1385  1.3   simonb  *
   1386  1.3   simonb  *  Return value:
   1387  1.3   simonb  *	nothing
   1388  1.3   simonb  */
   1389  1.3   simonb 
   1390  1.3   simonb static void
   1391  1.3   simonb sbmac_promiscuous_mode(struct sbmac_softc *sc, int onoff)
   1392  1.1   simonb {
   1393  1.3   simonb 	uint64_t reg;
   1394  1.1   simonb 
   1395  1.3   simonb 	if (sc->sbm_state != sbmac_state_on)
   1396  1.3   simonb 		return;
   1397  1.1   simonb 
   1398  1.3   simonb 	if (onoff) {
   1399  1.3   simonb 		reg = SBMAC_READCSR(sc->sbm_rxfilter);
   1400  1.3   simonb 		reg |= M_MAC_ALLPKT_EN;
   1401  1.3   simonb 		SBMAC_WRITECSR(sc->sbm_rxfilter, reg);
   1402  1.3   simonb 	} else {
   1403  1.3   simonb 		reg = SBMAC_READCSR(sc->sbm_rxfilter);
   1404  1.3   simonb 		reg &= ~M_MAC_ALLPKT_EN;
   1405  1.3   simonb 		SBMAC_WRITECSR(sc->sbm_rxfilter, reg);
   1406  1.1   simonb 	}
   1407  1.3   simonb }
   1408  1.1   simonb 
   1409  1.3   simonb /*
   1410  1.3   simonb  *  SBMAC_INIT_AND_START(sc)
   1411  1.3   simonb  *
   1412  1.3   simonb  *  Stop the channel and restart it.  This is generally used
   1413  1.3   simonb  *  when we have to do something to the channel that requires
   1414  1.3   simonb  *  a swift kick.
   1415  1.3   simonb  *
   1416  1.3   simonb  *  Input parameters:
   1417  1.3   simonb  *	sc - softc
   1418  1.3   simonb  */
   1419  1.1   simonb 
   1420  1.3   simonb static void
   1421  1.3   simonb sbmac_init_and_start(struct sbmac_softc *sc)
   1422  1.3   simonb {
   1423  1.3   simonb 	int s;
   1424  1.3   simonb 
   1425  1.3   simonb 	s = splnet();
   1426  1.1   simonb 
   1427  1.3   simonb 	mii_pollstat(&sc->sc_mii);			/* poll phy for current speed */
   1428  1.3   simonb 	sbmac_mii_statchg((struct device *) sc);	/* set state to new speed */
   1429  1.3   simonb 	sbmac_set_channel_state(sc, sbmac_state_on);
   1430  1.1   simonb 
   1431  1.3   simonb 	splx(s);
   1432  1.1   simonb }
   1433  1.1   simonb 
   1434  1.3   simonb /*
   1435  1.3   simonb  *  SBMAC_ADDR2REG(ptr)
   1436  1.3   simonb  *
   1437  1.3   simonb  *  Convert six bytes into the 64-bit register value that
   1438  1.3   simonb  *  we typically write into the SBMAC's address/mcast registers
   1439  1.3   simonb  *
   1440  1.3   simonb  *  Input parameters:
   1441  1.3   simonb  *	ptr - pointer to 6 bytes
   1442  1.3   simonb  *
   1443  1.3   simonb  *  Return value:
   1444  1.3   simonb  *	register value
   1445  1.3   simonb  */
   1446  1.3   simonb 
   1447  1.3   simonb static uint64_t
   1448  1.3   simonb sbmac_addr2reg(u_char *ptr)
   1449  1.3   simonb {
   1450  1.3   simonb 	uint64_t reg = 0;
   1451  1.1   simonb 
   1452  1.3   simonb 	ptr += 6;
   1453  1.3   simonb 
   1454  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1455  1.3   simonb 	reg <<= 8;
   1456  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1457  1.3   simonb 	reg <<= 8;
   1458  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1459  1.3   simonb 	reg <<= 8;
   1460  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1461  1.3   simonb 	reg <<= 8;
   1462  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1463  1.3   simonb 	reg <<= 8;
   1464  1.3   simonb 	reg |= (uint64_t) *(--ptr);
   1465  1.3   simonb 
   1466  1.3   simonb 	return reg;
   1467  1.3   simonb }
   1468  1.3   simonb 
   1469  1.3   simonb /*
   1470  1.3   simonb  *  SBMAC_SET_SPEED(s, speed)
   1471  1.3   simonb  *
   1472  1.3   simonb  *  Configure LAN speed for the specified MAC.
   1473  1.3   simonb  *  Warning: must be called when MAC is off!
   1474  1.3   simonb  *
   1475  1.3   simonb  *  Input parameters:
   1476  1.3   simonb  *	s - sbmac structure
   1477  1.3   simonb  *	speed - speed to set MAC to (see sbmac_speed_t enum)
   1478  1.3   simonb  *
   1479  1.3   simonb  *  Return value:
   1480  1.3   simonb  *	1 if successful
   1481  1.3   simonb  *	0 indicates invalid parameters
   1482  1.3   simonb  */
   1483  1.1   simonb 
   1484  1.3   simonb static int
   1485  1.3   simonb sbmac_set_speed(struct sbmac_softc *s, sbmac_speed_t speed)
   1486  1.1   simonb {
   1487  1.3   simonb 	uint64_t cfg;
   1488  1.3   simonb 	uint64_t framecfg;
   1489  1.3   simonb 
   1490  1.3   simonb 	/*
   1491  1.3   simonb 	 * Save new current values
   1492  1.3   simonb 	 */
   1493  1.1   simonb 
   1494  1.3   simonb 	s->sbm_speed = speed;
   1495  1.1   simonb 
   1496  1.3   simonb 	if (s->sbm_state != sbmac_state_off)
   1497  1.3   simonb 		panic("sbmac_set_speed while MAC not off");
   1498  1.3   simonb 
   1499  1.3   simonb 	/*
   1500  1.3   simonb 	 * Read current register values
   1501  1.3   simonb 	 */
   1502  1.3   simonb 
   1503  1.3   simonb 	cfg = SBMAC_READCSR(s->sbm_maccfg);
   1504  1.3   simonb 	framecfg = SBMAC_READCSR(s->sbm_framecfg);
   1505  1.1   simonb 
   1506  1.3   simonb 	/*
   1507  1.3   simonb 	 * Mask out the stuff we want to change
   1508  1.3   simonb 	 */
   1509  1.1   simonb 
   1510  1.3   simonb 	cfg &= ~(M_MAC_BURST_EN | M_MAC_SPEED_SEL);
   1511  1.3   simonb 	framecfg &= ~(M_MAC_IFG_RX | M_MAC_IFG_TX | M_MAC_IFG_THRSH |
   1512  1.3   simonb 	    M_MAC_SLOT_SIZE);
   1513  1.1   simonb 
   1514  1.3   simonb 	/*
   1515  1.3   simonb 	 * Now add in the new bits
   1516  1.3   simonb 	 */
   1517  1.1   simonb 
   1518  1.3   simonb 	switch (speed) {
   1519  1.1   simonb 	case sbmac_speed_10:
   1520  1.3   simonb 		framecfg |= V_MAC_IFG_RX_10 |
   1521  1.3   simonb 		    V_MAC_IFG_TX_10 |
   1522  1.3   simonb 		    K_MAC_IFG_THRSH_10 |
   1523  1.3   simonb 		    V_MAC_SLOT_SIZE_10;
   1524  1.3   simonb 		cfg |= V_MAC_SPEED_SEL_10MBPS;
   1525  1.3   simonb 		break;
   1526  1.1   simonb 
   1527  1.1   simonb 	case sbmac_speed_100:
   1528  1.3   simonb 		framecfg |= V_MAC_IFG_RX_100 |
   1529  1.3   simonb 		    V_MAC_IFG_TX_100 |
   1530  1.3   simonb 		    V_MAC_IFG_THRSH_100 |
   1531  1.3   simonb 		    V_MAC_SLOT_SIZE_100;
   1532  1.3   simonb 		cfg |= V_MAC_SPEED_SEL_100MBPS ;
   1533  1.3   simonb 		break;
   1534  1.1   simonb 
   1535  1.1   simonb 	case sbmac_speed_1000:
   1536  1.3   simonb 		framecfg |= V_MAC_IFG_RX_1000 |
   1537  1.3   simonb 		    V_MAC_IFG_TX_1000 |
   1538  1.3   simonb 		    V_MAC_IFG_THRSH_1000 |
   1539  1.3   simonb 		    V_MAC_SLOT_SIZE_1000;
   1540  1.3   simonb 		cfg |= V_MAC_SPEED_SEL_1000MBPS | M_MAC_BURST_EN;
   1541  1.3   simonb 		break;
   1542  1.1   simonb 
   1543  1.1   simonb 	case sbmac_speed_auto:		/* XXX not implemented */
   1544  1.3   simonb 		/* fall through */
   1545  1.1   simonb 	default:
   1546  1.3   simonb 		return 0;
   1547  1.1   simonb 	}
   1548  1.1   simonb 
   1549  1.3   simonb 	/*
   1550  1.3   simonb 	 * Send the bits back to the hardware
   1551  1.3   simonb 	 */
   1552  1.1   simonb 
   1553  1.3   simonb 	SBMAC_WRITECSR(s->sbm_framecfg, framecfg);
   1554  1.3   simonb 	SBMAC_WRITECSR(s->sbm_maccfg, cfg);
   1555  1.1   simonb 
   1556  1.3   simonb 	return 1;
   1557  1.1   simonb }
   1558  1.1   simonb 
   1559  1.3   simonb /*
   1560  1.3   simonb  *  SBMAC_SET_DUPLEX(s, duplex, fc)
   1561  1.3   simonb  *
   1562  1.3   simonb  *  Set Ethernet duplex and flow control options for this MAC
   1563  1.3   simonb  *  Warning: must be called when MAC is off!
   1564  1.3   simonb  *
   1565  1.3   simonb  *  Input parameters:
   1566  1.3   simonb  *	s - sbmac structure
   1567  1.3   simonb  *	duplex - duplex setting (see sbmac_duplex_t)
   1568  1.3   simonb  *	fc - flow control setting (see sbmac_fc_t)
   1569  1.3   simonb  *
   1570  1.3   simonb  *  Return value:
   1571  1.3   simonb  *	1 if ok
   1572  1.3   simonb  *	0 if an invalid parameter combination was specified
   1573  1.3   simonb  */
   1574  1.1   simonb 
   1575  1.3   simonb static int
   1576  1.3   simonb sbmac_set_duplex(struct sbmac_softc *s, sbmac_duplex_t duplex, sbmac_fc_t fc)
   1577  1.1   simonb {
   1578  1.3   simonb 	uint64_t cfg;
   1579  1.1   simonb 
   1580  1.3   simonb 	/*
   1581  1.3   simonb 	 * Save new current values
   1582  1.3   simonb 	 */
   1583  1.1   simonb 
   1584  1.3   simonb 	s->sbm_duplex = duplex;
   1585  1.3   simonb 	s->sbm_fc = fc;
   1586  1.1   simonb 
   1587  1.3   simonb 	if (s->sbm_state != sbmac_state_off)
   1588  1.3   simonb 		panic("sbmac_set_duplex while MAC not off");
   1589  1.1   simonb 
   1590  1.3   simonb 	/*
   1591  1.3   simonb 	 * Read current register values
   1592  1.3   simonb 	 */
   1593  1.1   simonb 
   1594  1.3   simonb 	cfg = SBMAC_READCSR(s->sbm_maccfg);
   1595  1.1   simonb 
   1596  1.3   simonb 	/*
   1597  1.3   simonb 	 * Mask off the stuff we're about to change
   1598  1.3   simonb 	 */
   1599  1.1   simonb 
   1600  1.3   simonb 	cfg &= ~(M_MAC_FC_SEL | M_MAC_FC_CMD | M_MAC_HDX_EN);
   1601  1.1   simonb 
   1602  1.3   simonb 	switch (duplex) {
   1603  1.1   simonb 	case sbmac_duplex_half:
   1604  1.3   simonb 		switch (fc) {
   1605  1.1   simonb 		case sbmac_fc_disabled:
   1606  1.3   simonb 			cfg |= M_MAC_HDX_EN | V_MAC_FC_CMD_DISABLED;
   1607  1.3   simonb 			break;
   1608  1.1   simonb 
   1609  1.1   simonb 		case sbmac_fc_collision:
   1610  1.3   simonb 			cfg |= M_MAC_HDX_EN | V_MAC_FC_CMD_ENABLED;
   1611  1.3   simonb 			break;
   1612  1.1   simonb 
   1613  1.1   simonb 		case sbmac_fc_carrier:
   1614  1.3   simonb 			cfg |= M_MAC_HDX_EN | V_MAC_FC_CMD_ENAB_FALSECARR;
   1615  1.3   simonb 			break;
   1616  1.1   simonb 
   1617  1.1   simonb 		case sbmac_fc_auto:		/* XXX not implemented */
   1618  1.3   simonb 			/* fall through */
   1619  1.1   simonb 		case sbmac_fc_frame:		/* not valid in half duplex */
   1620  1.1   simonb 		default:			/* invalid selection */
   1621  1.4   provos 			panic("%s: invalid half duplex fc selection %d",
   1622  1.3   simonb 			    s->sc_dev.dv_xname, fc);
   1623  1.3   simonb 			return 0;
   1624  1.1   simonb 		}
   1625  1.3   simonb 		break;
   1626  1.1   simonb 
   1627  1.1   simonb 	case sbmac_duplex_full:
   1628  1.3   simonb 		switch (fc) {
   1629  1.1   simonb 		case sbmac_fc_disabled:
   1630  1.3   simonb 			cfg |= V_MAC_FC_CMD_DISABLED;
   1631  1.3   simonb 			break;
   1632  1.1   simonb 
   1633  1.1   simonb 		case sbmac_fc_frame:
   1634  1.3   simonb 			cfg |= V_MAC_FC_CMD_ENABLED;
   1635  1.3   simonb 			break;
   1636  1.1   simonb 
   1637  1.1   simonb 		case sbmac_fc_collision:	/* not valid in full duplex */
   1638  1.1   simonb 		case sbmac_fc_carrier:		/* not valid in full duplex */
   1639  1.1   simonb 		case sbmac_fc_auto:		/* XXX not implemented */
   1640  1.3   simonb 			/* fall through */
   1641  1.1   simonb 		default:
   1642  1.4   provos 			panic("%s: invalid full duplex fc selection %d",
   1643  1.3   simonb 			    s->sc_dev.dv_xname, fc);
   1644  1.3   simonb 			return 0;
   1645  1.1   simonb 		}
   1646  1.3   simonb 		break;
   1647  1.1   simonb 
   1648  1.1   simonb 	default:
   1649  1.3   simonb 		/* fall through */
   1650  1.1   simonb 	case sbmac_duplex_auto:
   1651  1.4   provos 		panic("%s: bad duplex %d", s->sc_dev.dv_xname, duplex);
   1652  1.3   simonb 		/* XXX not implemented */
   1653  1.3   simonb 		break;
   1654  1.1   simonb 	}
   1655  1.1   simonb 
   1656  1.3   simonb 	/*
   1657  1.3   simonb 	 * Send the bits back to the hardware
   1658  1.3   simonb 	 */
   1659  1.1   simonb 
   1660  1.3   simonb 	SBMAC_WRITECSR(s->sbm_maccfg, cfg);
   1661  1.1   simonb 
   1662  1.3   simonb 	return 1;
   1663  1.1   simonb }
   1664  1.1   simonb 
   1665  1.3   simonb /*
   1666  1.3   simonb  *  SBMAC_INTR()
   1667  1.3   simonb  *
   1668  1.3   simonb  *  Interrupt handler for MAC interrupts
   1669  1.3   simonb  *
   1670  1.3   simonb  *  Input parameters:
   1671  1.3   simonb  *	MAC structure
   1672  1.3   simonb  *
   1673  1.3   simonb  *  Return value:
   1674  1.3   simonb  *	nothing
   1675  1.3   simonb  */
   1676  1.1   simonb 
   1677  1.1   simonb /* ARGSUSED */
   1678  1.1   simonb static void
   1679  1.1   simonb sbmac_intr(void *xsc, uint32_t status, uint32_t pc)
   1680  1.1   simonb {
   1681  1.1   simonb 	struct sbmac_softc *sc = (struct sbmac_softc *) xsc;
   1682  1.1   simonb 	uint64_t isr;
   1683  1.1   simonb 
   1684  1.1   simonb 	for (;;) {
   1685  1.1   simonb 
   1686  1.1   simonb 		/*
   1687  1.1   simonb 		 * Read the ISR (this clears the bits in the real register)
   1688  1.1   simonb 		 */
   1689  1.1   simonb 
   1690  1.1   simonb 		isr = SBMAC_READCSR(sc->sbm_isr);
   1691  1.1   simonb 
   1692  1.1   simonb 		if (isr == 0)
   1693  1.1   simonb 			break;
   1694  1.1   simonb 
   1695  1.1   simonb 		/*
   1696  1.1   simonb 		 * Transmits on channel 0
   1697  1.1   simonb 		 */
   1698  1.1   simonb 
   1699  1.1   simonb 		if (isr & (M_MAC_INT_CHANNEL << S_MAC_TX_CH0))
   1700  1.1   simonb 			sbdma_tx_process(sc, &(sc->sbm_txdma));
   1701  1.1   simonb 
   1702  1.1   simonb 		/*
   1703  1.1   simonb 		 * Receives on channel 0
   1704  1.1   simonb 		 */
   1705  1.1   simonb 
   1706  1.1   simonb 		if (isr & (M_MAC_INT_CHANNEL << S_MAC_RX_CH0))
   1707  1.1   simonb 			sbdma_rx_process(sc, &(sc->sbm_rxdma));
   1708  1.1   simonb 	}
   1709  1.1   simonb }
   1710  1.1   simonb 
   1711  1.1   simonb 
   1712  1.3   simonb /*
   1713  1.3   simonb  *  SBMAC_START(ifp)
   1714  1.3   simonb  *
   1715  1.3   simonb  *  Start output on the specified interface.  Basically, we
   1716  1.3   simonb  *  queue as many buffers as we can until the ring fills up, or
   1717  1.3   simonb  *  we run off the end of the queue, whichever comes first.
   1718  1.3   simonb  *
   1719  1.3   simonb  *  Input parameters:
   1720  1.3   simonb  *	ifp - interface
   1721  1.3   simonb  *
   1722  1.3   simonb  *  Return value:
   1723  1.3   simonb  *	nothing
   1724  1.3   simonb  */
   1725  1.3   simonb 
   1726  1.3   simonb static void
   1727  1.3   simonb sbmac_start(struct ifnet *ifp)
   1728  1.1   simonb {
   1729  1.3   simonb 	struct sbmac_softc	*sc;
   1730  1.3   simonb 	struct mbuf		*m_head = NULL;
   1731  1.3   simonb 	int			rv;
   1732  1.1   simonb 
   1733  1.3   simonb 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1734  1.3   simonb 		return;
   1735  1.3   simonb 
   1736  1.3   simonb 	sc = ifp->if_softc;
   1737  1.1   simonb 
   1738  1.3   simonb 	for (;;) {
   1739  1.1   simonb 
   1740  1.3   simonb 		IF_DEQUEUE(&ifp->if_snd, m_head);
   1741  1.3   simonb 		if (m_head == NULL)
   1742  1.3   simonb 		    break;
   1743  1.1   simonb 
   1744  1.3   simonb 		/*
   1745  1.3   simonb 		 * Put the buffer on the transmit ring.  If we
   1746  1.3   simonb 		 * don't have room, set the OACTIVE flag and wait
   1747  1.3   simonb 		 * for the NIC to drain the ring.
   1748  1.3   simonb 		 */
   1749  1.3   simonb 
   1750  1.3   simonb 		rv = sbdma_add_txbuffer(&(sc->sbm_txdma), m_head);
   1751  1.3   simonb 
   1752  1.3   simonb 		if (rv == 0) {
   1753  1.3   simonb 			/*
   1754  1.3   simonb 			 * If there's a BPF listener, bounce a copy of this frame
   1755  1.3   simonb 			 * to it.
   1756  1.3   simonb 			 */
   1757  1.3   simonb #if (NBPFILTER > 0)
   1758  1.3   simonb 			if (ifp->if_bpf)
   1759  1.3   simonb 				bpf_mtap(ifp->if_bpf, m_head);
   1760  1.3   simonb #endif
   1761  1.8      cgd 			if (!sc->sbm_pass3_dma) {
   1762  1.8      cgd 				/*
   1763  1.8      cgd 				 * Don't free mbuf if we're not copying to new mbuf in sbdma_add_txbuffer.
   1764  1.8      cgd 				 * It will be freed in sbdma_tx_process.
   1765  1.8      cgd 				 */
   1766  1.8      cgd 				m_freem(m_head);
   1767  1.8      cgd 			}
   1768  1.3   simonb 		} else {
   1769  1.3   simonb 		    IF_PREPEND(&ifp->if_snd, m_head);
   1770  1.3   simonb 		    ifp->if_flags |= IFF_OACTIVE;
   1771  1.3   simonb 		    break;
   1772  1.3   simonb 		}
   1773  1.3   simonb 	}
   1774  1.3   simonb }
   1775  1.3   simonb 
   1776  1.3   simonb /*
   1777  1.3   simonb  *  SBMAC_SETMULTI(sc)
   1778  1.3   simonb  *
   1779  1.3   simonb  *  Reprogram the multicast table into the hardware, given
   1780  1.3   simonb  *  the list of multicasts associated with the interface
   1781  1.3   simonb  *  structure.
   1782  1.3   simonb  *
   1783  1.3   simonb  *  Input parameters:
   1784  1.3   simonb  *	sc - softc
   1785  1.3   simonb  *
   1786  1.3   simonb  *  Return value:
   1787  1.3   simonb  *	nothing
   1788  1.3   simonb  */
   1789  1.3   simonb 
   1790  1.3   simonb static void
   1791  1.3   simonb sbmac_setmulti(struct sbmac_softc *sc)
   1792  1.3   simonb {
   1793  1.3   simonb 	struct ifnet *ifp;
   1794  1.3   simonb 	uint64_t reg;
   1795  1.3   simonb 	sbmac_port_t port;
   1796  1.3   simonb 	int idx;
   1797  1.3   simonb 	struct ether_multi *enm;
   1798  1.3   simonb 	struct ether_multistep step;
   1799  1.3   simonb 
   1800  1.3   simonb 	ifp = &sc->sc_ethercom.ec_if;
   1801  1.1   simonb 
   1802  1.1   simonb 	/*
   1803  1.3   simonb 	 * Clear out entire multicast table.  We do this by nuking
   1804  1.3   simonb 	 * the entire hash table and all the direct matches except
   1805  1.3   simonb 	 * the first one, which is used for our station address
   1806  1.1   simonb 	 */
   1807  1.1   simonb 
   1808  1.3   simonb 	for (idx = 1; idx < MAC_ADDR_COUNT; idx++) {
   1809  1.3   simonb 		port = PKSEG1(sc->sbm_base + R_MAC_ADDR_BASE+(idx*sizeof(uint64_t)));
   1810  1.3   simonb 		SBMAC_WRITECSR(port, 0);
   1811  1.3   simonb 	}
   1812  1.1   simonb 
   1813  1.3   simonb 	for (idx = 0; idx < MAC_HASH_COUNT; idx++) {
   1814  1.3   simonb 		port = PKSEG1(sc->sbm_base + R_MAC_HASH_BASE+(idx*sizeof(uint64_t)));
   1815  1.3   simonb 		SBMAC_WRITECSR(port, 0);
   1816  1.3   simonb 	}
   1817  1.1   simonb 
   1818  1.1   simonb 	/*
   1819  1.3   simonb 	 * Clear the filter to say we don't want any multicasts.
   1820  1.1   simonb 	 */
   1821  1.3   simonb 
   1822  1.1   simonb 	reg = SBMAC_READCSR(sc->sbm_rxfilter);
   1823  1.3   simonb 	reg &= ~(M_MAC_MCAST_INV | M_MAC_MCAST_EN);
   1824  1.1   simonb 	SBMAC_WRITECSR(sc->sbm_rxfilter, reg);
   1825  1.3   simonb 
   1826  1.3   simonb 	if (ifp->if_flags & IFF_ALLMULTI) {
   1827  1.3   simonb 		/*
   1828  1.3   simonb 		 * Enable ALL multicasts.  Do this by inverting the
   1829  1.3   simonb 		 * multicast enable bit.
   1830  1.3   simonb 		 */
   1831  1.3   simonb 		reg = SBMAC_READCSR(sc->sbm_rxfilter);
   1832  1.3   simonb 		reg |= (M_MAC_MCAST_INV | M_MAC_MCAST_EN);
   1833  1.3   simonb 		SBMAC_WRITECSR(sc->sbm_rxfilter, reg);
   1834  1.3   simonb 		return;
   1835  1.1   simonb 	}
   1836  1.1   simonb 
   1837  1.3   simonb 	/*
   1838  1.3   simonb 	 * Progam new multicast entries.  For now, only use the
   1839  1.3   simonb 	 * perfect filter.  In the future we'll need to use the
   1840  1.3   simonb 	 * hash filter if the perfect filter overflows
   1841  1.3   simonb 	 */
   1842  1.3   simonb 
   1843  1.3   simonb 	/*
   1844  1.3   simonb 	 * XXX only using perfect filter for now, need to use hash
   1845  1.3   simonb 	 * XXX if the table overflows
   1846  1.3   simonb 	 */
   1847  1.3   simonb 
   1848  1.3   simonb 	idx = 1;		/* skip station address */
   1849  1.3   simonb 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1850  1.3   simonb 	while ((enm != NULL) && (idx < MAC_ADDR_COUNT)) {
   1851  1.3   simonb 		reg = sbmac_addr2reg(enm->enm_addrlo);
   1852  1.3   simonb 		port = PKSEG1(sc->sbm_base +
   1853  1.3   simonb 		    R_MAC_ADDR_BASE+(idx*sizeof(uint64_t)));
   1854  1.3   simonb 		SBMAC_WRITECSR(port, reg);
   1855  1.3   simonb 		idx++;
   1856  1.3   simonb 		ETHER_NEXT_MULTI(step, enm);
   1857  1.1   simonb 	}
   1858  1.1   simonb 
   1859  1.3   simonb 	/*
   1860  1.3   simonb 	 * Enable the "accept multicast bits" if we programmed at least one
   1861  1.3   simonb 	 * multicast.
   1862  1.3   simonb 	 */
   1863  1.1   simonb 
   1864  1.3   simonb 	if (idx > 1) {
   1865  1.3   simonb 	    reg = SBMAC_READCSR(sc->sbm_rxfilter);
   1866  1.3   simonb 	    reg |= M_MAC_MCAST_EN;
   1867  1.3   simonb 	    SBMAC_WRITECSR(sc->sbm_rxfilter, reg);
   1868  1.1   simonb 	}
   1869  1.1   simonb }
   1870  1.1   simonb 
   1871  1.3   simonb /*
   1872  1.3   simonb  *  SBMAC_ETHER_IOCTL(ifp, cmd, data)
   1873  1.3   simonb  *
   1874  1.3   simonb  *  Generic IOCTL requests for this interface.  The basic
   1875  1.3   simonb  *  stuff is handled here for bringing the interface up,
   1876  1.3   simonb  *  handling multicasts, etc.
   1877  1.3   simonb  *
   1878  1.3   simonb  *  Input parameters:
   1879  1.3   simonb  *	ifp - interface structure
   1880  1.3   simonb  *	cmd - command code
   1881  1.3   simonb  *	data - pointer to data
   1882  1.3   simonb  *
   1883  1.3   simonb  *  Return value:
   1884  1.3   simonb  *	return value (0 is success)
   1885  1.3   simonb  */
   1886  1.1   simonb 
   1887  1.3   simonb static int
   1888  1.3   simonb sbmac_ether_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1889  1.1   simonb {
   1890  1.3   simonb 	struct ifaddr *ifa = (struct ifaddr *) data;
   1891  1.3   simonb 	struct sbmac_softc *sc = ifp->if_softc;
   1892  1.1   simonb 
   1893  1.3   simonb 	switch (cmd) {
   1894  1.1   simonb 	case SIOCSIFADDR:
   1895  1.3   simonb 		ifp->if_flags |= IFF_UP;
   1896  1.1   simonb 
   1897  1.3   simonb 		switch (ifa->ifa_addr->sa_family) {
   1898  1.1   simonb #ifdef INET
   1899  1.1   simonb 		case AF_INET:
   1900  1.3   simonb 			sbmac_init_and_start(sc);
   1901  1.3   simonb 			arp_ifinit(ifp, ifa);
   1902  1.3   simonb 			break;
   1903  1.1   simonb #endif
   1904  1.1   simonb #ifdef NS
   1905  1.1   simonb 		case AF_NS:
   1906  1.1   simonb 		{
   1907  1.3   simonb 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   1908  1.1   simonb 
   1909  1.3   simonb 			if (ns_nullhost(*ina))
   1910  1.3   simonb 				ina->x_host = *(union ns_host *)LLADDR(ifp->if_sadl);
   1911  1.3   simonb 			else
   1912  1.3   simonb 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
   1913  1.3   simonb 				    ifp->if_addrlen);
   1914  1.3   simonb 			/* Set new address. */
   1915  1.3   simonb 			sbmac_init_and_start(sc);
   1916  1.3   simonb 			break;
   1917  1.3   simonb 		}
   1918  1.1   simonb #endif
   1919  1.1   simonb 		default:
   1920  1.3   simonb 			sbmac_init_and_start(sc);
   1921  1.3   simonb 			break;
   1922  1.1   simonb 		}
   1923  1.3   simonb 		break;
   1924  1.1   simonb 
   1925  1.1   simonb 	default:
   1926  1.3   simonb 		return (EINVAL);
   1927  1.1   simonb 	}
   1928  1.1   simonb 
   1929  1.3   simonb 	return (0);
   1930  1.1   simonb }
   1931  1.1   simonb 
   1932  1.3   simonb /*
   1933  1.3   simonb  *  SBMAC_IOCTL(ifp, command, data)
   1934  1.3   simonb  *
   1935  1.3   simonb  *  Main IOCTL handler - dispatches to other IOCTLs for various
   1936  1.3   simonb  *  types of requests.
   1937  1.3   simonb  *
   1938  1.3   simonb  *  Input parameters:
   1939  1.3   simonb  *	ifp - interface pointer
   1940  1.3   simonb  *	command - command code
   1941  1.3   simonb  *	data - pointer to argument data
   1942  1.3   simonb  *
   1943  1.3   simonb  *  Return value:
   1944  1.3   simonb  *	0 if ok
   1945  1.3   simonb  *	else error code
   1946  1.3   simonb  */
   1947  1.1   simonb 
   1948  1.3   simonb static int
   1949  1.3   simonb sbmac_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
   1950  1.1   simonb {
   1951  1.3   simonb 	struct sbmac_softc *sc = ifp->if_softc;
   1952  1.3   simonb 	struct ifreq *ifr = (struct ifreq *) data;
   1953  1.3   simonb 	int s, error = 0;
   1954  1.1   simonb 
   1955  1.3   simonb 	s = splnet();
   1956  1.1   simonb 
   1957  1.3   simonb 	switch(command) {
   1958  1.1   simonb 	case SIOCSIFADDR:
   1959  1.1   simonb 	case SIOCGIFADDR:
   1960  1.3   simonb 		error = sbmac_ether_ioctl(ifp, command, data);
   1961  1.3   simonb 		break;
   1962  1.1   simonb 	case SIOCSIFMTU:
   1963  1.3   simonb 		if (ifr->ifr_mtu > ETHER_MAX_LEN)
   1964  1.3   simonb 			error = EINVAL;
   1965  1.3   simonb 		else {
   1966  1.3   simonb 			ifp->if_mtu = ifr->ifr_mtu;
   1967  1.3   simonb 			/* XXX Program new MTU here */
   1968  1.1   simonb 		}
   1969  1.3   simonb 		break;
   1970  1.1   simonb 	case SIOCSIFFLAGS:
   1971  1.3   simonb 		if (ifp->if_flags & IFF_UP) {
   1972  1.3   simonb 			/*
   1973  1.3   simonb 			 * If only the state of the PROMISC flag changed,
   1974  1.3   simonb 			 * just tweak the hardware registers.
   1975  1.3   simonb 			 */
   1976  1.3   simonb 			if ((ifp->if_flags & IFF_RUNNING) &&
   1977  1.3   simonb 			    (ifp->if_flags & IFF_PROMISC)) {
   1978  1.3   simonb 				/* turn on promiscuous mode */
   1979  1.3   simonb 				sbmac_promiscuous_mode(sc, 1);
   1980  1.3   simonb 			} else if (ifp->if_flags & IFF_RUNNING &&
   1981  1.3   simonb 			    !(ifp->if_flags & IFF_PROMISC)) {
   1982  1.3   simonb 			    /* turn off promiscuous mode */
   1983  1.3   simonb 			    sbmac_promiscuous_mode(sc, 0);
   1984  1.3   simonb 			} else
   1985  1.3   simonb 			    sbmac_set_channel_state(sc, sbmac_state_on);
   1986  1.3   simonb 		} else {
   1987  1.3   simonb 			if (ifp->if_flags & IFF_RUNNING)
   1988  1.3   simonb 				sbmac_set_channel_state(sc, sbmac_state_off);
   1989  1.1   simonb 		}
   1990  1.1   simonb 
   1991  1.3   simonb 		sc->sbm_if_flags = ifp->if_flags;
   1992  1.3   simonb 		error = 0;
   1993  1.3   simonb 		break;
   1994  1.1   simonb 
   1995  1.1   simonb 	case SIOCADDMULTI:
   1996  1.1   simonb 	case SIOCDELMULTI:
   1997  1.3   simonb 		if (ifp->if_flags & IFF_RUNNING) {
   1998  1.3   simonb 			sbmac_setmulti(sc);
   1999  1.3   simonb 			error = 0;
   2000  1.1   simonb 		}
   2001  1.3   simonb 		break;
   2002  1.1   simonb 	case SIOCSIFMEDIA:
   2003  1.1   simonb 	case SIOCGIFMEDIA:
   2004  1.3   simonb 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, command);
   2005  1.3   simonb 		break;
   2006  1.1   simonb 	default:
   2007  1.3   simonb 		error = EINVAL;
   2008  1.3   simonb 		break;
   2009  1.1   simonb 	}
   2010  1.1   simonb 
   2011  1.3   simonb 	(void)splx(s);
   2012  1.1   simonb 
   2013  1.3   simonb 	return(error);
   2014  1.1   simonb }
   2015  1.1   simonb 
   2016  1.3   simonb /*
   2017  1.3   simonb  *  SBMAC_IFMEDIA_UPD(ifp)
   2018  1.3   simonb  *
   2019  1.3   simonb  *  Configure an appropriate media type for this interface,
   2020  1.3   simonb  *  given the data in the interface structure
   2021  1.3   simonb  *
   2022  1.3   simonb  *  Input parameters:
   2023  1.3   simonb  *	ifp - interface
   2024  1.3   simonb  *
   2025  1.3   simonb  *  Return value:
   2026  1.3   simonb  *	0 if ok
   2027  1.3   simonb  *	else error code
   2028  1.3   simonb  */
   2029  1.1   simonb 
   2030  1.3   simonb static int
   2031  1.3   simonb sbmac_mediachange(struct ifnet *ifp)
   2032  1.1   simonb {
   2033  1.1   simonb 	struct sbmac_softc *sc = ifp->if_softc;
   2034  1.1   simonb 
   2035  1.1   simonb 	if (ifp->if_flags & IFF_UP)
   2036  1.1   simonb 		mii_mediachg(&sc->sc_mii);
   2037  1.1   simonb 	return(0);
   2038  1.1   simonb }
   2039  1.1   simonb 
   2040  1.3   simonb /*
   2041  1.3   simonb  *  SBMAC_IFMEDIA_STS(ifp, ifmr)
   2042  1.3   simonb  *
   2043  1.3   simonb  *  Report current media status (used by ifconfig, for example)
   2044  1.3   simonb  *
   2045  1.3   simonb  *  Input parameters:
   2046  1.3   simonb  *	ifp - interface structure
   2047  1.3   simonb  *	ifmr - media request structure
   2048  1.3   simonb  *
   2049  1.3   simonb  *  Return value:
   2050  1.3   simonb  *	nothing
   2051  1.3   simonb  */
   2052  1.1   simonb 
   2053  1.3   simonb static void
   2054  1.3   simonb sbmac_mediastatus(struct ifnet *ifp, struct ifmediareq *req)
   2055  1.1   simonb {
   2056  1.1   simonb 	struct sbmac_softc	*sc = ifp->if_softc;
   2057  1.1   simonb 
   2058  1.1   simonb   	mii_pollstat(&sc->sc_mii);
   2059  1.1   simonb 	req->ifm_status = sc->sc_mii.mii_media_status;
   2060  1.1   simonb 	req->ifm_active = sc->sc_mii.mii_media_active;
   2061  1.1   simonb }
   2062  1.1   simonb 
   2063  1.3   simonb /*
   2064  1.3   simonb  *  SBMAC_WATCHDOG(ifp)
   2065  1.3   simonb  *
   2066  1.3   simonb  *  Called periodically to make sure we're still happy.
   2067  1.3   simonb  *
   2068  1.3   simonb  *  Input parameters:
   2069  1.3   simonb  *	ifp - interface structure
   2070  1.3   simonb  *
   2071  1.3   simonb  *  Return value:
   2072  1.3   simonb  *	nothing
   2073  1.3   simonb  */
   2074  1.1   simonb 
   2075  1.3   simonb static void
   2076  1.3   simonb sbmac_watchdog(struct ifnet *ifp)
   2077  1.3   simonb {
   2078  1.1   simonb 
   2079  1.3   simonb 	/* XXX do something */
   2080  1.1   simonb }
   2081  1.1   simonb 
   2082  1.1   simonb /*
   2083  1.1   simonb  * One second timer, used to tick MII.
   2084  1.1   simonb  */
   2085  1.3   simonb static void
   2086  1.3   simonb sbmac_tick(void *arg)
   2087  1.1   simonb {
   2088  1.3   simonb 	struct sbmac_softc *sc = arg;
   2089  1.3   simonb 	int s;
   2090  1.1   simonb 
   2091  1.3   simonb 	s = splnet();
   2092  1.3   simonb 	mii_tick(&sc->sc_mii);
   2093  1.3   simonb 	splx(s);
   2094  1.1   simonb 
   2095  1.3   simonb 	callout_reset(&sc->sc_tick_ch, hz, sbmac_tick, sc);
   2096  1.1   simonb }
   2097  1.1   simonb 
   2098  1.1   simonb 
   2099  1.3   simonb /*
   2100  1.3   simonb  *  SBMAC_MATCH(parent, match, aux)
   2101  1.3   simonb  *
   2102  1.3   simonb  *  Part of the config process - see if this device matches the
   2103  1.3   simonb  *  info about what we expect to find on the bus.
   2104  1.3   simonb  *
   2105  1.3   simonb  *  Input parameters:
   2106  1.3   simonb  *	parent - parent bus structure
   2107  1.3   simonb  *	match -
   2108  1.3   simonb  *	aux - bus-specific args
   2109  1.3   simonb  *
   2110  1.3   simonb  *  Return value:
   2111  1.3   simonb  *	1 if we match
   2112  1.3   simonb  *	0 if we don't match
   2113  1.3   simonb  */
   2114  1.1   simonb 
   2115  1.3   simonb static int
   2116  1.3   simonb sbmac_match(struct device *parent, struct cfdata *match, void *aux)
   2117  1.1   simonb {
   2118  1.3   simonb 	struct sbobio_attach_args *sap = aux;
   2119  1.3   simonb 
   2120  1.3   simonb 	/*
   2121  1.3   simonb 	 * Make sure it's a MAC
   2122  1.3   simonb 	 */
   2123  1.3   simonb 
   2124  1.3   simonb 	if (sap->sa_locs.sa_type != SBOBIO_DEVTYPE_MAC)
   2125  1.3   simonb 		return 0;
   2126  1.1   simonb 
   2127  1.3   simonb 	/*
   2128  1.3   simonb 	 * Yup, it is.
   2129  1.3   simonb 	 */
   2130  1.3   simonb 
   2131  1.3   simonb 	return 1;
   2132  1.3   simonb }
   2133  1.3   simonb 
   2134  1.3   simonb /*
   2135  1.3   simonb  *  SBMAC_PARSE_XDIGIT(str)
   2136  1.3   simonb  *
   2137  1.3   simonb  *  Parse a hex digit, returning its value
   2138  1.3   simonb  *
   2139  1.3   simonb  *  Input parameters:
   2140  1.3   simonb  *	str - character
   2141  1.3   simonb  *
   2142  1.3   simonb  *  Return value:
   2143  1.3   simonb  *	hex value, or -1 if invalid
   2144  1.3   simonb  */
   2145  1.3   simonb 
   2146  1.3   simonb static int
   2147  1.3   simonb sbmac_parse_xdigit(char str)
   2148  1.3   simonb {
   2149  1.3   simonb 	int digit;
   2150  1.3   simonb 
   2151  1.3   simonb 	if ((str >= '0') && (str <= '9'))
   2152  1.3   simonb 		digit = str - '0';
   2153  1.3   simonb 	else if ((str >= 'a') && (str <= 'f'))
   2154  1.3   simonb 		digit = str - 'a' + 10;
   2155  1.3   simonb 	else if ((str >= 'A') && (str <= 'F'))
   2156  1.3   simonb 		digit = str - 'A' + 10;
   2157  1.3   simonb 	else
   2158  1.3   simonb 		digit = -1;
   2159  1.3   simonb 
   2160  1.3   simonb 	return digit;
   2161  1.3   simonb }
   2162  1.3   simonb 
   2163  1.3   simonb /*
   2164  1.3   simonb  *  SBMAC_PARSE_HWADDR(str, hwaddr)
   2165  1.3   simonb  *
   2166  1.3   simonb  *  Convert a string in the form xx:xx:xx:xx:xx:xx into a 6-byte
   2167  1.3   simonb  *  Ethernet address.
   2168  1.3   simonb  *
   2169  1.3   simonb  *  Input parameters:
   2170  1.3   simonb  *	str - string
   2171  1.3   simonb  *	hwaddr - pointer to hardware address
   2172  1.3   simonb  *
   2173  1.3   simonb  *  Return value:
   2174  1.3   simonb  *	0 if ok, else -1
   2175  1.3   simonb  */
   2176  1.3   simonb 
   2177  1.3   simonb static int
   2178  1.3   simonb sbmac_parse_hwaddr(char *str, u_char *hwaddr)
   2179  1.3   simonb {
   2180  1.3   simonb 	int digit1, digit2;
   2181  1.3   simonb 	int idx = 6;
   2182  1.1   simonb 
   2183  1.3   simonb 	while (*str && (idx > 0)) {
   2184  1.3   simonb 		digit1 = sbmac_parse_xdigit(*str);
   2185  1.3   simonb 		if (digit1 < 0)
   2186  1.3   simonb 			return -1;
   2187  1.3   simonb 		str++;
   2188  1.3   simonb 		if (!*str)
   2189  1.3   simonb 			return -1;
   2190  1.3   simonb 
   2191  1.3   simonb 		if ((*str == ':') || (*str == '-')) {
   2192  1.3   simonb 			digit2 = digit1;
   2193  1.3   simonb 			digit1 = 0;
   2194  1.3   simonb 		} else {
   2195  1.3   simonb 			digit2 = sbmac_parse_xdigit(*str);
   2196  1.3   simonb 			if (digit2 < 0)
   2197  1.3   simonb 				return -1;
   2198  1.3   simonb 			str++;
   2199  1.3   simonb 		}
   2200  1.3   simonb 
   2201  1.3   simonb 		*hwaddr++ = (digit1 << 4) | digit2;
   2202  1.3   simonb 		idx--;
   2203  1.3   simonb 
   2204  1.3   simonb 		if (*str == '-')
   2205  1.3   simonb 			str++;
   2206  1.3   simonb 		if (*str == ':')
   2207  1.3   simonb 			str++;
   2208  1.3   simonb 	}
   2209  1.1   simonb 	return 0;
   2210  1.3   simonb }
   2211  1.3   simonb 
   2212  1.3   simonb /*
   2213  1.3   simonb  *  SBMAC_ATTACH(parent, self, aux)
   2214  1.3   simonb  *
   2215  1.3   simonb  *  Attach routine - init hardware and hook ourselves into NetBSD.
   2216  1.3   simonb  *
   2217  1.3   simonb  *  Input parameters:
   2218  1.3   simonb  *	parent - parent bus device
   2219  1.3   simonb  *	self - our softc
   2220  1.3   simonb  *	aux - attach data
   2221  1.3   simonb  *
   2222  1.3   simonb  *  Return value:
   2223  1.3   simonb  *	nothing
   2224  1.3   simonb  */
   2225  1.3   simonb 
   2226  1.3   simonb static void
   2227  1.3   simonb sbmac_attach(struct device *parent, struct device *self, void *aux)
   2228  1.3   simonb {
   2229  1.3   simonb 	struct ifnet *ifp;
   2230  1.3   simonb 	struct sbmac_softc *sc;
   2231  1.3   simonb 	struct sbobio_attach_args *sap = aux;
   2232  1.3   simonb 	u_char *eaddr;
   2233  1.3   simonb 	static int unit = 0;	/* XXX */
   2234  1.3   simonb 	uint64_t ea_reg;
   2235  1.3   simonb 	int idx;
   2236  1.3   simonb 
   2237  1.3   simonb 	sc = (struct sbmac_softc *)self;
   2238  1.3   simonb 
   2239  1.3   simonb 	/* Determine controller base address */
   2240  1.3   simonb 
   2241  1.3   simonb 	sc->sbm_base = (sbmac_port_t) sap->sa_base + sap->sa_locs.sa_offset;
   2242  1.3   simonb 
   2243  1.3   simonb 	eaddr = sc->sbm_hwaddr;
   2244  1.3   simonb 
   2245  1.3   simonb 	/*
   2246  1.3   simonb 	 * Initialize context (get pointers to registers and stuff), then
   2247  1.3   simonb 	 * allocate the memory for the descriptor tables.
   2248  1.3   simonb 	 */
   2249  1.3   simonb 
   2250  1.3   simonb 	sbmac_initctx(sc);
   2251  1.3   simonb 
   2252  1.3   simonb 	callout_init(&(sc->sc_tick_ch));
   2253  1.3   simonb 
   2254  1.3   simonb 	/*
   2255  1.3   simonb 	 * Read the ethernet address.  The firwmare left this programmed
   2256  1.3   simonb 	 * for us in the ethernet address register for each mac.
   2257  1.3   simonb 	 */
   2258  1.1   simonb 
   2259  1.3   simonb 	ea_reg = SBMAC_READCSR(PKSEG1(sc->sbm_base + R_MAC_ETHERNET_ADDR));
   2260  1.3   simonb 	for (idx = 0; idx < 6; idx++) {
   2261  1.3   simonb 		eaddr[idx] = (uint8_t) (ea_reg & 0xFF);
   2262  1.3   simonb 		ea_reg >>= 8;
   2263  1.1   simonb 	}
   2264  1.1   simonb 
   2265  1.1   simonb #define	SBMAC_DEFAULT_HWADDR "40:00:00:00:01:00"
   2266  1.3   simonb 	if (eaddr[0] == 0 && eaddr[1] == 0 && eaddr[2] == 0 &&
   2267  1.3   simonb 		eaddr[3] == 0 && eaddr[4] == 0 && eaddr[5] == 0) {
   2268  1.3   simonb 		sbmac_parse_hwaddr(SBMAC_DEFAULT_HWADDR, eaddr);
   2269  1.3   simonb 		eaddr[5] = unit;
   2270  1.1   simonb 	}
   2271  1.1   simonb 
   2272  1.1   simonb #ifdef SBMAC_ETH0_HWADDR
   2273  1.3   simonb 	if (unit == 0)
   2274  1.3   simonb 		sbmac_parse_hwaddr(SBMAC_ETH0_HWADDR, eaddr);
   2275  1.1   simonb #endif
   2276  1.1   simonb #ifdef SBMAC_ETH1_HWADDR
   2277  1.3   simonb 	if (unit == 1)
   2278  1.3   simonb 		sbmac_parse_hwaddr(SBMAC_ETH1_HWADDR, eaddr);
   2279  1.1   simonb #endif
   2280  1.1   simonb #ifdef SBMAC_ETH2_HWADDR
   2281  1.3   simonb 	if (unit == 2)
   2282  1.3   simonb 		sbmac_parse_hwaddr(SBMAC_ETH2_HWADDR, eaddr);
   2283  1.1   simonb #endif
   2284  1.3   simonb 	unit++;
   2285  1.3   simonb 
   2286  1.3   simonb 	/*
   2287  1.3   simonb 	 * Display Ethernet address (this is called during the config process
   2288  1.3   simonb 	 * so we need to finish off the config message that was being displayed)
   2289  1.3   simonb 	 */
   2290  1.8      cgd 	printf(": Ethernet%s\n",
   2291  1.8      cgd 	    sc->sbm_pass3_dma ? ", using unaligned tx DMA" : "");
   2292  1.8      cgd 	printf("%s: Ethernet address: %s\n", self->dv_xname,
   2293  1.3   simonb 	    ether_sprintf(eaddr));
   2294  1.1   simonb 
   2295  1.3   simonb 
   2296  1.3   simonb 	/*
   2297  1.3   simonb 	 * Set up ifnet structure
   2298  1.3   simonb 	 */
   2299  1.3   simonb 
   2300  1.3   simonb 	ifp = &sc->sc_ethercom.ec_if;
   2301  1.3   simonb 	ifp->if_softc = sc;
   2302  1.3   simonb 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
   2303  1.3   simonb 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST | IFF_NOTRAILERS;
   2304  1.3   simonb 	ifp->if_ioctl = sbmac_ioctl;
   2305  1.3   simonb 	ifp->if_start = sbmac_start;
   2306  1.3   simonb 	ifp->if_watchdog = sbmac_watchdog;
   2307  1.3   simonb 	ifp->if_snd.ifq_maxlen = SBMAC_MAX_TXDESCR - 1;
   2308  1.3   simonb 
   2309  1.3   simonb 	/*
   2310  1.3   simonb 	 * Set up ifmedia support.
   2311  1.3   simonb 	 */
   2312  1.3   simonb 
   2313  1.3   simonb 	/*
   2314  1.3   simonb 	 * Initialize MII/media info.
   2315  1.3   simonb 	 */
   2316  1.3   simonb 	sc->sc_mii.mii_ifp      = ifp;
   2317  1.3   simonb 	sc->sc_mii.mii_readreg  = sbmac_mii_readreg;
   2318  1.3   simonb 	sc->sc_mii.mii_writereg = sbmac_mii_writereg;
   2319  1.3   simonb 	sc->sc_mii.mii_statchg  = sbmac_mii_statchg;
   2320  1.3   simonb 	ifmedia_init(&sc->sc_mii.mii_media, 0, sbmac_mediachange,
   2321  1.3   simonb 	    sbmac_mediastatus);
   2322  1.3   simonb 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   2323  1.3   simonb 	    MII_OFFSET_ANY, 0);
   2324  1.3   simonb 
   2325  1.3   simonb 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   2326  1.3   simonb 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   2327  1.3   simonb 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
   2328  1.3   simonb 	} else {
   2329  1.3   simonb 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   2330  1.1   simonb 	}
   2331  1.1   simonb 
   2332  1.1   simonb 
   2333  1.3   simonb 	/*
   2334  1.3   simonb 	 * map/route interrupt
   2335  1.3   simonb 	 */
   2336  1.3   simonb 
   2337  1.3   simonb 	sc->sbm_intrhand = cpu_intr_establish(sap->sa_locs.sa_intr[0], IPL_NET,
   2338  1.3   simonb 	    sbmac_intr, sc);
   2339  1.3   simonb 
   2340  1.3   simonb 	/*
   2341  1.3   simonb 	 * Call MI attach routines.
   2342  1.3   simonb 	 */
   2343  1.3   simonb 	if_attach(ifp);
   2344  1.3   simonb 	ether_ifattach(ifp, eaddr);
   2345  1.1   simonb }
   2346