1 1.1 simonb /* ********************************************************************* 2 1.1 simonb * SB1250 Board Support Package 3 1.2 simonb * 4 1.1 simonb * DMA definitions File: sb1250_dma.h 5 1.2 simonb * 6 1.1 simonb * This module contains constants and macros useful for 7 1.1 simonb * programming the SB1250's DMA controllers, both the data mover 8 1.1 simonb * and the Ethernet DMA. 9 1.2 simonb * 10 1.5 cgd * SB1250 specification level: User's manual 10/21/02 11 1.5 cgd * BCM1280 specification level: User's manual 11/24/03 12 1.2 simonb * 13 1.2 simonb ********************************************************************* 14 1.1 simonb * 15 1.6 simonb * Copyright 2000,2001,2002,2003,2004 16 1.1 simonb * Broadcom Corporation. All rights reserved. 17 1.2 simonb * 18 1.2 simonb * This software is furnished under license and may be used and 19 1.2 simonb * copied only in accordance with the following terms and 20 1.2 simonb * conditions. Subject to these conditions, you may download, 21 1.2 simonb * copy, install, use, modify and distribute modified or unmodified 22 1.2 simonb * copies of this software in source and/or binary form. No title 23 1.1 simonb * or ownership is transferred hereby. 24 1.2 simonb * 25 1.2 simonb * 1) Any source code used, modified or distributed must reproduce 26 1.4 cgd * and retain this copyright notice and list of conditions 27 1.4 cgd * as they appear in the source file. 28 1.2 simonb * 29 1.2 simonb * 2) No right is granted to use any trade name, trademark, or 30 1.4 cgd * logo of Broadcom Corporation. The "Broadcom Corporation" 31 1.4 cgd * name may not be used to endorse or promote products derived 32 1.4 cgd * from this software without the prior written permission of 33 1.4 cgd * Broadcom Corporation. 34 1.2 simonb * 35 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR 36 1.4 cgd * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED 37 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR 38 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT 39 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN 40 1.4 cgd * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT, 41 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 42 1.4 cgd * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE 43 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR 44 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY 45 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR 46 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF 47 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE. 48 1.1 simonb ********************************************************************* */ 49 1.1 simonb 50 1.1 simonb 51 1.1 simonb #ifndef _SB1250_DMA_H 52 1.2 simonb #define _SB1250_DMA_H 53 1.1 simonb 54 1.1 simonb 55 1.1 simonb #include "sb1250_defs.h" 56 1.1 simonb 57 1.1 simonb /* ********************************************************************* 58 1.1 simonb * DMA Registers 59 1.1 simonb ********************************************************************* */ 60 1.1 simonb 61 1.2 simonb /* 62 1.1 simonb * Ethernet and Serial DMA Configuration Register 0 (Table 7-4) 63 1.2 simonb * Registers: DMA_CONFIG0_MAC_x_RX_CH_0 64 1.1 simonb * Registers: DMA_CONFIG0_MAC_x_TX_CH_0 65 1.1 simonb * Registers: DMA_CONFIG0_SER_x_RX 66 1.1 simonb * Registers: DMA_CONFIG0_SER_x_TX 67 1.1 simonb */ 68 1.1 simonb 69 1.1 simonb 70 1.2 simonb #define M_DMA_DROP _SB_MAKEMASK1(0) 71 1.3 cgd 72 1.2 simonb #define M_DMA_CHAIN_SEL _SB_MAKEMASK1(1) 73 1.2 simonb #define M_DMA_RESERVED1 _SB_MAKEMASK1(2) 74 1.3 cgd 75 1.3 cgd #define S_DMA_DESC_TYPE _SB_MAKE64(1) 76 1.6 simonb #define M_DMA_DESC_TYPE _SB_MAKEMASK(2,S_DMA_DESC_TYPE) 77 1.3 cgd #define V_DMA_DESC_TYPE(x) _SB_MAKEVALUE(x,S_DMA_DESC_TYPE) 78 1.3 cgd #define G_DMA_DESC_TYPE(x) _SB_GETVALUE(x,S_DMA_DESC_TYPE,M_DMA_DESC_TYPE) 79 1.3 cgd 80 1.3 cgd #define K_DMA_DESC_TYPE_RING_AL 0 81 1.3 cgd #define K_DMA_DESC_TYPE_CHAIN_AL 1 82 1.3 cgd 83 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 84 1.3 cgd #define K_DMA_DESC_TYPE_RING_UAL_WI 2 85 1.3 cgd #define K_DMA_DESC_TYPE_RING_UAL_RMW 3 86 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 87 1.3 cgd 88 1.2 simonb #define M_DMA_EOP_INT_EN _SB_MAKEMASK1(3) 89 1.2 simonb #define M_DMA_HWM_INT_EN _SB_MAKEMASK1(4) 90 1.2 simonb #define M_DMA_LWM_INT_EN _SB_MAKEMASK1(5) 91 1.2 simonb #define M_DMA_TBX_EN _SB_MAKEMASK1(6) 92 1.2 simonb #define M_DMA_TDX_EN _SB_MAKEMASK1(7) 93 1.2 simonb 94 1.2 simonb #define S_DMA_INT_PKTCNT _SB_MAKE64(8) 95 1.2 simonb #define M_DMA_INT_PKTCNT _SB_MAKEMASK(8,S_DMA_INT_PKTCNT) 96 1.2 simonb #define V_DMA_INT_PKTCNT(x) _SB_MAKEVALUE(x,S_DMA_INT_PKTCNT) 97 1.2 simonb #define G_DMA_INT_PKTCNT(x) _SB_GETVALUE(x,S_DMA_INT_PKTCNT,M_DMA_INT_PKTCNT) 98 1.2 simonb 99 1.2 simonb #define S_DMA_RINGSZ _SB_MAKE64(16) 100 1.2 simonb #define M_DMA_RINGSZ _SB_MAKEMASK(16,S_DMA_RINGSZ) 101 1.2 simonb #define V_DMA_RINGSZ(x) _SB_MAKEVALUE(x,S_DMA_RINGSZ) 102 1.2 simonb #define G_DMA_RINGSZ(x) _SB_GETVALUE(x,S_DMA_RINGSZ,M_DMA_RINGSZ) 103 1.2 simonb 104 1.2 simonb #define S_DMA_HIGH_WATERMARK _SB_MAKE64(32) 105 1.2 simonb #define M_DMA_HIGH_WATERMARK _SB_MAKEMASK(16,S_DMA_HIGH_WATERMARK) 106 1.2 simonb #define V_DMA_HIGH_WATERMARK(x) _SB_MAKEVALUE(x,S_DMA_HIGH_WATERMARK) 107 1.2 simonb #define G_DMA_HIGH_WATERMARK(x) _SB_GETVALUE(x,S_DMA_HIGH_WATERMARK,M_DMA_HIGH_WATERMARK) 108 1.2 simonb 109 1.2 simonb #define S_DMA_LOW_WATERMARK _SB_MAKE64(48) 110 1.2 simonb #define M_DMA_LOW_WATERMARK _SB_MAKEMASK(16,S_DMA_LOW_WATERMARK) 111 1.2 simonb #define V_DMA_LOW_WATERMARK(x) _SB_MAKEVALUE(x,S_DMA_LOW_WATERMARK) 112 1.2 simonb #define G_DMA_LOW_WATERMARK(x) _SB_GETVALUE(x,S_DMA_LOW_WATERMARK,M_DMA_LOW_WATERMARK) 113 1.1 simonb 114 1.1 simonb /* 115 1.3 cgd * Ethernet and Serial DMA Configuration Register 1 (Table 7-5) 116 1.2 simonb * Registers: DMA_CONFIG1_MAC_x_RX_CH_0 117 1.1 simonb * Registers: DMA_CONFIG1_DMA_x_TX_CH_0 118 1.1 simonb * Registers: DMA_CONFIG1_SER_x_RX 119 1.1 simonb * Registers: DMA_CONFIG1_SER_x_TX 120 1.1 simonb */ 121 1.1 simonb 122 1.2 simonb #define M_DMA_HDR_CF_EN _SB_MAKEMASK1(0) 123 1.2 simonb #define M_DMA_ASIC_XFR_EN _SB_MAKEMASK1(1) 124 1.2 simonb #define M_DMA_PRE_ADDR_EN _SB_MAKEMASK1(2) 125 1.2 simonb #define M_DMA_FLOW_CTL_EN _SB_MAKEMASK1(3) 126 1.2 simonb #define M_DMA_NO_DSCR_UPDT _SB_MAKEMASK1(4) 127 1.2 simonb #define M_DMA_L2CA _SB_MAKEMASK1(5) 128 1.2 simonb 129 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 130 1.3 cgd #define M_DMA_RX_XTRA_STATUS _SB_MAKEMASK1(6) 131 1.3 cgd #define M_DMA_TX_CPU_PAUSE _SB_MAKEMASK1(6) 132 1.3 cgd #define M_DMA_TX_FC_PAUSE_EN _SB_MAKEMASK1(7) 133 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 134 1.3 cgd 135 1.2 simonb #define M_DMA_MBZ1 _SB_MAKEMASK(6,15) 136 1.2 simonb 137 1.2 simonb #define S_DMA_HDR_SIZE _SB_MAKE64(21) 138 1.2 simonb #define M_DMA_HDR_SIZE _SB_MAKEMASK(9,S_DMA_HDR_SIZE) 139 1.2 simonb #define V_DMA_HDR_SIZE(x) _SB_MAKEVALUE(x,S_DMA_HDR_SIZE) 140 1.2 simonb #define G_DMA_HDR_SIZE(x) _SB_GETVALUE(x,S_DMA_HDR_SIZE,M_DMA_HDR_SIZE) 141 1.2 simonb 142 1.2 simonb #define M_DMA_MBZ2 _SB_MAKEMASK(5,32) 143 1.2 simonb 144 1.2 simonb #define S_DMA_ASICXFR_SIZE _SB_MAKE64(37) 145 1.2 simonb #define M_DMA_ASICXFR_SIZE _SB_MAKEMASK(9,S_DMA_ASICXFR_SIZE) 146 1.2 simonb #define V_DMA_ASICXFR_SIZE(x) _SB_MAKEVALUE(x,S_DMA_ASICXFR_SIZE) 147 1.2 simonb #define G_DMA_ASICXFR_SIZE(x) _SB_GETVALUE(x,S_DMA_ASICXFR_SIZE,M_DMA_ASICXFR_SIZE) 148 1.2 simonb 149 1.2 simonb #define S_DMA_INT_TIMEOUT _SB_MAKE64(48) 150 1.2 simonb #define M_DMA_INT_TIMEOUT _SB_MAKEMASK(16,S_DMA_INT_TIMEOUT) 151 1.2 simonb #define V_DMA_INT_TIMEOUT(x) _SB_MAKEVALUE(x,S_DMA_INT_TIMEOUT) 152 1.2 simonb #define G_DMA_INT_TIMEOUT(x) _SB_GETVALUE(x,S_DMA_INT_TIMEOUT,M_DMA_INT_TIMEOUT) 153 1.1 simonb 154 1.1 simonb /* 155 1.1 simonb * Ethernet and Serial DMA Descriptor base address (Table 7-6) 156 1.1 simonb */ 157 1.1 simonb 158 1.2 simonb #define M_DMA_DSCRBASE_MBZ _SB_MAKEMASK(4,0) 159 1.1 simonb 160 1.1 simonb 161 1.1 simonb /* 162 1.1 simonb * ASIC Mode Base Address (Table 7-7) 163 1.1 simonb */ 164 1.1 simonb 165 1.2 simonb #define M_DMA_ASIC_BASE_MBZ _SB_MAKEMASK(20,0) 166 1.1 simonb 167 1.1 simonb /* 168 1.1 simonb * DMA Descriptor Count Registers (Table 7-8) 169 1.1 simonb */ 170 1.2 simonb 171 1.1 simonb /* No bitfields */ 172 1.1 simonb 173 1.1 simonb 174 1.2 simonb /* 175 1.1 simonb * Current Descriptor Address Register (Table 7-11) 176 1.1 simonb */ 177 1.1 simonb 178 1.2 simonb #define S_DMA_CURDSCR_ADDR _SB_MAKE64(0) 179 1.2 simonb #define M_DMA_CURDSCR_ADDR _SB_MAKEMASK(40,S_DMA_CURDSCR_ADDR) 180 1.3 cgd #define S_DMA_CURDSCR_COUNT _SB_MAKE64(40) 181 1.2 simonb #define M_DMA_CURDSCR_COUNT _SB_MAKEMASK(16,S_DMA_CURDSCR_COUNT) 182 1.1 simonb 183 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 184 1.3 cgd #define M_DMA_TX_CH_PAUSE_ON _SB_MAKEMASK1(56) 185 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 186 1.3 cgd 187 1.3 cgd /* 188 1.3 cgd * Receive Packet Drop Registers 189 1.3 cgd */ 190 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 191 1.3 cgd #define S_DMA_OODLOST_RX _SB_MAKE64(0) 192 1.3 cgd #define M_DMA_OODLOST_RX _SB_MAKEMASK(16,S_DMA_OODLOST_RX) 193 1.3 cgd #define G_DMA_OODLOST_RX(x) _SB_GETVALUE(x,S_DMA_OODLOST_RX,M_DMA_OODLOST_RX) 194 1.3 cgd 195 1.3 cgd #define S_DMA_EOP_COUNT_RX _SB_MAKE64(16) 196 1.3 cgd #define M_DMA_EOP_COUNT_RX _SB_MAKEMASK(8,S_DMA_EOP_COUNT_RX) 197 1.3 cgd #define G_DMA_EOP_COUNT_RX(x) _SB_GETVALUE(x,S_DMA_EOP_COUNT_RX,M_DMA_EOP_COUNT_RX) 198 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 199 1.3 cgd 200 1.1 simonb /* ********************************************************************* 201 1.1 simonb * DMA Descriptors 202 1.1 simonb ********************************************************************* */ 203 1.1 simonb 204 1.1 simonb /* 205 1.1 simonb * Descriptor doubleword "A" (Table 7-12) 206 1.1 simonb */ 207 1.1 simonb 208 1.2 simonb #define S_DMA_DSCRA_OFFSET _SB_MAKE64(0) 209 1.2 simonb #define M_DMA_DSCRA_OFFSET _SB_MAKEMASK(5,S_DMA_DSCRA_OFFSET) 210 1.3 cgd #define V_DMA_DSCRA_OFFSET(x) _SB_MAKEVALUE(x,S_DMA_DSCRA_OFFSET) 211 1.3 cgd #define G_DMA_DSCRA_OFFSET(x) _SB_GETVALUE(x,S_DMA_DSCRA_OFFSET,M_DMA_DSCRA_OFFSET) 212 1.1 simonb 213 1.1 simonb /* Note: Don't shift the address over, just mask it with the mask below */ 214 1.2 simonb #define S_DMA_DSCRA_A_ADDR _SB_MAKE64(5) 215 1.2 simonb #define M_DMA_DSCRA_A_ADDR _SB_MAKEMASK(35,S_DMA_DSCRA_A_ADDR) 216 1.1 simonb 217 1.2 simonb #define M_DMA_DSCRA_A_ADDR_OFFSET (M_DMA_DSCRA_OFFSET | M_DMA_DSCRA_A_ADDR) 218 1.1 simonb 219 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 220 1.3 cgd #define S_DMA_DSCRA_A_ADDR_UA _SB_MAKE64(0) 221 1.3 cgd #define M_DMA_DSCRA_A_ADDR_UA _SB_MAKEMASK(40,S_DMA_DSCRA_A_ADDR_UA) 222 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 223 1.3 cgd 224 1.2 simonb #define S_DMA_DSCRA_A_SIZE _SB_MAKE64(40) 225 1.2 simonb #define M_DMA_DSCRA_A_SIZE _SB_MAKEMASK(9,S_DMA_DSCRA_A_SIZE) 226 1.2 simonb #define V_DMA_DSCRA_A_SIZE(x) _SB_MAKEVALUE(x,S_DMA_DSCRA_A_SIZE) 227 1.2 simonb #define G_DMA_DSCRA_A_SIZE(x) _SB_GETVALUE(x,S_DMA_DSCRA_A_SIZE,M_DMA_DSCRA_A_SIZE) 228 1.2 simonb 229 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 230 1.3 cgd #define S_DMA_DSCRA_DSCR_CNT _SB_MAKE64(40) 231 1.3 cgd #define M_DMA_DSCRA_DSCR_CNT _SB_MAKEMASK(8,S_DMA_DSCRA_DSCR_CNT) 232 1.3 cgd #define G_DMA_DSCRA_DSCR_CNT(x) _SB_GETVALUE(x,S_DMA_DSCRA_DSCR_CNT,M_DMA_DSCRA_DSCR_CNT) 233 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 234 1.3 cgd 235 1.2 simonb #define M_DMA_DSCRA_INTERRUPT _SB_MAKEMASK1(49) 236 1.2 simonb #define M_DMA_DSCRA_OFFSETB _SB_MAKEMASK1(50) 237 1.2 simonb 238 1.2 simonb #define S_DMA_DSCRA_STATUS _SB_MAKE64(51) 239 1.2 simonb #define M_DMA_DSCRA_STATUS _SB_MAKEMASK(13,S_DMA_DSCRA_STATUS) 240 1.2 simonb #define V_DMA_DSCRA_STATUS(x) _SB_MAKEVALUE(x,S_DMA_DSCRA_STATUS) 241 1.2 simonb #define G_DMA_DSCRA_STATUS(x) _SB_GETVALUE(x,S_DMA_DSCRA_STATUS,M_DMA_DSCRA_STATUS) 242 1.1 simonb 243 1.1 simonb /* 244 1.1 simonb * Descriptor doubleword "B" (Table 7-13) 245 1.1 simonb */ 246 1.1 simonb 247 1.1 simonb 248 1.2 simonb #define S_DMA_DSCRB_OPTIONS _SB_MAKE64(0) 249 1.2 simonb #define M_DMA_DSCRB_OPTIONS _SB_MAKEMASK(4,S_DMA_DSCRB_OPTIONS) 250 1.2 simonb #define V_DMA_DSCRB_OPTIONS(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_OPTIONS) 251 1.2 simonb #define G_DMA_DSCRB_OPTIONS(x) _SB_GETVALUE(x,S_DMA_DSCRB_OPTIONS,M_DMA_DSCRB_OPTIONS) 252 1.1 simonb 253 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 254 1.3 cgd #define S_DMA_DSCRB_A_SIZE _SB_MAKE64(8) 255 1.3 cgd #define M_DMA_DSCRB_A_SIZE _SB_MAKEMASK(14,S_DMA_DSCRB_A_SIZE) 256 1.3 cgd #define V_DMA_DSCRB_A_SIZE(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_A_SIZE) 257 1.3 cgd #define G_DMA_DSCRB_A_SIZE(x) _SB_GETVALUE(x,S_DMA_DSCRB_A_SIZE,M_DMA_DSCRB_A_SIZE) 258 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 259 1.3 cgd 260 1.2 simonb #define R_DMA_DSCRB_ADDR _SB_MAKE64(0x10) 261 1.1 simonb 262 1.1 simonb /* Note: Don't shift the address over, just mask it with the mask below */ 263 1.2 simonb #define S_DMA_DSCRB_B_ADDR _SB_MAKE64(5) 264 1.2 simonb #define M_DMA_DSCRB_B_ADDR _SB_MAKEMASK(35,S_DMA_DSCRB_B_ADDR) 265 1.1 simonb 266 1.2 simonb #define S_DMA_DSCRB_B_SIZE _SB_MAKE64(40) 267 1.2 simonb #define M_DMA_DSCRB_B_SIZE _SB_MAKEMASK(9,S_DMA_DSCRB_B_SIZE) 268 1.2 simonb #define V_DMA_DSCRB_B_SIZE(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_B_SIZE) 269 1.2 simonb #define G_DMA_DSCRB_B_SIZE(x) _SB_GETVALUE(x,S_DMA_DSCRB_B_SIZE,M_DMA_DSCRB_B_SIZE) 270 1.2 simonb 271 1.2 simonb #define M_DMA_DSCRB_B_VALID _SB_MAKEMASK1(49) 272 1.2 simonb 273 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 274 1.3 cgd #define S_DMA_DSCRB_PKT_SIZE_MSB _SB_MAKE64(48) 275 1.3 cgd #define M_DMA_DSCRB_PKT_SIZE_MSB _SB_MAKEMASK(2,S_DMA_DSCRB_PKT_SIZE_MSB) 276 1.3 cgd #define V_DMA_DSCRB_PKT_SIZE_MSB(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_PKT_SIZE_MSB) 277 1.3 cgd #define G_DMA_DSCRB_PKT_SIZE_MSB(x) _SB_GETVALUE(x,S_DMA_DSCRB_PKT_SIZE_MSB,M_DMA_DSCRB_PKT_SIZE_MSB) 278 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 279 1.3 cgd 280 1.2 simonb #define S_DMA_DSCRB_PKT_SIZE _SB_MAKE64(50) 281 1.2 simonb #define M_DMA_DSCRB_PKT_SIZE _SB_MAKEMASK(14,S_DMA_DSCRB_PKT_SIZE) 282 1.2 simonb #define V_DMA_DSCRB_PKT_SIZE(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_PKT_SIZE) 283 1.2 simonb #define G_DMA_DSCRB_PKT_SIZE(x) _SB_GETVALUE(x,S_DMA_DSCRB_PKT_SIZE,M_DMA_DSCRB_PKT_SIZE) 284 1.1 simonb 285 1.3 cgd /* 286 1.3 cgd * from pass2 some bits in dscr_b are also used for rx status 287 1.3 cgd */ 288 1.3 cgd #define S_DMA_DSCRB_STATUS _SB_MAKE64(0) 289 1.3 cgd #define M_DMA_DSCRB_STATUS _SB_MAKEMASK(1,S_DMA_DSCRB_STATUS) 290 1.3 cgd #define V_DMA_DSCRB_STATUS(x) _SB_MAKEVALUE(x,S_DMA_DSCRB_STATUS) 291 1.3 cgd #define G_DMA_DSCRB_STATUS(x) _SB_GETVALUE(x,S_DMA_DSCRB_STATUS,M_DMA_DSCRB_STATUS) 292 1.3 cgd 293 1.2 simonb /* 294 1.1 simonb * Ethernet Descriptor Status Bits (Table 7-15) 295 1.1 simonb */ 296 1.1 simonb 297 1.2 simonb #define M_DMA_ETHRX_BADIP4CS _SB_MAKEMASK1(51) 298 1.2 simonb #define M_DMA_ETHRX_DSCRERR _SB_MAKEMASK1(52) 299 1.1 simonb 300 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 301 1.6 simonb /* Note: This bit is in the DSCR_B options field */ 302 1.3 cgd #define M_DMA_ETHRX_BADTCPCS _SB_MAKEMASK1(0) 303 1.6 simonb #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 304 1.3 cgd 305 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 306 1.6 simonb /* Note: These bits are in the DSCR_B options field */ 307 1.3 cgd #define M_DMA_ETH_VLAN_FLAG _SB_MAKEMASK1(1) 308 1.3 cgd #define M_DMA_ETH_CRC_FLAG _SB_MAKEMASK1(2) 309 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 310 1.2 simonb 311 1.2 simonb #define S_DMA_ETHRX_RXCH 53 312 1.2 simonb #define M_DMA_ETHRX_RXCH _SB_MAKEMASK(2,S_DMA_ETHRX_RXCH) 313 1.2 simonb #define V_DMA_ETHRX_RXCH(x) _SB_MAKEVALUE(x,S_DMA_ETHRX_RXCH) 314 1.2 simonb #define G_DMA_ETHRX_RXCH(x) _SB_GETVALUE(x,S_DMA_ETHRX_RXCH,M_DMA_ETHRX_RXCH) 315 1.2 simonb 316 1.2 simonb #define S_DMA_ETHRX_PKTTYPE 55 317 1.2 simonb #define M_DMA_ETHRX_PKTTYPE _SB_MAKEMASK(3,S_DMA_ETHRX_PKTTYPE) 318 1.2 simonb #define V_DMA_ETHRX_PKTTYPE(x) _SB_MAKEVALUE(x,S_DMA_ETHRX_PKTTYPE) 319 1.2 simonb #define G_DMA_ETHRX_PKTTYPE(x) _SB_GETVALUE(x,S_DMA_ETHRX_PKTTYPE,M_DMA_ETHRX_PKTTYPE) 320 1.2 simonb 321 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_IPV4 0 322 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_ARPV4 1 323 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_802 2 324 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_OTHER 3 325 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_USER0 4 326 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_USER1 5 327 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_USER2 6 328 1.2 simonb #define K_DMA_ETHRX_PKTTYPE_USER3 7 329 1.2 simonb 330 1.3 cgd #define M_DMA_ETHRX_MATCH_HASH _SB_MAKEMASK1(58) 331 1.3 cgd #define M_DMA_ETHRX_MATCH_EXACT _SB_MAKEMASK1(59) 332 1.2 simonb #define M_DMA_ETHRX_BCAST _SB_MAKEMASK1(60) 333 1.2 simonb #define M_DMA_ETHRX_MCAST _SB_MAKEMASK1(61) 334 1.2 simonb #define M_DMA_ETHRX_BAD _SB_MAKEMASK1(62) 335 1.2 simonb #define M_DMA_ETHRX_SOP _SB_MAKEMASK1(63) 336 1.1 simonb 337 1.1 simonb /* 338 1.1 simonb * Ethernet Transmit Status Bits (Table 7-16) 339 1.1 simonb */ 340 1.1 simonb 341 1.2 simonb #define M_DMA_ETHTX_SOP _SB_MAKEMASK1(63) 342 1.1 simonb 343 1.2 simonb /* 344 1.1 simonb * Ethernet Transmit Options (Table 7-17) 345 1.1 simonb */ 346 1.1 simonb 347 1.2 simonb #define K_DMA_ETHTX_NOTSOP _SB_MAKE64(0x00) 348 1.2 simonb #define K_DMA_ETHTX_APPENDCRC _SB_MAKE64(0x01) 349 1.2 simonb #define K_DMA_ETHTX_REPLACECRC _SB_MAKE64(0x02) 350 1.2 simonb #define K_DMA_ETHTX_APPENDCRC_APPENDPAD _SB_MAKE64(0x03) 351 1.2 simonb #define K_DMA_ETHTX_APPENDVLAN_REPLACECRC _SB_MAKE64(0x04) 352 1.2 simonb #define K_DMA_ETHTX_REMOVEVLAN_REPLACECRC _SB_MAKE64(0x05) 353 1.2 simonb #define K_DMA_ETHTX_REPLACEVLAN_REPLACECRC _SB_MAKE64(0x6) 354 1.2 simonb #define K_DMA_ETHTX_NOMODS _SB_MAKE64(0x07) 355 1.2 simonb #define K_DMA_ETHTX_RESERVED1 _SB_MAKE64(0x08) 356 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDCRC _SB_MAKE64(0x09) 357 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_REPLACECRC _SB_MAKE64(0x0A) 358 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDCRC_APPENDPAD _SB_MAKE64(0x0B) 359 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDVLAN_REPLACECRC _SB_MAKE64(0x0C) 360 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_REMOVEVLAN_REPLACECRC _SB_MAKE64(0x0D) 361 1.2 simonb #define K_DMA_ETHTX_REPLACESADDR_REPLACEVLAN_REPLACECRC _SB_MAKE64(0x0E) 362 1.2 simonb #define K_DMA_ETHTX_RESERVED2 _SB_MAKE64(0x0F) 363 1.1 simonb 364 1.1 simonb /* 365 1.1 simonb * Serial Receive Options (Table 7-18) 366 1.1 simonb */ 367 1.2 simonb #define M_DMA_SERRX_CRC_ERROR _SB_MAKEMASK1(56) 368 1.2 simonb #define M_DMA_SERRX_ABORT _SB_MAKEMASK1(57) 369 1.2 simonb #define M_DMA_SERRX_OCTET_ERROR _SB_MAKEMASK1(58) 370 1.2 simonb #define M_DMA_SERRX_LONGFRAME_ERROR _SB_MAKEMASK1(59) 371 1.2 simonb #define M_DMA_SERRX_SHORTFRAME_ERROR _SB_MAKEMASK1(60) 372 1.2 simonb #define M_DMA_SERRX_OVERRUN_ERROR _SB_MAKEMASK1(61) 373 1.2 simonb #define M_DMA_SERRX_GOOD _SB_MAKEMASK1(62) 374 1.2 simonb #define M_DMA_SERRX_SOP _SB_MAKEMASK1(63) 375 1.1 simonb 376 1.1 simonb /* 377 1.1 simonb * Serial Transmit Status Bits (Table 7-20) 378 1.1 simonb */ 379 1.1 simonb 380 1.2 simonb #define M_DMA_SERTX_FLAG _SB_MAKEMASK1(63) 381 1.1 simonb 382 1.1 simonb /* 383 1.1 simonb * Serial Transmit Options (Table 7-21) 384 1.1 simonb */ 385 1.1 simonb 386 1.2 simonb #define K_DMA_SERTX_RESERVED _SB_MAKEMASK1(0) 387 1.2 simonb #define K_DMA_SERTX_APPENDCRC _SB_MAKEMASK1(1) 388 1.2 simonb #define K_DMA_SERTX_APPENDPAD _SB_MAKEMASK1(2) 389 1.2 simonb #define K_DMA_SERTX_ABORT _SB_MAKEMASK1(3) 390 1.1 simonb 391 1.1 simonb 392 1.1 simonb /* ********************************************************************* 393 1.1 simonb * Data Mover Registers 394 1.1 simonb ********************************************************************* */ 395 1.1 simonb 396 1.2 simonb /* 397 1.1 simonb * Data Mover Descriptor Base Address Register (Table 7-22) 398 1.1 simonb * Register: DM_DSCR_BASE_0 399 1.1 simonb * Register: DM_DSCR_BASE_1 400 1.1 simonb * Register: DM_DSCR_BASE_2 401 1.1 simonb * Register: DM_DSCR_BASE_3 402 1.1 simonb */ 403 1.1 simonb 404 1.2 simonb #define M_DM_DSCR_BASE_MBZ _SB_MAKEMASK(4,0) 405 1.1 simonb 406 1.1 simonb /* Note: Just mask the base address and then OR it in. */ 407 1.2 simonb #define S_DM_DSCR_BASE_ADDR _SB_MAKE64(4) 408 1.2 simonb #define M_DM_DSCR_BASE_ADDR _SB_MAKEMASK(36,S_DM_DSCR_BASE_ADDR) 409 1.1 simonb 410 1.2 simonb #define S_DM_DSCR_BASE_RINGSZ _SB_MAKE64(40) 411 1.2 simonb #define M_DM_DSCR_BASE_RINGSZ _SB_MAKEMASK(16,S_DM_DSCR_BASE_RINGSZ) 412 1.2 simonb #define V_DM_DSCR_BASE_RINGSZ(x) _SB_MAKEVALUE(x,S_DM_DSCR_BASE_RINGSZ) 413 1.2 simonb #define G_DM_DSCR_BASE_RINGSZ(x) _SB_GETVALUE(x,S_DM_DSCR_BASE_RINGSZ,M_DM_DSCR_BASE_RINGSZ) 414 1.2 simonb 415 1.2 simonb #define S_DM_DSCR_BASE_PRIORITY _SB_MAKE64(56) 416 1.2 simonb #define M_DM_DSCR_BASE_PRIORITY _SB_MAKEMASK(3,S_DM_DSCR_BASE_PRIORITY) 417 1.2 simonb #define V_DM_DSCR_BASE_PRIORITY(x) _SB_MAKEVALUE(x,S_DM_DSCR_BASE_PRIORITY) 418 1.2 simonb #define G_DM_DSCR_BASE_PRIORITY(x) _SB_GETVALUE(x,S_DM_DSCR_BASE_PRIORITY,M_DM_DSCR_BASE_PRIORITY) 419 1.2 simonb 420 1.2 simonb #define K_DM_DSCR_BASE_PRIORITY_1 0 421 1.2 simonb #define K_DM_DSCR_BASE_PRIORITY_2 1 422 1.2 simonb #define K_DM_DSCR_BASE_PRIORITY_4 2 423 1.2 simonb #define K_DM_DSCR_BASE_PRIORITY_8 3 424 1.2 simonb #define K_DM_DSCR_BASE_PRIORITY_16 4 425 1.2 simonb 426 1.2 simonb #define M_DM_DSCR_BASE_ACTIVE _SB_MAKEMASK1(59) 427 1.2 simonb #define M_DM_DSCR_BASE_INTERRUPT _SB_MAKEMASK1(60) 428 1.2 simonb #define M_DM_DSCR_BASE_RESET _SB_MAKEMASK1(61) /* write register */ 429 1.2 simonb #define M_DM_DSCR_BASE_ERROR _SB_MAKEMASK1(61) /* read register */ 430 1.2 simonb #define M_DM_DSCR_BASE_ABORT _SB_MAKEMASK1(62) 431 1.2 simonb #define M_DM_DSCR_BASE_ENABL _SB_MAKEMASK1(63) 432 1.1 simonb 433 1.2 simonb /* 434 1.1 simonb * Data Mover Descriptor Count Register (Table 7-25) 435 1.1 simonb */ 436 1.1 simonb 437 1.1 simonb /* no bitfields */ 438 1.1 simonb 439 1.1 simonb /* 440 1.1 simonb * Data Mover Current Descriptor Address (Table 7-24) 441 1.1 simonb * Register: DM_CUR_DSCR_ADDR_0 442 1.1 simonb * Register: DM_CUR_DSCR_ADDR_1 443 1.1 simonb * Register: DM_CUR_DSCR_ADDR_2 444 1.1 simonb * Register: DM_CUR_DSCR_ADDR_3 445 1.1 simonb */ 446 1.1 simonb 447 1.2 simonb #define S_DM_CUR_DSCR_DSCR_ADDR _SB_MAKE64(0) 448 1.2 simonb #define M_DM_CUR_DSCR_DSCR_ADDR _SB_MAKEMASK(40,S_DM_CUR_DSCR_DSCR_ADDR) 449 1.1 simonb 450 1.2 simonb #define S_DM_CUR_DSCR_DSCR_COUNT _SB_MAKE64(48) 451 1.2 simonb #define M_DM_CUR_DSCR_DSCR_COUNT _SB_MAKEMASK(16,S_DM_CUR_DSCR_DSCR_COUNT) 452 1.2 simonb #define V_DM_CUR_DSCR_DSCR_COUNT(r) _SB_MAKEVALUE(r,S_DM_CUR_DSCR_DSCR_COUNT) 453 1.2 simonb #define G_DM_CUR_DSCR_DSCR_COUNT(r) _SB_GETVALUE(r,S_DM_CUR_DSCR_DSCR_COUNT,\ 454 1.2 simonb M_DM_CUR_DSCR_DSCR_COUNT) 455 1.1 simonb 456 1.3 cgd 457 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 458 1.3 cgd /* 459 1.3 cgd * Data Mover Channel Partial Result Registers 460 1.3 cgd * Register: DM_PARTIAL_0 461 1.3 cgd * Register: DM_PARTIAL_1 462 1.3 cgd * Register: DM_PARTIAL_2 463 1.3 cgd * Register: DM_PARTIAL_3 464 1.3 cgd */ 465 1.3 cgd #define S_DM_PARTIAL_CRC_PARTIAL _SB_MAKE64(0) 466 1.3 cgd #define M_DM_PARTIAL_CRC_PARTIAL _SB_MAKEMASK(32,S_DM_PARTIAL_CRC_PARTIAL) 467 1.3 cgd #define V_DM_PARTIAL_CRC_PARTIAL(r) _SB_MAKEVALUE(r,S_DM_PARTIAL_CRC_PARTIAL) 468 1.3 cgd #define G_DM_PARTIAL_CRC_PARTIAL(r) _SB_GETVALUE(r,S_DM_PARTIAL_CRC_PARTIAL,\ 469 1.3 cgd M_DM_PARTIAL_CRC_PARTIAL) 470 1.3 cgd 471 1.3 cgd #define S_DM_PARTIAL_TCPCS_PARTIAL _SB_MAKE64(32) 472 1.3 cgd #define M_DM_PARTIAL_TCPCS_PARTIAL _SB_MAKEMASK(16,S_DM_PARTIAL_TCPCS_PARTIAL) 473 1.3 cgd #define V_DM_PARTIAL_TCPCS_PARTIAL(r) _SB_MAKEVALUE(r,S_DM_PARTIAL_TCPCS_PARTIAL) 474 1.3 cgd #define G_DM_PARTIAL_TCPCS_PARTIAL(r) _SB_GETVALUE(r,S_DM_PARTIAL_TCPCS_PARTIAL,\ 475 1.3 cgd M_DM_PARTIAL_TCPCS_PARTIAL) 476 1.3 cgd 477 1.3 cgd #define M_DM_PARTIAL_ODD_BYTE _SB_MAKEMASK1(48) 478 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 479 1.3 cgd 480 1.3 cgd 481 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 482 1.3 cgd /* 483 1.3 cgd * Data Mover CRC Definition Registers 484 1.3 cgd * Register: CRC_DEF_0 485 1.3 cgd * Register: CRC_DEF_1 486 1.3 cgd */ 487 1.3 cgd #define S_CRC_DEF_CRC_INIT _SB_MAKE64(0) 488 1.3 cgd #define M_CRC_DEF_CRC_INIT _SB_MAKEMASK(32,S_CRC_DEF_CRC_INIT) 489 1.3 cgd #define V_CRC_DEF_CRC_INIT(r) _SB_MAKEVALUE(r,S_CRC_DEF_CRC_INIT) 490 1.3 cgd #define G_CRC_DEF_CRC_INIT(r) _SB_GETVALUE(r,S_CRC_DEF_CRC_INIT,\ 491 1.3 cgd M_CRC_DEF_CRC_INIT) 492 1.3 cgd 493 1.3 cgd #define S_CRC_DEF_CRC_POLY _SB_MAKE64(32) 494 1.3 cgd #define M_CRC_DEF_CRC_POLY _SB_MAKEMASK(32,S_CRC_DEF_CRC_POLY) 495 1.3 cgd #define V_CRC_DEF_CRC_POLY(r) _SB_MAKEVALUE(r,S_CRC_DEF_CRC_POLY) 496 1.3 cgd #define G_CRC_DEF_CRC_POLY(r) _SB_GETVALUE(r,S_CRC_DEF_CRC_POLY,\ 497 1.3 cgd M_CRC_DEF_CRC_POLY) 498 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 499 1.3 cgd 500 1.3 cgd 501 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 502 1.3 cgd /* 503 1.3 cgd * Data Mover CRC/Checksum Definition Registers 504 1.3 cgd * Register: CTCP_DEF_0 505 1.3 cgd * Register: CTCP_DEF_1 506 1.3 cgd */ 507 1.3 cgd #define S_CTCP_DEF_CRC_TXOR _SB_MAKE64(0) 508 1.3 cgd #define M_CTCP_DEF_CRC_TXOR _SB_MAKEMASK(32,S_CTCP_DEF_CRC_TXOR) 509 1.3 cgd #define V_CTCP_DEF_CRC_TXOR(r) _SB_MAKEVALUE(r,S_CTCP_DEF_CRC_TXOR) 510 1.3 cgd #define G_CTCP_DEF_CRC_TXOR(r) _SB_GETVALUE(r,S_CTCP_DEF_CRC_TXOR,\ 511 1.3 cgd M_CTCP_DEF_CRC_TXOR) 512 1.3 cgd 513 1.3 cgd #define S_CTCP_DEF_TCPCS_INIT _SB_MAKE64(32) 514 1.3 cgd #define M_CTCP_DEF_TCPCS_INIT _SB_MAKEMASK(16,S_CTCP_DEF_TCPCS_INIT) 515 1.3 cgd #define V_CTCP_DEF_TCPCS_INIT(r) _SB_MAKEVALUE(r,S_CTCP_DEF_TCPCS_INIT) 516 1.3 cgd #define G_CTCP_DEF_TCPCS_INIT(r) _SB_GETVALUE(r,S_CTCP_DEF_TCPCS_INIT,\ 517 1.3 cgd M_CTCP_DEF_TCPCS_INIT) 518 1.3 cgd 519 1.3 cgd #define S_CTCP_DEF_CRC_WIDTH _SB_MAKE64(48) 520 1.3 cgd #define M_CTCP_DEF_CRC_WIDTH _SB_MAKEMASK(2,S_CTCP_DEF_CRC_WIDTH) 521 1.3 cgd #define V_CTCP_DEF_CRC_WIDTH(r) _SB_MAKEVALUE(r,S_CTCP_DEF_CRC_WIDTH) 522 1.3 cgd #define G_CTCP_DEF_CRC_WIDTH(r) _SB_GETVALUE(r,S_CTCP_DEF_CRC_WIDTH,\ 523 1.3 cgd M_CTCP_DEF_CRC_WIDTH) 524 1.3 cgd 525 1.3 cgd #define K_CTCP_DEF_CRC_WIDTH_4 0 526 1.3 cgd #define K_CTCP_DEF_CRC_WIDTH_2 1 527 1.3 cgd #define K_CTCP_DEF_CRC_WIDTH_1 2 528 1.3 cgd 529 1.3 cgd #define M_CTCP_DEF_CRC_BIT_ORDER _SB_MAKEMASK1(50) 530 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 531 1.3 cgd 532 1.3 cgd 533 1.1 simonb /* 534 1.1 simonb * Data Mover Descriptor Doubleword "A" (Table 7-26) 535 1.1 simonb */ 536 1.1 simonb 537 1.2 simonb #define S_DM_DSCRA_DST_ADDR _SB_MAKE64(0) 538 1.2 simonb #define M_DM_DSCRA_DST_ADDR _SB_MAKEMASK(40,S_DM_DSCRA_DST_ADDR) 539 1.1 simonb 540 1.2 simonb #define M_DM_DSCRA_UN_DEST _SB_MAKEMASK1(40) 541 1.2 simonb #define M_DM_DSCRA_UN_SRC _SB_MAKEMASK1(41) 542 1.2 simonb #define M_DM_DSCRA_INTERRUPT _SB_MAKEMASK1(42) 543 1.3 cgd #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1) 544 1.3 cgd #define M_DM_DSCRA_THROTTLE _SB_MAKEMASK1(43) 545 1.3 cgd #endif /* up to 1250 PASS1 */ 546 1.2 simonb 547 1.2 simonb #define S_DM_DSCRA_DIR_DEST _SB_MAKE64(44) 548 1.2 simonb #define M_DM_DSCRA_DIR_DEST _SB_MAKEMASK(2,S_DM_DSCRA_DIR_DEST) 549 1.2 simonb #define V_DM_DSCRA_DIR_DEST(x) _SB_MAKEVALUE(x,S_DM_DSCRA_DIR_DEST) 550 1.2 simonb #define G_DM_DSCRA_DIR_DEST(x) _SB_GETVALUE(x,S_DM_DSCRA_DIR_DEST,M_DM_DSCRA_DIR_DEST) 551 1.2 simonb 552 1.2 simonb #define K_DM_DSCRA_DIR_DEST_INCR 0 553 1.2 simonb #define K_DM_DSCRA_DIR_DEST_DECR 1 554 1.2 simonb #define K_DM_DSCRA_DIR_DEST_CONST 2 555 1.2 simonb 556 1.2 simonb #define V_DM_DSCRA_DIR_DEST_INCR _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_INCR,S_DM_DSCRA_DIR_DEST) 557 1.2 simonb #define V_DM_DSCRA_DIR_DEST_DECR _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_DECR,S_DM_DSCRA_DIR_DEST) 558 1.2 simonb #define V_DM_DSCRA_DIR_DEST_CONST _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_CONST,S_DM_DSCRA_DIR_DEST) 559 1.2 simonb 560 1.2 simonb #define S_DM_DSCRA_DIR_SRC _SB_MAKE64(46) 561 1.2 simonb #define M_DM_DSCRA_DIR_SRC _SB_MAKEMASK(2,S_DM_DSCRA_DIR_SRC) 562 1.2 simonb #define V_DM_DSCRA_DIR_SRC(x) _SB_MAKEVALUE(x,S_DM_DSCRA_DIR_SRC) 563 1.2 simonb #define G_DM_DSCRA_DIR_SRC(x) _SB_GETVALUE(x,S_DM_DSCRA_DIR_SRC,M_DM_DSCRA_DIR_SRC) 564 1.2 simonb 565 1.2 simonb #define K_DM_DSCRA_DIR_SRC_INCR 0 566 1.2 simonb #define K_DM_DSCRA_DIR_SRC_DECR 1 567 1.2 simonb #define K_DM_DSCRA_DIR_SRC_CONST 2 568 1.2 simonb 569 1.2 simonb #define V_DM_DSCRA_DIR_SRC_INCR _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_INCR,S_DM_DSCRA_DIR_SRC) 570 1.2 simonb #define V_DM_DSCRA_DIR_SRC_DECR _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_DECR,S_DM_DSCRA_DIR_SRC) 571 1.2 simonb #define V_DM_DSCRA_DIR_SRC_CONST _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_CONST,S_DM_DSCRA_DIR_SRC) 572 1.2 simonb 573 1.2 simonb 574 1.2 simonb #define M_DM_DSCRA_ZERO_MEM _SB_MAKEMASK1(48) 575 1.2 simonb #define M_DM_DSCRA_PREFETCH _SB_MAKEMASK1(49) 576 1.2 simonb #define M_DM_DSCRA_L2C_DEST _SB_MAKEMASK1(50) 577 1.2 simonb #define M_DM_DSCRA_L2C_SRC _SB_MAKEMASK1(51) 578 1.1 simonb 579 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 580 1.3 cgd #define M_DM_DSCRA_RD_BKOFF _SB_MAKEMASK1(52) 581 1.3 cgd #define M_DM_DSCRA_WR_BKOFF _SB_MAKEMASK1(53) 582 1.6 simonb #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 583 1.3 cgd 584 1.6 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 585 1.3 cgd #define M_DM_DSCRA_TCPCS_EN _SB_MAKEMASK1(54) 586 1.3 cgd #define M_DM_DSCRA_TCPCS_RES _SB_MAKEMASK1(55) 587 1.3 cgd #define M_DM_DSCRA_TCPCS_AP _SB_MAKEMASK1(56) 588 1.3 cgd #define M_DM_DSCRA_CRC_EN _SB_MAKEMASK1(57) 589 1.3 cgd #define M_DM_DSCRA_CRC_RES _SB_MAKEMASK1(58) 590 1.3 cgd #define M_DM_DSCRA_CRC_AP _SB_MAKEMASK1(59) 591 1.3 cgd #define M_DM_DSCRA_CRC_DFN _SB_MAKEMASK1(60) 592 1.3 cgd #define M_DM_DSCRA_CRC_XBIT _SB_MAKEMASK1(61) 593 1.6 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 594 1.3 cgd 595 1.3 cgd #define M_DM_DSCRA_RESERVED2 _SB_MAKEMASK(3,61) 596 1.1 simonb 597 1.1 simonb /* 598 1.1 simonb * Data Mover Descriptor Doubleword "B" (Table 7-25) 599 1.1 simonb */ 600 1.1 simonb 601 1.2 simonb #define S_DM_DSCRB_SRC_ADDR _SB_MAKE64(0) 602 1.2 simonb #define M_DM_DSCRB_SRC_ADDR _SB_MAKEMASK(40,S_DM_DSCRB_SRC_ADDR) 603 1.1 simonb 604 1.2 simonb #define S_DM_DSCRB_SRC_LENGTH _SB_MAKE64(40) 605 1.2 simonb #define M_DM_DSCRB_SRC_LENGTH _SB_MAKEMASK(20,S_DM_DSCRB_SRC_LENGTH) 606 1.2 simonb #define V_DM_DSCRB_SRC_LENGTH(x) _SB_MAKEVALUE(x,S_DM_DSCRB_SRC_LENGTH) 607 1.2 simonb #define G_DM_DSCRB_SRC_LENGTH(x) _SB_GETVALUE(x,S_DM_DSCRB_SRC_LENGTH,M_DM_DSCRB_SRC_LENGTH) 608 1.1 simonb 609 1.1 simonb 610 1.1 simonb #endif 611