Home | History | Annotate | Line # | Download | only in include
sb1250_dma.h revision 1.2
      1  1.1  simonb /*  *********************************************************************
      2  1.1  simonb     *  SB1250 Board Support Package
      3  1.2  simonb     *
      4  1.1  simonb     *  DMA definitions				File: sb1250_dma.h
      5  1.2  simonb     *
      6  1.1  simonb     *  This module contains constants and macros useful for
      7  1.1  simonb     *  programming the SB1250's DMA controllers, both the data mover
      8  1.1  simonb     *  and the Ethernet DMA.
      9  1.2  simonb     *
     10  1.2  simonb     *  SB1250 specification level:  User's manual 1/02/02
     11  1.2  simonb     *
     12  1.2  simonb     *  Author:  Mitch Lichtenberg (mpl (at) broadcom.com)
     13  1.2  simonb     *
     14  1.2  simonb     *********************************************************************
     15  1.1  simonb     *
     16  1.1  simonb     *  Copyright 2000,2001
     17  1.1  simonb     *  Broadcom Corporation. All rights reserved.
     18  1.2  simonb     *
     19  1.2  simonb     *  This software is furnished under license and may be used and
     20  1.2  simonb     *  copied only in accordance with the following terms and
     21  1.2  simonb     *  conditions.  Subject to these conditions, you may download,
     22  1.2  simonb     *  copy, install, use, modify and distribute modified or unmodified
     23  1.2  simonb     *  copies of this software in source and/or binary form.  No title
     24  1.1  simonb     *  or ownership is transferred hereby.
     25  1.2  simonb     *
     26  1.2  simonb     *  1) Any source code used, modified or distributed must reproduce
     27  1.2  simonb     *     and retain this copyright notice and list of conditions as
     28  1.1  simonb     *     they appear in the source file.
     29  1.2  simonb     *
     30  1.2  simonb     *  2) No right is granted to use any trade name, trademark, or
     31  1.2  simonb     *     logo of Broadcom Corporation. Neither the "Broadcom
     32  1.2  simonb     *     Corporation" name nor any trademark or logo of Broadcom
     33  1.2  simonb     *     Corporation may be used to endorse or promote products
     34  1.2  simonb     *     derived from this software without the prior written
     35  1.1  simonb     *     permission of Broadcom Corporation.
     36  1.2  simonb     *
     37  1.1  simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     38  1.2  simonb     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     39  1.2  simonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     40  1.2  simonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     41  1.2  simonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     42  1.2  simonb     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     43  1.2  simonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     44  1.2  simonb     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     45  1.1  simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     46  1.2  simonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     47  1.2  simonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     48  1.2  simonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     49  1.1  simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     50  1.1  simonb     ********************************************************************* */
     51  1.1  simonb 
     52  1.1  simonb 
     53  1.1  simonb #ifndef _SB1250_DMA_H
     54  1.2  simonb #define _SB1250_DMA_H
     55  1.1  simonb 
     56  1.1  simonb 
     57  1.1  simonb #include "sb1250_defs.h"
     58  1.1  simonb 
     59  1.1  simonb /*  *********************************************************************
     60  1.1  simonb     *  DMA Registers
     61  1.1  simonb     ********************************************************************* */
     62  1.1  simonb 
     63  1.2  simonb /*
     64  1.1  simonb  * Ethernet and Serial DMA Configuration Register 0  (Table 7-4)
     65  1.2  simonb  * Registers: DMA_CONFIG0_MAC_x_RX_CH_0
     66  1.1  simonb  * Registers: DMA_CONFIG0_MAC_x_TX_CH_0
     67  1.1  simonb  * Registers: DMA_CONFIG0_SER_x_RX
     68  1.1  simonb  * Registers: DMA_CONFIG0_SER_x_TX
     69  1.1  simonb  */
     70  1.1  simonb 
     71  1.1  simonb 
     72  1.2  simonb #define M_DMA_DROP                  _SB_MAKEMASK1(0)
     73  1.2  simonb #define M_DMA_CHAIN_SEL             _SB_MAKEMASK1(1)
     74  1.2  simonb #define M_DMA_RESERVED1             _SB_MAKEMASK1(2)
     75  1.2  simonb #define M_DMA_EOP_INT_EN            _SB_MAKEMASK1(3)
     76  1.2  simonb #define M_DMA_HWM_INT_EN            _SB_MAKEMASK1(4)
     77  1.2  simonb #define M_DMA_LWM_INT_EN            _SB_MAKEMASK1(5)
     78  1.2  simonb #define M_DMA_TBX_EN                _SB_MAKEMASK1(6)
     79  1.2  simonb #define M_DMA_TDX_EN                _SB_MAKEMASK1(7)
     80  1.2  simonb 
     81  1.2  simonb #define S_DMA_INT_PKTCNT            _SB_MAKE64(8)
     82  1.2  simonb #define M_DMA_INT_PKTCNT            _SB_MAKEMASK(8,S_DMA_INT_PKTCNT)
     83  1.2  simonb #define V_DMA_INT_PKTCNT(x)         _SB_MAKEVALUE(x,S_DMA_INT_PKTCNT)
     84  1.2  simonb #define G_DMA_INT_PKTCNT(x)         _SB_GETVALUE(x,S_DMA_INT_PKTCNT,M_DMA_INT_PKTCNT)
     85  1.2  simonb 
     86  1.2  simonb #define S_DMA_RINGSZ                _SB_MAKE64(16)
     87  1.2  simonb #define M_DMA_RINGSZ                _SB_MAKEMASK(16,S_DMA_RINGSZ)
     88  1.2  simonb #define V_DMA_RINGSZ(x)             _SB_MAKEVALUE(x,S_DMA_RINGSZ)
     89  1.2  simonb #define G_DMA_RINGSZ(x)             _SB_GETVALUE(x,S_DMA_RINGSZ,M_DMA_RINGSZ)
     90  1.2  simonb 
     91  1.2  simonb #define S_DMA_HIGH_WATERMARK        _SB_MAKE64(32)
     92  1.2  simonb #define M_DMA_HIGH_WATERMARK        _SB_MAKEMASK(16,S_DMA_HIGH_WATERMARK)
     93  1.2  simonb #define V_DMA_HIGH_WATERMARK(x)     _SB_MAKEVALUE(x,S_DMA_HIGH_WATERMARK)
     94  1.2  simonb #define G_DMA_HIGH_WATERMARK(x)     _SB_GETVALUE(x,S_DMA_HIGH_WATERMARK,M_DMA_HIGH_WATERMARK)
     95  1.2  simonb 
     96  1.2  simonb #define S_DMA_LOW_WATERMARK         _SB_MAKE64(48)
     97  1.2  simonb #define M_DMA_LOW_WATERMARK         _SB_MAKEMASK(16,S_DMA_LOW_WATERMARK)
     98  1.2  simonb #define V_DMA_LOW_WATERMARK(x)      _SB_MAKEVALUE(x,S_DMA_LOW_WATERMARK)
     99  1.2  simonb #define G_DMA_LOW_WATERMARK(x)      _SB_GETVALUE(x,S_DMA_LOW_WATERMARK,M_DMA_LOW_WATERMARK)
    100  1.1  simonb 
    101  1.1  simonb /*
    102  1.1  simonb  * Ethernet and Serial DMA Configuration Register 2 (Table 7-5)
    103  1.2  simonb  * Registers: DMA_CONFIG1_MAC_x_RX_CH_0
    104  1.1  simonb  * Registers: DMA_CONFIG1_DMA_x_TX_CH_0
    105  1.1  simonb  * Registers: DMA_CONFIG1_SER_x_RX
    106  1.1  simonb  * Registers: DMA_CONFIG1_SER_x_TX
    107  1.1  simonb  */
    108  1.1  simonb 
    109  1.2  simonb #define M_DMA_HDR_CF_EN             _SB_MAKEMASK1(0)
    110  1.2  simonb #define M_DMA_ASIC_XFR_EN           _SB_MAKEMASK1(1)
    111  1.2  simonb #define M_DMA_PRE_ADDR_EN           _SB_MAKEMASK1(2)
    112  1.2  simonb #define M_DMA_FLOW_CTL_EN           _SB_MAKEMASK1(3)
    113  1.2  simonb #define M_DMA_NO_DSCR_UPDT          _SB_MAKEMASK1(4)
    114  1.2  simonb #define M_DMA_L2CA		    _SB_MAKEMASK1(5)
    115  1.2  simonb 
    116  1.2  simonb #define M_DMA_MBZ1                  _SB_MAKEMASK(6,15)
    117  1.2  simonb 
    118  1.2  simonb #define S_DMA_HDR_SIZE              _SB_MAKE64(21)
    119  1.2  simonb #define M_DMA_HDR_SIZE              _SB_MAKEMASK(9,S_DMA_HDR_SIZE)
    120  1.2  simonb #define V_DMA_HDR_SIZE(x)           _SB_MAKEVALUE(x,S_DMA_HDR_SIZE)
    121  1.2  simonb #define G_DMA_HDR_SIZE(x)           _SB_GETVALUE(x,S_DMA_HDR_SIZE,M_DMA_HDR_SIZE)
    122  1.2  simonb 
    123  1.2  simonb #define M_DMA_MBZ2                  _SB_MAKEMASK(5,32)
    124  1.2  simonb 
    125  1.2  simonb #define S_DMA_ASICXFR_SIZE          _SB_MAKE64(37)
    126  1.2  simonb #define M_DMA_ASICXFR_SIZE          _SB_MAKEMASK(9,S_DMA_ASICXFR_SIZE)
    127  1.2  simonb #define V_DMA_ASICXFR_SIZE(x)       _SB_MAKEVALUE(x,S_DMA_ASICXFR_SIZE)
    128  1.2  simonb #define G_DMA_ASICXFR_SIZE(x)       _SB_GETVALUE(x,S_DMA_ASICXFR_SIZE,M_DMA_ASICXFR_SIZE)
    129  1.2  simonb 
    130  1.2  simonb #define S_DMA_INT_TIMEOUT           _SB_MAKE64(48)
    131  1.2  simonb #define M_DMA_INT_TIMEOUT           _SB_MAKEMASK(16,S_DMA_INT_TIMEOUT)
    132  1.2  simonb #define V_DMA_INT_TIMEOUT(x)        _SB_MAKEVALUE(x,S_DMA_INT_TIMEOUT)
    133  1.2  simonb #define G_DMA_INT_TIMEOUT(x)        _SB_GETVALUE(x,S_DMA_INT_TIMEOUT,M_DMA_INT_TIMEOUT)
    134  1.1  simonb 
    135  1.1  simonb /*
    136  1.1  simonb  * Ethernet and Serial DMA Descriptor base address (Table 7-6)
    137  1.1  simonb  */
    138  1.1  simonb 
    139  1.2  simonb #define M_DMA_DSCRBASE_MBZ          _SB_MAKEMASK(4,0)
    140  1.1  simonb 
    141  1.1  simonb 
    142  1.1  simonb /*
    143  1.1  simonb  * ASIC Mode Base Address (Table 7-7)
    144  1.1  simonb  */
    145  1.1  simonb 
    146  1.2  simonb #define M_DMA_ASIC_BASE_MBZ         _SB_MAKEMASK(20,0)
    147  1.1  simonb 
    148  1.1  simonb /*
    149  1.1  simonb  * DMA Descriptor Count Registers (Table 7-8)
    150  1.1  simonb  */
    151  1.2  simonb 
    152  1.1  simonb /* No bitfields */
    153  1.1  simonb 
    154  1.1  simonb 
    155  1.2  simonb /*
    156  1.1  simonb  * Current Descriptor Address Register (Table 7-11)
    157  1.1  simonb  */
    158  1.1  simonb 
    159  1.2  simonb #define S_DMA_CURDSCR_ADDR          _SB_MAKE64(0)
    160  1.2  simonb #define M_DMA_CURDSCR_ADDR          _SB_MAKEMASK(40,S_DMA_CURDSCR_ADDR)
    161  1.2  simonb #define S_DMA_CURDSCR_COUNT         _SB_MAKE64(48)
    162  1.2  simonb #define M_DMA_CURDSCR_COUNT         _SB_MAKEMASK(16,S_DMA_CURDSCR_COUNT)
    163  1.1  simonb 
    164  1.1  simonb /*  *********************************************************************
    165  1.1  simonb     *  DMA Descriptors
    166  1.1  simonb     ********************************************************************* */
    167  1.1  simonb 
    168  1.1  simonb /*
    169  1.1  simonb  * Descriptor doubleword "A"  (Table 7-12)
    170  1.1  simonb  */
    171  1.1  simonb 
    172  1.2  simonb #define S_DMA_DSCRA_OFFSET          _SB_MAKE64(0)
    173  1.2  simonb #define M_DMA_DSCRA_OFFSET          _SB_MAKEMASK(5,S_DMA_DSCRA_OFFSET)
    174  1.1  simonb 
    175  1.1  simonb /* Note: Don't shift the address over, just mask it with the mask below */
    176  1.2  simonb #define S_DMA_DSCRA_A_ADDR          _SB_MAKE64(5)
    177  1.2  simonb #define M_DMA_DSCRA_A_ADDR          _SB_MAKEMASK(35,S_DMA_DSCRA_A_ADDR)
    178  1.1  simonb 
    179  1.2  simonb #define M_DMA_DSCRA_A_ADDR_OFFSET   (M_DMA_DSCRA_OFFSET | M_DMA_DSCRA_A_ADDR)
    180  1.1  simonb 
    181  1.2  simonb #define S_DMA_DSCRA_A_SIZE          _SB_MAKE64(40)
    182  1.2  simonb #define M_DMA_DSCRA_A_SIZE          _SB_MAKEMASK(9,S_DMA_DSCRA_A_SIZE)
    183  1.2  simonb #define V_DMA_DSCRA_A_SIZE(x)       _SB_MAKEVALUE(x,S_DMA_DSCRA_A_SIZE)
    184  1.2  simonb #define G_DMA_DSCRA_A_SIZE(x)       _SB_GETVALUE(x,S_DMA_DSCRA_A_SIZE,M_DMA_DSCRA_A_SIZE)
    185  1.2  simonb 
    186  1.2  simonb #define M_DMA_DSCRA_INTERRUPT       _SB_MAKEMASK1(49)
    187  1.2  simonb #define M_DMA_DSCRA_OFFSETB	    _SB_MAKEMASK1(50)
    188  1.2  simonb 
    189  1.2  simonb #define S_DMA_DSCRA_STATUS          _SB_MAKE64(51)
    190  1.2  simonb #define M_DMA_DSCRA_STATUS          _SB_MAKEMASK(13,S_DMA_DSCRA_STATUS)
    191  1.2  simonb #define V_DMA_DSCRA_STATUS(x)       _SB_MAKEVALUE(x,S_DMA_DSCRA_STATUS)
    192  1.2  simonb #define G_DMA_DSCRA_STATUS(x)       _SB_GETVALUE(x,S_DMA_DSCRA_STATUS,M_DMA_DSCRA_STATUS)
    193  1.1  simonb 
    194  1.1  simonb /*
    195  1.1  simonb  * Descriptor doubleword "B"  (Table 7-13)
    196  1.1  simonb  */
    197  1.1  simonb 
    198  1.1  simonb 
    199  1.2  simonb #define S_DMA_DSCRB_OPTIONS         _SB_MAKE64(0)
    200  1.2  simonb #define M_DMA_DSCRB_OPTIONS         _SB_MAKEMASK(4,S_DMA_DSCRB_OPTIONS)
    201  1.2  simonb #define V_DMA_DSCRB_OPTIONS(x)      _SB_MAKEVALUE(x,S_DMA_DSCRB_OPTIONS)
    202  1.2  simonb #define G_DMA_DSCRB_OPTIONS(x)      _SB_GETVALUE(x,S_DMA_DSCRB_OPTIONS,M_DMA_DSCRB_OPTIONS)
    203  1.1  simonb 
    204  1.2  simonb #define R_DMA_DSCRB_ADDR            _SB_MAKE64(0x10)
    205  1.1  simonb 
    206  1.1  simonb /* Note: Don't shift the address over, just mask it with the mask below */
    207  1.2  simonb #define S_DMA_DSCRB_B_ADDR          _SB_MAKE64(5)
    208  1.2  simonb #define M_DMA_DSCRB_B_ADDR          _SB_MAKEMASK(35,S_DMA_DSCRB_B_ADDR)
    209  1.1  simonb 
    210  1.2  simonb #define S_DMA_DSCRB_B_SIZE          _SB_MAKE64(40)
    211  1.2  simonb #define M_DMA_DSCRB_B_SIZE          _SB_MAKEMASK(9,S_DMA_DSCRB_B_SIZE)
    212  1.2  simonb #define V_DMA_DSCRB_B_SIZE(x)       _SB_MAKEVALUE(x,S_DMA_DSCRB_B_SIZE)
    213  1.2  simonb #define G_DMA_DSCRB_B_SIZE(x)       _SB_GETVALUE(x,S_DMA_DSCRB_B_SIZE,M_DMA_DSCRB_B_SIZE)
    214  1.2  simonb 
    215  1.2  simonb #define M_DMA_DSCRB_B_VALID         _SB_MAKEMASK1(49)
    216  1.2  simonb 
    217  1.2  simonb #define S_DMA_DSCRB_PKT_SIZE        _SB_MAKE64(50)
    218  1.2  simonb #define M_DMA_DSCRB_PKT_SIZE        _SB_MAKEMASK(14,S_DMA_DSCRB_PKT_SIZE)
    219  1.2  simonb #define V_DMA_DSCRB_PKT_SIZE(x)     _SB_MAKEVALUE(x,S_DMA_DSCRB_PKT_SIZE)
    220  1.2  simonb #define G_DMA_DSCRB_PKT_SIZE(x)     _SB_GETVALUE(x,S_DMA_DSCRB_PKT_SIZE,M_DMA_DSCRB_PKT_SIZE)
    221  1.1  simonb 
    222  1.2  simonb /*
    223  1.1  simonb  * Ethernet Descriptor Status Bits (Table 7-15)
    224  1.1  simonb  */
    225  1.1  simonb 
    226  1.2  simonb #define M_DMA_ETHRX_BADIP4CS        _SB_MAKEMASK1(51)
    227  1.2  simonb #define M_DMA_ETHRX_DSCRERR	    _SB_MAKEMASK1(52)
    228  1.1  simonb 
    229  1.2  simonb /* Note: BADTCPCS is actually in DSCR_A */
    230  1.2  simonb #define M_DMA_ETHRX_BADTCPCS	_SB_MAKEMASK1(0)	/* PASS2 */
    231  1.2  simonb 
    232  1.2  simonb #define S_DMA_ETHRX_RXCH            53
    233  1.2  simonb #define M_DMA_ETHRX_RXCH            _SB_MAKEMASK(2,S_DMA_ETHRX_RXCH)
    234  1.2  simonb #define V_DMA_ETHRX_RXCH(x)         _SB_MAKEVALUE(x,S_DMA_ETHRX_RXCH)
    235  1.2  simonb #define G_DMA_ETHRX_RXCH(x)         _SB_GETVALUE(x,S_DMA_ETHRX_RXCH,M_DMA_ETHRX_RXCH)
    236  1.2  simonb 
    237  1.2  simonb #define S_DMA_ETHRX_PKTTYPE         55
    238  1.2  simonb #define M_DMA_ETHRX_PKTTYPE         _SB_MAKEMASK(3,S_DMA_ETHRX_PKTTYPE)
    239  1.2  simonb #define V_DMA_ETHRX_PKTTYPE(x)      _SB_MAKEVALUE(x,S_DMA_ETHRX_PKTTYPE)
    240  1.2  simonb #define G_DMA_ETHRX_PKTTYPE(x)      _SB_GETVALUE(x,S_DMA_ETHRX_PKTTYPE,M_DMA_ETHRX_PKTTYPE)
    241  1.2  simonb 
    242  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_IPV4    0
    243  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_ARPV4   1
    244  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_802     2
    245  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_OTHER   3
    246  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_USER0   4
    247  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_USER1   5
    248  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_USER2   6
    249  1.2  simonb #define K_DMA_ETHRX_PKTTYPE_USER3   7
    250  1.2  simonb 
    251  1.2  simonb #define M_DMA_ETHRX_MATCH_EXACT     _SB_MAKEMASK1(58)
    252  1.2  simonb #define M_DMA_ETHRX_MATCH_HASH      _SB_MAKEMASK1(59)
    253  1.2  simonb #define M_DMA_ETHRX_BCAST           _SB_MAKEMASK1(60)
    254  1.2  simonb #define M_DMA_ETHRX_MCAST           _SB_MAKEMASK1(61)
    255  1.2  simonb #define M_DMA_ETHRX_BAD	            _SB_MAKEMASK1(62)
    256  1.2  simonb #define M_DMA_ETHRX_SOP             _SB_MAKEMASK1(63)
    257  1.1  simonb 
    258  1.1  simonb /*
    259  1.1  simonb  * Ethernet Transmit Status Bits (Table 7-16)
    260  1.1  simonb  */
    261  1.1  simonb 
    262  1.2  simonb #define M_DMA_ETHTX_SOP	    	    _SB_MAKEMASK1(63)
    263  1.1  simonb 
    264  1.2  simonb /*
    265  1.1  simonb  * Ethernet Transmit Options (Table 7-17)
    266  1.1  simonb  */
    267  1.1  simonb 
    268  1.2  simonb #define K_DMA_ETHTX_NOTSOP          _SB_MAKE64(0x00)
    269  1.2  simonb #define K_DMA_ETHTX_APPENDCRC       _SB_MAKE64(0x01)
    270  1.2  simonb #define K_DMA_ETHTX_REPLACECRC      _SB_MAKE64(0x02)
    271  1.2  simonb #define K_DMA_ETHTX_APPENDCRC_APPENDPAD _SB_MAKE64(0x03)
    272  1.2  simonb #define K_DMA_ETHTX_APPENDVLAN_REPLACECRC _SB_MAKE64(0x04)
    273  1.2  simonb #define K_DMA_ETHTX_REMOVEVLAN_REPLACECRC _SB_MAKE64(0x05)
    274  1.2  simonb #define K_DMA_ETHTX_REPLACEVLAN_REPLACECRC _SB_MAKE64(0x6)
    275  1.2  simonb #define K_DMA_ETHTX_NOMODS          _SB_MAKE64(0x07)
    276  1.2  simonb #define K_DMA_ETHTX_RESERVED1       _SB_MAKE64(0x08)
    277  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDCRC _SB_MAKE64(0x09)
    278  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_REPLACECRC _SB_MAKE64(0x0A)
    279  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDCRC_APPENDPAD _SB_MAKE64(0x0B)
    280  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_APPENDVLAN_REPLACECRC _SB_MAKE64(0x0C)
    281  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_REMOVEVLAN_REPLACECRC _SB_MAKE64(0x0D)
    282  1.2  simonb #define K_DMA_ETHTX_REPLACESADDR_REPLACEVLAN_REPLACECRC _SB_MAKE64(0x0E)
    283  1.2  simonb #define K_DMA_ETHTX_RESERVED2       _SB_MAKE64(0x0F)
    284  1.1  simonb 
    285  1.1  simonb /*
    286  1.1  simonb  * Serial Receive Options (Table 7-18)
    287  1.1  simonb  */
    288  1.2  simonb #define M_DMA_SERRX_CRC_ERROR       _SB_MAKEMASK1(56)
    289  1.2  simonb #define M_DMA_SERRX_ABORT           _SB_MAKEMASK1(57)
    290  1.2  simonb #define M_DMA_SERRX_OCTET_ERROR     _SB_MAKEMASK1(58)
    291  1.2  simonb #define M_DMA_SERRX_LONGFRAME_ERROR _SB_MAKEMASK1(59)
    292  1.2  simonb #define M_DMA_SERRX_SHORTFRAME_ERROR _SB_MAKEMASK1(60)
    293  1.2  simonb #define M_DMA_SERRX_OVERRUN_ERROR   _SB_MAKEMASK1(61)
    294  1.2  simonb #define M_DMA_SERRX_GOOD            _SB_MAKEMASK1(62)
    295  1.2  simonb #define M_DMA_SERRX_SOP             _SB_MAKEMASK1(63)
    296  1.1  simonb 
    297  1.1  simonb /*
    298  1.1  simonb  * Serial Transmit Status Bits (Table 7-20)
    299  1.1  simonb  */
    300  1.1  simonb 
    301  1.2  simonb #define M_DMA_SERTX_FLAG	    _SB_MAKEMASK1(63)
    302  1.1  simonb 
    303  1.1  simonb /*
    304  1.1  simonb  * Serial Transmit Options (Table 7-21)
    305  1.1  simonb  */
    306  1.1  simonb 
    307  1.2  simonb #define K_DMA_SERTX_RESERVED        _SB_MAKEMASK1(0)
    308  1.2  simonb #define K_DMA_SERTX_APPENDCRC       _SB_MAKEMASK1(1)
    309  1.2  simonb #define K_DMA_SERTX_APPENDPAD       _SB_MAKEMASK1(2)
    310  1.2  simonb #define K_DMA_SERTX_ABORT           _SB_MAKEMASK1(3)
    311  1.1  simonb 
    312  1.1  simonb 
    313  1.1  simonb /*  *********************************************************************
    314  1.1  simonb     *  Data Mover Registers
    315  1.1  simonb     ********************************************************************* */
    316  1.1  simonb 
    317  1.2  simonb /*
    318  1.1  simonb  * Data Mover Descriptor Base Address Register (Table 7-22)
    319  1.1  simonb  * Register: DM_DSCR_BASE_0
    320  1.1  simonb  * Register: DM_DSCR_BASE_1
    321  1.1  simonb  * Register: DM_DSCR_BASE_2
    322  1.1  simonb  * Register: DM_DSCR_BASE_3
    323  1.1  simonb  */
    324  1.1  simonb 
    325  1.2  simonb #define M_DM_DSCR_BASE_MBZ          _SB_MAKEMASK(4,0)
    326  1.1  simonb 
    327  1.1  simonb /*  Note: Just mask the base address and then OR it in. */
    328  1.2  simonb #define S_DM_DSCR_BASE_ADDR         _SB_MAKE64(4)
    329  1.2  simonb #define M_DM_DSCR_BASE_ADDR         _SB_MAKEMASK(36,S_DM_DSCR_BASE_ADDR)
    330  1.1  simonb 
    331  1.2  simonb #define S_DM_DSCR_BASE_RINGSZ       _SB_MAKE64(40)
    332  1.2  simonb #define M_DM_DSCR_BASE_RINGSZ       _SB_MAKEMASK(16,S_DM_DSCR_BASE_RINGSZ)
    333  1.2  simonb #define V_DM_DSCR_BASE_RINGSZ(x)    _SB_MAKEVALUE(x,S_DM_DSCR_BASE_RINGSZ)
    334  1.2  simonb #define G_DM_DSCR_BASE_RINGSZ(x)    _SB_GETVALUE(x,S_DM_DSCR_BASE_RINGSZ,M_DM_DSCR_BASE_RINGSZ)
    335  1.2  simonb 
    336  1.2  simonb #define S_DM_DSCR_BASE_PRIORITY     _SB_MAKE64(56)
    337  1.2  simonb #define M_DM_DSCR_BASE_PRIORITY     _SB_MAKEMASK(3,S_DM_DSCR_BASE_PRIORITY)
    338  1.2  simonb #define V_DM_DSCR_BASE_PRIORITY(x)  _SB_MAKEVALUE(x,S_DM_DSCR_BASE_PRIORITY)
    339  1.2  simonb #define G_DM_DSCR_BASE_PRIORITY(x)  _SB_GETVALUE(x,S_DM_DSCR_BASE_PRIORITY,M_DM_DSCR_BASE_PRIORITY)
    340  1.2  simonb 
    341  1.2  simonb #define K_DM_DSCR_BASE_PRIORITY_1   0
    342  1.2  simonb #define K_DM_DSCR_BASE_PRIORITY_2   1
    343  1.2  simonb #define K_DM_DSCR_BASE_PRIORITY_4   2
    344  1.2  simonb #define K_DM_DSCR_BASE_PRIORITY_8   3
    345  1.2  simonb #define K_DM_DSCR_BASE_PRIORITY_16  4
    346  1.2  simonb 
    347  1.2  simonb #define M_DM_DSCR_BASE_ACTIVE       _SB_MAKEMASK1(59)
    348  1.2  simonb #define M_DM_DSCR_BASE_INTERRUPT    _SB_MAKEMASK1(60)
    349  1.2  simonb #define M_DM_DSCR_BASE_RESET        _SB_MAKEMASK1(61)	/* write register */
    350  1.2  simonb #define M_DM_DSCR_BASE_ERROR        _SB_MAKEMASK1(61)	/* read register */
    351  1.2  simonb #define M_DM_DSCR_BASE_ABORT        _SB_MAKEMASK1(62)
    352  1.2  simonb #define M_DM_DSCR_BASE_ENABL        _SB_MAKEMASK1(63)
    353  1.1  simonb 
    354  1.2  simonb /*
    355  1.1  simonb  * Data Mover Descriptor Count Register (Table 7-25)
    356  1.1  simonb  */
    357  1.1  simonb 
    358  1.1  simonb /* no bitfields */
    359  1.1  simonb 
    360  1.1  simonb /*
    361  1.1  simonb  * Data Mover Current Descriptor Address (Table 7-24)
    362  1.1  simonb  * Register: DM_CUR_DSCR_ADDR_0
    363  1.1  simonb  * Register: DM_CUR_DSCR_ADDR_1
    364  1.1  simonb  * Register: DM_CUR_DSCR_ADDR_2
    365  1.1  simonb  * Register: DM_CUR_DSCR_ADDR_3
    366  1.1  simonb  */
    367  1.1  simonb 
    368  1.2  simonb #define S_DM_CUR_DSCR_DSCR_ADDR     _SB_MAKE64(0)
    369  1.2  simonb #define M_DM_CUR_DSCR_DSCR_ADDR     _SB_MAKEMASK(40,S_DM_CUR_DSCR_DSCR_ADDR)
    370  1.1  simonb 
    371  1.2  simonb #define S_DM_CUR_DSCR_DSCR_COUNT    _SB_MAKE64(48)
    372  1.2  simonb #define M_DM_CUR_DSCR_DSCR_COUNT    _SB_MAKEMASK(16,S_DM_CUR_DSCR_DSCR_COUNT)
    373  1.2  simonb #define V_DM_CUR_DSCR_DSCR_COUNT(r) _SB_MAKEVALUE(r,S_DM_CUR_DSCR_DSCR_COUNT)
    374  1.2  simonb #define G_DM_CUR_DSCR_DSCR_COUNT(r) _SB_GETVALUE(r,S_DM_CUR_DSCR_DSCR_COUNT,\
    375  1.2  simonb                                      M_DM_CUR_DSCR_DSCR_COUNT)
    376  1.1  simonb 
    377  1.1  simonb /*
    378  1.1  simonb  * Data Mover Descriptor Doubleword "A"  (Table 7-26)
    379  1.1  simonb  */
    380  1.1  simonb 
    381  1.2  simonb #define S_DM_DSCRA_DST_ADDR         _SB_MAKE64(0)
    382  1.2  simonb #define M_DM_DSCRA_DST_ADDR         _SB_MAKEMASK(40,S_DM_DSCRA_DST_ADDR)
    383  1.1  simonb 
    384  1.2  simonb #define M_DM_DSCRA_UN_DEST          _SB_MAKEMASK1(40)
    385  1.2  simonb #define M_DM_DSCRA_UN_SRC           _SB_MAKEMASK1(41)
    386  1.2  simonb #define M_DM_DSCRA_INTERRUPT        _SB_MAKEMASK1(42)
    387  1.2  simonb /*#define M_DM_DSCRA_THROTTLE         _SB_MAKEMASK1(43) */ /* REMOVED PASS2 */
    388  1.2  simonb 
    389  1.2  simonb #define M_DM_DSCRA_RD_BKOFF	    _SB_MAKEMASK1(52)		/* PASS2 */
    390  1.2  simonb #define M_DM_DSCRA_WR_BKOFF	    _SB_MAKEMASK1(53)		/* PASS2 */
    391  1.2  simonb 
    392  1.2  simonb #define S_DM_DSCRA_DIR_DEST         _SB_MAKE64(44)
    393  1.2  simonb #define M_DM_DSCRA_DIR_DEST         _SB_MAKEMASK(2,S_DM_DSCRA_DIR_DEST)
    394  1.2  simonb #define V_DM_DSCRA_DIR_DEST(x)      _SB_MAKEVALUE(x,S_DM_DSCRA_DIR_DEST)
    395  1.2  simonb #define G_DM_DSCRA_DIR_DEST(x)      _SB_GETVALUE(x,S_DM_DSCRA_DIR_DEST,M_DM_DSCRA_DIR_DEST)
    396  1.2  simonb 
    397  1.2  simonb #define K_DM_DSCRA_DIR_DEST_INCR    0
    398  1.2  simonb #define K_DM_DSCRA_DIR_DEST_DECR    1
    399  1.2  simonb #define K_DM_DSCRA_DIR_DEST_CONST   2
    400  1.2  simonb 
    401  1.2  simonb #define V_DM_DSCRA_DIR_DEST_INCR    _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_INCR,S_DM_DSCRA_DIR_DEST)
    402  1.2  simonb #define V_DM_DSCRA_DIR_DEST_DECR    _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_DECR,S_DM_DSCRA_DIR_DEST)
    403  1.2  simonb #define V_DM_DSCRA_DIR_DEST_CONST   _SB_MAKEVALUE(K_DM_DSCRA_DIR_DEST_CONST,S_DM_DSCRA_DIR_DEST)
    404  1.2  simonb 
    405  1.2  simonb #define S_DM_DSCRA_DIR_SRC          _SB_MAKE64(46)
    406  1.2  simonb #define M_DM_DSCRA_DIR_SRC          _SB_MAKEMASK(2,S_DM_DSCRA_DIR_SRC)
    407  1.2  simonb #define V_DM_DSCRA_DIR_SRC(x)       _SB_MAKEVALUE(x,S_DM_DSCRA_DIR_SRC)
    408  1.2  simonb #define G_DM_DSCRA_DIR_SRC(x)       _SB_GETVALUE(x,S_DM_DSCRA_DIR_SRC,M_DM_DSCRA_DIR_SRC)
    409  1.2  simonb 
    410  1.2  simonb #define K_DM_DSCRA_DIR_SRC_INCR     0
    411  1.2  simonb #define K_DM_DSCRA_DIR_SRC_DECR     1
    412  1.2  simonb #define K_DM_DSCRA_DIR_SRC_CONST    2
    413  1.2  simonb 
    414  1.2  simonb #define V_DM_DSCRA_DIR_SRC_INCR     _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_INCR,S_DM_DSCRA_DIR_SRC)
    415  1.2  simonb #define V_DM_DSCRA_DIR_SRC_DECR     _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_DECR,S_DM_DSCRA_DIR_SRC)
    416  1.2  simonb #define V_DM_DSCRA_DIR_SRC_CONST    _SB_MAKEVALUE(K_DM_DSCRA_DIR_SRC_CONST,S_DM_DSCRA_DIR_SRC)
    417  1.2  simonb 
    418  1.2  simonb 
    419  1.2  simonb #define M_DM_DSCRA_ZERO_MEM         _SB_MAKEMASK1(48)
    420  1.2  simonb #define M_DM_DSCRA_PREFETCH         _SB_MAKEMASK1(49)
    421  1.2  simonb #define M_DM_DSCRA_L2C_DEST         _SB_MAKEMASK1(50)
    422  1.2  simonb #define M_DM_DSCRA_L2C_SRC          _SB_MAKEMASK1(51)
    423  1.1  simonb 
    424  1.2  simonb #define M_DM_DSCRA_RESERVED2        _SB_MAKEMASK(10,54)
    425  1.1  simonb 
    426  1.1  simonb /*
    427  1.1  simonb  * Data Mover Descriptor Doubleword "B"  (Table 7-25)
    428  1.1  simonb  */
    429  1.1  simonb 
    430  1.2  simonb #define S_DM_DSCRB_SRC_ADDR         _SB_MAKE64(0)
    431  1.2  simonb #define M_DM_DSCRB_SRC_ADDR         _SB_MAKEMASK(40,S_DM_DSCRB_SRC_ADDR)
    432  1.1  simonb 
    433  1.2  simonb #define S_DM_DSCRB_SRC_LENGTH       _SB_MAKE64(40)
    434  1.2  simonb #define M_DM_DSCRB_SRC_LENGTH       _SB_MAKEMASK(20,S_DM_DSCRB_SRC_LENGTH)
    435  1.2  simonb #define V_DM_DSCRB_SRC_LENGTH(x)    _SB_MAKEVALUE(x,S_DM_DSCRB_SRC_LENGTH)
    436  1.2  simonb #define G_DM_DSCRB_SRC_LENGTH(x)    _SB_GETVALUE(x,S_DM_DSCRB_SRC_LENGTH,M_DM_DSCRB_SRC_LENGTH)
    437  1.1  simonb 
    438  1.1  simonb 
    439  1.1  simonb #endif
    440