sb1250_genbus.h revision 1.5 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.2 simonb *
4 1.2 simonb * Generic Bus Constants File: sb1250_genbus.h
5 1.2 simonb *
6 1.2 simonb * This module contains constants and macros useful for
7 1.1 simonb * manipulating the SB1250's Generic Bus interface
8 1.2 simonb *
9 1.5 cgd * SB1250 specification level: User's manual 10/21/02
10 1.5 cgd * BCM1280 specification level: User's Manual 11/14/03
11 1.2 simonb *
12 1.5 cgd * Author: Mitch Lichtenberg
13 1.2 simonb *
14 1.2 simonb *********************************************************************
15 1.1 simonb *
16 1.4 cgd * Copyright 2000,2001,2002,2003
17 1.1 simonb * Broadcom Corporation. All rights reserved.
18 1.2 simonb *
19 1.2 simonb * This software is furnished under license and may be used and
20 1.2 simonb * copied only in accordance with the following terms and
21 1.2 simonb * conditions. Subject to these conditions, you may download,
22 1.2 simonb * copy, install, use, modify and distribute modified or unmodified
23 1.2 simonb * copies of this software in source and/or binary form. No title
24 1.1 simonb * or ownership is transferred hereby.
25 1.2 simonb *
26 1.2 simonb * 1) Any source code used, modified or distributed must reproduce
27 1.4 cgd * and retain this copyright notice and list of conditions
28 1.4 cgd * as they appear in the source file.
29 1.2 simonb *
30 1.2 simonb * 2) No right is granted to use any trade name, trademark, or
31 1.4 cgd * logo of Broadcom Corporation. The "Broadcom Corporation"
32 1.4 cgd * name may not be used to endorse or promote products derived
33 1.4 cgd * from this software without the prior written permission of
34 1.4 cgd * Broadcom Corporation.
35 1.2 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.4 cgd * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.4 cgd * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.4 cgd * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_GENBUS_H
53 1.2 simonb #define _SB1250_GENBUS_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb /*
58 1.1 simonb * Generic Bus Region Configuration Registers (Table 11-4)
59 1.1 simonb */
60 1.1 simonb
61 1.3 cgd #define S_IO_RDY_ACTIVE 0
62 1.3 cgd #define M_IO_RDY_ACTIVE _SB_MAKEMASK1(S_IO_RDY_ACTIVE)
63 1.3 cgd
64 1.3 cgd #define S_IO_ENA_RDY 1
65 1.3 cgd #define M_IO_ENA_RDY _SB_MAKEMASK1(S_IO_ENA_RDY)
66 1.1 simonb
67 1.2 simonb #define S_IO_WIDTH_SEL 2
68 1.2 simonb #define M_IO_WIDTH_SEL _SB_MAKEMASK(2,S_IO_WIDTH_SEL)
69 1.2 simonb #define K_IO_WIDTH_SEL_1 0
70 1.2 simonb #define K_IO_WIDTH_SEL_2 1
71 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
72 1.3 cgd #define K_IO_WIDTH_SEL_1L 2
73 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
74 1.2 simonb #define K_IO_WIDTH_SEL_4 3
75 1.2 simonb #define V_IO_WIDTH_SEL(x) _SB_MAKEVALUE(x,S_IO_WIDTH_SEL)
76 1.2 simonb #define G_IO_WIDTH_SEL(x) _SB_GETVALUE(x,S_IO_WIDTH_SEL,M_IO_WIDTH_SEL)
77 1.2 simonb
78 1.3 cgd #define S_IO_PARITY_ENA 4
79 1.3 cgd #define M_IO_PARITY_ENA _SB_MAKEMASK1(S_IO_PARITY_ENA)
80 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
81 1.3 cgd #define S_IO_BURST_EN 5
82 1.3 cgd #define M_IO_BURST_EN _SB_MAKEMASK1(S_IO_BURST_EN)
83 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
84 1.3 cgd #define S_IO_PARITY_ODD 6
85 1.3 cgd #define M_IO_PARITY_ODD _SB_MAKEMASK1(S_IO_PARITY_ODD)
86 1.3 cgd #define S_IO_NONMUX 7
87 1.3 cgd #define M_IO_NONMUX _SB_MAKEMASK1(S_IO_NONMUX)
88 1.2 simonb
89 1.2 simonb #define S_IO_TIMEOUT 8
90 1.2 simonb #define M_IO_TIMEOUT _SB_MAKEMASK(8,S_IO_TIMEOUT)
91 1.2 simonb #define V_IO_TIMEOUT(x) _SB_MAKEVALUE(x,S_IO_TIMEOUT)
92 1.2 simonb #define G_IO_TIMEOUT(x) _SB_GETVALUE(x,S_IO_TIMEOUT,M_IO_TIMEOUT)
93 1.1 simonb
94 1.1 simonb /*
95 1.1 simonb * Generic Bus Region Size register (Table 11-5)
96 1.1 simonb */
97 1.1 simonb
98 1.2 simonb #define S_IO_MULT_SIZE 0
99 1.2 simonb #define M_IO_MULT_SIZE _SB_MAKEMASK(12,S_IO_MULT_SIZE)
100 1.2 simonb #define V_IO_MULT_SIZE(x) _SB_MAKEVALUE(x,S_IO_MULT_SIZE)
101 1.2 simonb #define G_IO_MULT_SIZE(x) _SB_GETVALUE(x,S_IO_MULT_SIZE,M_IO_MULT_SIZE)
102 1.1 simonb
103 1.2 simonb #define S_IO_REGSIZE 16 /* # bits to shift size for this reg */
104 1.1 simonb
105 1.1 simonb /*
106 1.1 simonb * Generic Bus Region Address (Table 11-6)
107 1.1 simonb */
108 1.1 simonb
109 1.2 simonb #define S_IO_START_ADDR 0
110 1.2 simonb #define M_IO_START_ADDR _SB_MAKEMASK(14,S_IO_START_ADDR)
111 1.2 simonb #define V_IO_START_ADDR(x) _SB_MAKEVALUE(x,S_IO_START_ADDR)
112 1.2 simonb #define G_IO_START_ADDR(x) _SB_GETVALUE(x,S_IO_START_ADDR,M_IO_START_ADDR)
113 1.1 simonb
114 1.2 simonb #define S_IO_ADDRBASE 16 /* # bits to shift addr for this reg */
115 1.1 simonb
116 1.5 cgd #define M_IO_BLK_CACHE _SB_MAKEMASK1(15)
117 1.5 cgd
118 1.5 cgd
119 1.1 simonb /*
120 1.5 cgd * Generic Bus Timing 0 Registers (Table 11-7)
121 1.1 simonb */
122 1.1 simonb
123 1.2 simonb #define S_IO_ALE_WIDTH 0
124 1.2 simonb #define M_IO_ALE_WIDTH _SB_MAKEMASK(3,S_IO_ALE_WIDTH)
125 1.2 simonb #define V_IO_ALE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_ALE_WIDTH)
126 1.2 simonb #define G_IO_ALE_WIDTH(x) _SB_GETVALUE(x,S_IO_ALE_WIDTH,M_IO_ALE_WIDTH)
127 1.2 simonb
128 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
129 1.3 cgd #define M_IO_EARLY_CS _SB_MAKEMASK1(3)
130 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
131 1.2 simonb
132 1.2 simonb #define S_IO_ALE_TO_CS 4
133 1.2 simonb #define M_IO_ALE_TO_CS _SB_MAKEMASK(2,S_IO_ALE_TO_CS)
134 1.2 simonb #define V_IO_ALE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_CS)
135 1.2 simonb #define G_IO_ALE_TO_CS(x) _SB_GETVALUE(x,S_IO_ALE_TO_CS,M_IO_ALE_TO_CS)
136 1.2 simonb
137 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
138 1.3 cgd #define S_IO_BURST_WIDTH _SB_MAKE64(6)
139 1.3 cgd #define M_IO_BURST_WIDTH _SB_MAKEMASK(2,S_IO_BURST_WIDTH)
140 1.3 cgd #define V_IO_BURST_WIDTH(x) _SB_MAKEVALUE(x,S_IO_BURST_WIDTH)
141 1.3 cgd #define G_IO_BURST_WIDTH(x) _SB_GETVALUE(x,S_IO_BURST_WIDTH,M_IO_BURST_WIDTH)
142 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
143 1.2 simonb
144 1.2 simonb #define S_IO_CS_WIDTH 8
145 1.2 simonb #define M_IO_CS_WIDTH _SB_MAKEMASK(5,S_IO_CS_WIDTH)
146 1.2 simonb #define V_IO_CS_WIDTH(x) _SB_MAKEVALUE(x,S_IO_CS_WIDTH)
147 1.2 simonb #define G_IO_CS_WIDTH(x) _SB_GETVALUE(x,S_IO_CS_WIDTH,M_IO_CS_WIDTH)
148 1.2 simonb
149 1.2 simonb #define S_IO_RDY_SMPLE 13
150 1.2 simonb #define M_IO_RDY_SMPLE _SB_MAKEMASK(3,S_IO_RDY_SMPLE)
151 1.2 simonb #define V_IO_RDY_SMPLE(x) _SB_MAKEVALUE(x,S_IO_RDY_SMPLE)
152 1.2 simonb #define G_IO_RDY_SMPLE(x) _SB_GETVALUE(x,S_IO_RDY_SMPLE,M_IO_RDY_SMPLE)
153 1.1 simonb
154 1.1 simonb
155 1.1 simonb /*
156 1.1 simonb * Generic Bus Timing 1 Registers (Table 11-8)
157 1.1 simonb */
158 1.1 simonb
159 1.2 simonb #define S_IO_ALE_TO_WRITE 0
160 1.2 simonb #define M_IO_ALE_TO_WRITE _SB_MAKEMASK(3,S_IO_ALE_TO_WRITE)
161 1.2 simonb #define V_IO_ALE_TO_WRITE(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_WRITE)
162 1.2 simonb #define G_IO_ALE_TO_WRITE(x) _SB_GETVALUE(x,S_IO_ALE_TO_WRITE,M_IO_ALE_TO_WRITE)
163 1.2 simonb
164 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
165 1.3 cgd #define M_IO_RDY_SYNC _SB_MAKEMASK1(3)
166 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
167 1.2 simonb
168 1.2 simonb #define S_IO_WRITE_WIDTH 4
169 1.2 simonb #define M_IO_WRITE_WIDTH _SB_MAKEMASK(4,S_IO_WRITE_WIDTH)
170 1.2 simonb #define V_IO_WRITE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_WRITE_WIDTH)
171 1.2 simonb #define G_IO_WRITE_WIDTH(x) _SB_GETVALUE(x,S_IO_WRITE_WIDTH,M_IO_WRITE_WIDTH)
172 1.2 simonb
173 1.2 simonb #define S_IO_IDLE_CYCLE 8
174 1.2 simonb #define M_IO_IDLE_CYCLE _SB_MAKEMASK(4,S_IO_IDLE_CYCLE)
175 1.2 simonb #define V_IO_IDLE_CYCLE(x) _SB_MAKEVALUE(x,S_IO_IDLE_CYCLE)
176 1.2 simonb #define G_IO_IDLE_CYCLE(x) _SB_GETVALUE(x,S_IO_IDLE_CYCLE,M_IO_IDLE_CYCLE)
177 1.2 simonb
178 1.2 simonb #define S_IO_OE_TO_CS 12
179 1.2 simonb #define M_IO_OE_TO_CS _SB_MAKEMASK(2,S_IO_OE_TO_CS)
180 1.2 simonb #define V_IO_OE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_OE_TO_CS)
181 1.2 simonb #define G_IO_OE_TO_CS(x) _SB_GETVALUE(x,S_IO_OE_TO_CS,M_IO_OE_TO_CS)
182 1.2 simonb
183 1.2 simonb #define S_IO_CS_TO_OE 14
184 1.2 simonb #define M_IO_CS_TO_OE _SB_MAKEMASK(2,S_IO_CS_TO_OE)
185 1.2 simonb #define V_IO_CS_TO_OE(x) _SB_MAKEVALUE(x,S_IO_CS_TO_OE)
186 1.2 simonb #define G_IO_CS_TO_OE(x) _SB_GETVALUE(x,S_IO_CS_TO_OE,M_IO_CS_TO_OE)
187 1.1 simonb
188 1.1 simonb /*
189 1.1 simonb * Generic Bus Interrupt Status Register (Table 11-9)
190 1.1 simonb */
191 1.1 simonb
192 1.2 simonb #define M_IO_CS_ERR_INT _SB_MAKEMASK(0,8)
193 1.2 simonb #define M_IO_CS0_ERR_INT _SB_MAKEMASK1(0)
194 1.2 simonb #define M_IO_CS1_ERR_INT _SB_MAKEMASK1(1)
195 1.2 simonb #define M_IO_CS2_ERR_INT _SB_MAKEMASK1(2)
196 1.2 simonb #define M_IO_CS3_ERR_INT _SB_MAKEMASK1(3)
197 1.2 simonb #define M_IO_CS4_ERR_INT _SB_MAKEMASK1(4)
198 1.2 simonb #define M_IO_CS5_ERR_INT _SB_MAKEMASK1(5)
199 1.2 simonb #define M_IO_CS6_ERR_INT _SB_MAKEMASK1(6)
200 1.2 simonb #define M_IO_CS7_ERR_INT _SB_MAKEMASK1(7)
201 1.2 simonb
202 1.2 simonb #define M_IO_RD_PAR_INT _SB_MAKEMASK1(9)
203 1.2 simonb #define M_IO_TIMEOUT_INT _SB_MAKEMASK1(10)
204 1.2 simonb #define M_IO_ILL_ADDR_INT _SB_MAKEMASK1(11)
205 1.2 simonb #define M_IO_MULT_CS_INT _SB_MAKEMASK1(12)
206 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
207 1.3 cgd #define M_IO_COH_ERR _SB_MAKEMASK1(14)
208 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
209 1.1 simonb
210 1.5 cgd
211 1.5 cgd /*
212 1.5 cgd * Generic Bus Output Drive Control Register 0 (Table 14-18)
213 1.5 cgd */
214 1.5 cgd
215 1.5 cgd #define S_IO_SLEW0 0
216 1.5 cgd #define M_IO_SLEW0 _SB_MAKEMASK(2,S_IO_SLEW0)
217 1.5 cgd #define V_IO_SLEW0(x) _SB_MAKEVALUE(x,S_IO_SLEW0)
218 1.5 cgd #define G_IO_SLEW0(x) _SB_GETVALUE(x,S_IO_SLEW0,M_IO_SLEW0)
219 1.5 cgd
220 1.5 cgd #define S_IO_DRV_A 2
221 1.5 cgd #define M_IO_DRV_A _SB_MAKEMASK(2,S_IO_DRV_A)
222 1.5 cgd #define V_IO_DRV_A(x) _SB_MAKEVALUE(x,S_IO_DRV_A)
223 1.5 cgd #define G_IO_DRV_A(x) _SB_GETVALUE(x,S_IO_DRV_A,M_IO_DRV_A)
224 1.5 cgd
225 1.5 cgd #define S_IO_DRV_B 6
226 1.5 cgd #define M_IO_DRV_B _SB_MAKEMASK(2,S_IO_DRV_B)
227 1.5 cgd #define V_IO_DRV_B(x) _SB_MAKEVALUE(x,S_IO_DRV_B)
228 1.5 cgd #define G_IO_DRV_B(x) _SB_GETVALUE(x,S_IO_DRV_B,M_IO_DRV_B)
229 1.5 cgd
230 1.5 cgd #define S_IO_DRV_C 10
231 1.5 cgd #define M_IO_DRV_C _SB_MAKEMASK(2,S_IO_DRV_C)
232 1.5 cgd #define V_IO_DRV_C(x) _SB_MAKEVALUE(x,S_IO_DRV_C)
233 1.5 cgd #define G_IO_DRV_C(x) _SB_GETVALUE(x,S_IO_DRV_C,M_IO_DRV_C)
234 1.5 cgd
235 1.5 cgd #define S_IO_DRV_D 14
236 1.5 cgd #define M_IO_DRV_D _SB_MAKEMASK(2,S_IO_DRV_D)
237 1.5 cgd #define V_IO_DRV_D(x) _SB_MAKEVALUE(x,S_IO_DRV_D)
238 1.5 cgd #define G_IO_DRV_D(x) _SB_GETVALUE(x,S_IO_DRV_D,M_IO_DRV_D)
239 1.5 cgd
240 1.5 cgd /*
241 1.5 cgd * Generic Bus Output Drive Control Register 1 (Table 14-19)
242 1.5 cgd */
243 1.5 cgd
244 1.5 cgd #define S_IO_DRV_E 2
245 1.5 cgd #define M_IO_DRV_E _SB_MAKEMASK(2,S_IO_DRV_E)
246 1.5 cgd #define V_IO_DRV_E(x) _SB_MAKEVALUE(x,S_IO_DRV_E)
247 1.5 cgd #define G_IO_DRV_E(x) _SB_GETVALUE(x,S_IO_DRV_E,M_IO_DRV_E)
248 1.5 cgd
249 1.5 cgd #define S_IO_DRV_F 6
250 1.5 cgd #define M_IO_DRV_F _SB_MAKEMASK(2,S_IO_DRV_F)
251 1.5 cgd #define V_IO_DRV_F(x) _SB_MAKEVALUE(x,S_IO_DRV_F)
252 1.5 cgd #define G_IO_DRV_F(x) _SB_GETVALUE(x,S_IO_DRV_F,M_IO_DRV_F)
253 1.5 cgd
254 1.5 cgd #define S_IO_SLEW1 8
255 1.5 cgd #define M_IO_SLEW1 _SB_MAKEMASK(2,S_IO_SLEW1)
256 1.5 cgd #define V_IO_SLEW1(x) _SB_MAKEVALUE(x,S_IO_SLEW1)
257 1.5 cgd #define G_IO_SLEW1(x) _SB_GETVALUE(x,S_IO_SLEW1,M_IO_SLEW1)
258 1.5 cgd
259 1.5 cgd #define S_IO_DRV_G 10
260 1.5 cgd #define M_IO_DRV_G _SB_MAKEMASK(2,S_IO_DRV_G)
261 1.5 cgd #define V_IO_DRV_G(x) _SB_MAKEVALUE(x,S_IO_DRV_G)
262 1.5 cgd #define G_IO_DRV_G(x) _SB_GETVALUE(x,S_IO_DRV_G,M_IO_DRV_G)
263 1.5 cgd
264 1.5 cgd #define S_IO_SLEW2 12
265 1.5 cgd #define M_IO_SLEW2 _SB_MAKEMASK(2,S_IO_SLEW2)
266 1.5 cgd #define V_IO_SLEW2(x) _SB_MAKEVALUE(x,S_IO_SLEW2)
267 1.5 cgd #define G_IO_SLEW2(x) _SB_GETVALUE(x,S_IO_SLEW2,M_IO_SLEW2)
268 1.5 cgd
269 1.5 cgd #define S_IO_DRV_H 14
270 1.5 cgd #define M_IO_DRV_H _SB_MAKEMASK(2,S_IO_DRV_H)
271 1.5 cgd #define V_IO_DRV_H(x) _SB_MAKEVALUE(x,S_IO_DRV_H)
272 1.5 cgd #define G_IO_DRV_H(x) _SB_GETVALUE(x,S_IO_DRV_H,M_IO_DRV_H)
273 1.5 cgd
274 1.5 cgd /*
275 1.5 cgd * Generic Bus Output Drive Control Register 2 (Table 14-20)
276 1.5 cgd */
277 1.5 cgd
278 1.5 cgd #define S_IO_DRV_J 2
279 1.5 cgd #define M_IO_DRV_J _SB_MAKEMASK(2,S_IO_DRV_J)
280 1.5 cgd #define V_IO_DRV_J(x) _SB_MAKEVALUE(x,S_IO_DRV_J)
281 1.5 cgd #define G_IO_DRV_J(x) _SB_GETVALUE(x,S_IO_DRV_J,M_IO_DRV_J)
282 1.5 cgd
283 1.5 cgd #define S_IO_DRV_K 6
284 1.5 cgd #define M_IO_DRV_K _SB_MAKEMASK(2,S_IO_DRV_K)
285 1.5 cgd #define V_IO_DRV_K(x) _SB_MAKEVALUE(x,S_IO_DRV_K)
286 1.5 cgd #define G_IO_DRV_K(x) _SB_GETVALUE(x,S_IO_DRV_K,M_IO_DRV_K)
287 1.5 cgd
288 1.5 cgd #define S_IO_DRV_L 10
289 1.5 cgd #define M_IO_DRV_L _SB_MAKEMASK(2,S_IO_DRV_L)
290 1.5 cgd #define V_IO_DRV_L(x) _SB_MAKEVALUE(x,S_IO_DRV_L)
291 1.5 cgd #define G_IO_DRV_L(x) _SB_GETVALUE(x,S_IO_DRV_L,M_IO_DRV_L)
292 1.5 cgd
293 1.5 cgd #define S_IO_DRV_M 14
294 1.5 cgd #define M_IO_DRV_M _SB_MAKEMASK(2,S_IO_DRV_M)
295 1.5 cgd #define V_IO_DRV_M(x) _SB_MAKEVALUE(x,S_IO_DRV_M)
296 1.5 cgd #define G_IO_DRV_M(x) _SB_GETVALUE(x,S_IO_DRV_M,M_IO_DRV_M)
297 1.5 cgd
298 1.5 cgd /*
299 1.5 cgd * Generic Bus Output Drive Control Register 3 (Table 14-21)
300 1.5 cgd */
301 1.5 cgd
302 1.5 cgd #define S_IO_SLEW3 0
303 1.5 cgd #define M_IO_SLEW3 _SB_MAKEMASK(2,S_IO_SLEW3)
304 1.5 cgd #define V_IO_SLEW3(x) _SB_MAKEVALUE(x,S_IO_SLEW3)
305 1.5 cgd #define G_IO_SLEW3(x) _SB_GETVALUE(x,S_IO_SLEW3,M_IO_SLEW3)
306 1.5 cgd
307 1.5 cgd #define S_IO_DRV_N 2
308 1.5 cgd #define M_IO_DRV_N _SB_MAKEMASK(2,S_IO_DRV_N)
309 1.5 cgd #define V_IO_DRV_N(x) _SB_MAKEVALUE(x,S_IO_DRV_N)
310 1.5 cgd #define G_IO_DRV_N(x) _SB_GETVALUE(x,S_IO_DRV_N,M_IO_DRV_N)
311 1.5 cgd
312 1.5 cgd #define S_IO_DRV_P 6
313 1.5 cgd #define M_IO_DRV_P _SB_MAKEMASK(2,S_IO_DRV_P)
314 1.5 cgd #define V_IO_DRV_P(x) _SB_MAKEVALUE(x,S_IO_DRV_P)
315 1.5 cgd #define G_IO_DRV_P(x) _SB_GETVALUE(x,S_IO_DRV_P,M_IO_DRV_P)
316 1.5 cgd
317 1.5 cgd #define S_IO_DRV_Q 10
318 1.5 cgd #define M_IO_DRV_Q _SB_MAKEMASK(2,S_IO_DRV_Q)
319 1.5 cgd #define V_IO_DRV_Q(x) _SB_MAKEVALUE(x,S_IO_DRV_Q)
320 1.5 cgd #define G_IO_DRV_Q(x) _SB_GETVALUE(x,S_IO_DRV_Q,M_IO_DRV_Q)
321 1.5 cgd
322 1.5 cgd #define S_IO_DRV_R 14
323 1.5 cgd #define M_IO_DRV_R _SB_MAKEMASK(2,S_IO_DRV_R)
324 1.5 cgd #define V_IO_DRV_R(x) _SB_MAKEVALUE(x,S_IO_DRV_R)
325 1.5 cgd #define G_IO_DRV_R(x) _SB_GETVALUE(x,S_IO_DRV_R,M_IO_DRV_R)
326 1.5 cgd
327 1.5 cgd
328 1.1 simonb /*
329 1.1 simonb * PCMCIA configuration register (Table 12-6)
330 1.1 simonb */
331 1.1 simonb
332 1.2 simonb #define M_PCMCIA_CFG_ATTRMEM _SB_MAKEMASK1(0)
333 1.2 simonb #define M_PCMCIA_CFG_3VEN _SB_MAKEMASK1(1)
334 1.2 simonb #define M_PCMCIA_CFG_5VEN _SB_MAKEMASK1(2)
335 1.2 simonb #define M_PCMCIA_CFG_VPPEN _SB_MAKEMASK1(3)
336 1.2 simonb #define M_PCMCIA_CFG_RESET _SB_MAKEMASK1(4)
337 1.2 simonb #define M_PCMCIA_CFG_APWRONEN _SB_MAKEMASK1(5)
338 1.2 simonb #define M_PCMCIA_CFG_CDMASK _SB_MAKEMASK1(6)
339 1.2 simonb #define M_PCMCIA_CFG_WPMASK _SB_MAKEMASK1(7)
340 1.2 simonb #define M_PCMCIA_CFG_RDYMASK _SB_MAKEMASK1(8)
341 1.2 simonb #define M_PCMCIA_CFG_PWRCTL _SB_MAKEMASK1(9)
342 1.1 simonb
343 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1280)
344 1.5 cgd #define S_PCMCIA_MODE 16
345 1.5 cgd #define M_PCMCIA_MODE _SB_MAKEMASK(3,S_PCMCIA_MODE)
346 1.5 cgd #define V_PCMCIA_MODE(x) _SB_MAKEVALUE(x,S_PCMCIA_MODE)
347 1.5 cgd #define G_PCMCIA_MODE(x) _SB_GETVALUE(x,S_PCMCIA_MODE,M_PCMCIA_MODE)
348 1.5 cgd
349 1.5 cgd #define K_PCMCIA_MODE_PCMA_NOB 0 /* standard PCMCIA "A", no "B" */
350 1.5 cgd #define K_PCMCIA_MODE_IDEA_NOB 1 /* IDE "A", no "B" */
351 1.5 cgd #define K_PCMCIA_MODE_PCMIOA_NOB 2 /* PCMCIA with I/O "A", no "B" */
352 1.5 cgd #define K_PCMCIA_MODE_PCMA_PCMB 4 /* standard PCMCIA "A", standard PCMCIA "B" */
353 1.5 cgd #define K_PCMCIA_MODE_IDEA_PCMB 5 /* IDE "A", standard PCMCIA "B" */
354 1.5 cgd #define K_PCMCIA_MODE_PCMA_IDEB 6 /* standard PCMCIA "A", IDE "B" */
355 1.5 cgd #define K_PCMCIA_MODE_IDEA_IDEB 7 /* IDE "A", IDE "B" */
356 1.5 cgd #endif
357 1.5 cgd
358 1.5 cgd
359 1.1 simonb /*
360 1.1 simonb * PCMCIA status register (Table 12-7)
361 1.1 simonb */
362 1.1 simonb
363 1.2 simonb #define M_PCMCIA_STATUS_CD1 _SB_MAKEMASK1(0)
364 1.2 simonb #define M_PCMCIA_STATUS_CD2 _SB_MAKEMASK1(1)
365 1.2 simonb #define M_PCMCIA_STATUS_VS1 _SB_MAKEMASK1(2)
366 1.2 simonb #define M_PCMCIA_STATUS_VS2 _SB_MAKEMASK1(3)
367 1.2 simonb #define M_PCMCIA_STATUS_WP _SB_MAKEMASK1(4)
368 1.2 simonb #define M_PCMCIA_STATUS_RDY _SB_MAKEMASK1(5)
369 1.2 simonb #define M_PCMCIA_STATUS_3VEN _SB_MAKEMASK1(6)
370 1.2 simonb #define M_PCMCIA_STATUS_5VEN _SB_MAKEMASK1(7)
371 1.2 simonb #define M_PCMCIA_STATUS_CDCHG _SB_MAKEMASK1(8)
372 1.2 simonb #define M_PCMCIA_STATUS_WPCHG _SB_MAKEMASK1(9)
373 1.2 simonb #define M_PCMCIA_STATUS_RDYCHG _SB_MAKEMASK1(10)
374 1.1 simonb
375 1.1 simonb /*
376 1.1 simonb * GPIO Interrupt Type Register (table 13-3)
377 1.1 simonb */
378 1.1 simonb
379 1.2 simonb #define K_GPIO_INTR_DISABLE 0
380 1.2 simonb #define K_GPIO_INTR_EDGE 1
381 1.2 simonb #define K_GPIO_INTR_LEVEL 2
382 1.2 simonb #define K_GPIO_INTR_SPLIT 3
383 1.2 simonb
384 1.2 simonb #define S_GPIO_INTR_TYPEX(n) (((n)/2)*2)
385 1.2 simonb #define M_GPIO_INTR_TYPEX(n) _SB_MAKEMASK(2,S_GPIO_INTR_TYPEX(n))
386 1.2 simonb #define V_GPIO_INTR_TYPEX(n,x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPEX(n))
387 1.2 simonb #define G_GPIO_INTR_TYPEX(n,x) _SB_GETVALUE(x,S_GPIO_INTR_TYPEX(n),M_GPIO_INTR_TYPEX(n))
388 1.2 simonb
389 1.2 simonb #define S_GPIO_INTR_TYPE0 0
390 1.2 simonb #define M_GPIO_INTR_TYPE0 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE0)
391 1.2 simonb #define V_GPIO_INTR_TYPE0(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE0)
392 1.2 simonb #define G_GPIO_INTR_TYPE0(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE0,M_GPIO_INTR_TYPE0)
393 1.2 simonb
394 1.2 simonb #define S_GPIO_INTR_TYPE2 2
395 1.2 simonb #define M_GPIO_INTR_TYPE2 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE2)
396 1.2 simonb #define V_GPIO_INTR_TYPE2(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE2)
397 1.2 simonb #define G_GPIO_INTR_TYPE2(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE2,M_GPIO_INTR_TYPE2)
398 1.2 simonb
399 1.2 simonb #define S_GPIO_INTR_TYPE4 4
400 1.2 simonb #define M_GPIO_INTR_TYPE4 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE4)
401 1.2 simonb #define V_GPIO_INTR_TYPE4(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE4)
402 1.2 simonb #define G_GPIO_INTR_TYPE4(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE4,M_GPIO_INTR_TYPE4)
403 1.2 simonb
404 1.2 simonb #define S_GPIO_INTR_TYPE6 6
405 1.2 simonb #define M_GPIO_INTR_TYPE6 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE6)
406 1.2 simonb #define V_GPIO_INTR_TYPE6(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE6)
407 1.2 simonb #define G_GPIO_INTR_TYPE6(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE6,M_GPIO_INTR_TYPE6)
408 1.2 simonb
409 1.2 simonb #define S_GPIO_INTR_TYPE8 8
410 1.2 simonb #define M_GPIO_INTR_TYPE8 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE8)
411 1.2 simonb #define V_GPIO_INTR_TYPE8(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE8)
412 1.2 simonb #define G_GPIO_INTR_TYPE8(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE8,M_GPIO_INTR_TYPE8)
413 1.2 simonb
414 1.2 simonb #define S_GPIO_INTR_TYPE10 10
415 1.2 simonb #define M_GPIO_INTR_TYPE10 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE10)
416 1.2 simonb #define V_GPIO_INTR_TYPE10(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE10)
417 1.2 simonb #define G_GPIO_INTR_TYPE10(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE10,M_GPIO_INTR_TYPE10)
418 1.2 simonb
419 1.2 simonb #define S_GPIO_INTR_TYPE12 12
420 1.2 simonb #define M_GPIO_INTR_TYPE12 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE12)
421 1.2 simonb #define V_GPIO_INTR_TYPE12(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE12)
422 1.2 simonb #define G_GPIO_INTR_TYPE12(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE12,M_GPIO_INTR_TYPE12)
423 1.2 simonb
424 1.2 simonb #define S_GPIO_INTR_TYPE14 14
425 1.2 simonb #define M_GPIO_INTR_TYPE14 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE14)
426 1.2 simonb #define V_GPIO_INTR_TYPE14(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE14)
427 1.2 simonb #define G_GPIO_INTR_TYPE14(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE14,M_GPIO_INTR_TYPE14)
428 1.1 simonb
429 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1280)
430 1.5 cgd
431 1.5 cgd /*
432 1.5 cgd * GPIO Interrupt Additional Type Register
433 1.5 cgd */
434 1.5 cgd
435 1.5 cgd #define K_GPIO_INTR_BOTHEDGE 0
436 1.5 cgd #define K_GPIO_INTR_RISEEDGE 1
437 1.5 cgd #define K_GPIO_INTR_UNPRED1 2
438 1.5 cgd #define K_GPIO_INTR_UNPRED2 3
439 1.5 cgd
440 1.5 cgd #define S_GPIO_INTR_ATYPEX(n) (((n)/2)*2)
441 1.5 cgd #define M_GPIO_INTR_ATYPEX(n) _SB_MAKEMASK(2,S_GPIO_INTR_ATYPEX(n))
442 1.5 cgd #define V_GPIO_INTR_ATYPEX(n,x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPEX(n))
443 1.5 cgd #define G_GPIO_INTR_ATYPEX(n,x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPEX(n),M_GPIO_INTR_ATYPEX(n))
444 1.5 cgd
445 1.5 cgd #define S_GPIO_INTR_ATYPE0 0
446 1.5 cgd #define M_GPIO_INTR_ATYPE0 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE0)
447 1.5 cgd #define V_GPIO_INTR_ATYPE0(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE0)
448 1.5 cgd #define G_GPIO_INTR_ATYPE0(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE0,M_GPIO_INTR_ATYPE0)
449 1.5 cgd
450 1.5 cgd #define S_GPIO_INTR_ATYPE2 2
451 1.5 cgd #define M_GPIO_INTR_ATYPE2 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE2)
452 1.5 cgd #define V_GPIO_INTR_ATYPE2(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE2)
453 1.5 cgd #define G_GPIO_INTR_ATYPE2(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE2,M_GPIO_INTR_ATYPE2)
454 1.5 cgd
455 1.5 cgd #define S_GPIO_INTR_ATYPE4 4
456 1.5 cgd #define M_GPIO_INTR_ATYPE4 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE4)
457 1.5 cgd #define V_GPIO_INTR_ATYPE4(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE4)
458 1.5 cgd #define G_GPIO_INTR_ATYPE4(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE4,M_GPIO_INTR_ATYPE4)
459 1.5 cgd
460 1.5 cgd #define S_GPIO_INTR_ATYPE6 6
461 1.5 cgd #define M_GPIO_INTR_ATYPE6 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE6)
462 1.5 cgd #define V_GPIO_INTR_ATYPE6(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE6)
463 1.5 cgd #define G_GPIO_INTR_ATYPE6(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE6,M_GPIO_INTR_ATYPE6)
464 1.5 cgd
465 1.5 cgd #define S_GPIO_INTR_ATYPE8 8
466 1.5 cgd #define M_GPIO_INTR_ATYPE8 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE8)
467 1.5 cgd #define V_GPIO_INTR_ATYPE8(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE8)
468 1.5 cgd #define G_GPIO_INTR_ATYPE8(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE8,M_GPIO_INTR_ATYPE8)
469 1.5 cgd
470 1.5 cgd #define S_GPIO_INTR_ATYPE10 10
471 1.5 cgd #define M_GPIO_INTR_ATYPE10 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE10)
472 1.5 cgd #define V_GPIO_INTR_ATYPE10(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE10)
473 1.5 cgd #define G_GPIO_INTR_ATYPE10(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE10,M_GPIO_INTR_ATYPE10)
474 1.5 cgd
475 1.5 cgd #define S_GPIO_INTR_ATYPE12 12
476 1.5 cgd #define M_GPIO_INTR_ATYPE12 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE12)
477 1.5 cgd #define V_GPIO_INTR_ATYPE12(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE12)
478 1.5 cgd #define G_GPIO_INTR_ATYPE12(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE12,M_GPIO_INTR_ATYPE12)
479 1.5 cgd
480 1.5 cgd #define S_GPIO_INTR_ATYPE14 14
481 1.5 cgd #define M_GPIO_INTR_ATYPE14 _SB_MAKEMASK(2,S_GPIO_INTR_ATYPE14)
482 1.5 cgd #define V_GPIO_INTR_ATYPE14(x) _SB_MAKEVALUE(x,S_GPIO_INTR_ATYPE14)
483 1.5 cgd #define G_GPIO_INTR_ATYPE14(x) _SB_GETVALUE(x,S_GPIO_INTR_ATYPE14,M_GPIO_INTR_ATYPE14)
484 1.5 cgd #endif
485 1.5 cgd
486 1.1 simonb
487 1.1 simonb #endif
488