Home | History | Annotate | Line # | Download | only in include
sb1250_int.h revision 1.5.106.1
      1        1.1  simonb /*  *********************************************************************
      2        1.1  simonb     *  SB1250 Board Support Package
      3        1.2  simonb     *
      4        1.1  simonb     *  Interrupt Mapper definitions		File: sb1250_int.h
      5        1.2  simonb     *
      6        1.1  simonb     *  This module contains constants for manipulating the SB1250's
      7        1.1  simonb     *  interrupt mapper and definitions for the interrupt sources.
      8        1.2  simonb     *
      9        1.2  simonb     *  SB1250 specification level:  User's manual 1/02/02
     10        1.2  simonb     *
     11        1.2  simonb     *********************************************************************
     12        1.1  simonb     *
     13  1.5.106.1    yamt     *  Copyright 2000,2001,2002,2003,2004
     14        1.1  simonb     *  Broadcom Corporation. All rights reserved.
     15        1.2  simonb     *
     16        1.2  simonb     *  This software is furnished under license and may be used and
     17        1.2  simonb     *  copied only in accordance with the following terms and
     18        1.2  simonb     *  conditions.  Subject to these conditions, you may download,
     19        1.2  simonb     *  copy, install, use, modify and distribute modified or unmodified
     20        1.2  simonb     *  copies of this software in source and/or binary form.  No title
     21        1.1  simonb     *  or ownership is transferred hereby.
     22        1.2  simonb     *
     23        1.2  simonb     *  1) Any source code used, modified or distributed must reproduce
     24        1.4     cgd     *     and retain this copyright notice and list of conditions
     25        1.4     cgd     *     as they appear in the source file.
     26        1.2  simonb     *
     27        1.2  simonb     *  2) No right is granted to use any trade name, trademark, or
     28        1.4     cgd     *     logo of Broadcom Corporation.  The "Broadcom Corporation"
     29        1.4     cgd     *     name may not be used to endorse or promote products derived
     30        1.4     cgd     *     from this software without the prior written permission of
     31        1.4     cgd     *     Broadcom Corporation.
     32        1.2  simonb     *
     33        1.1  simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     34        1.4     cgd     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     35        1.2  simonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     36        1.2  simonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     37        1.2  simonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     38        1.4     cgd     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     39        1.2  simonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     40        1.4     cgd     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     41        1.1  simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     42        1.2  simonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     43        1.2  simonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     44        1.2  simonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     45        1.1  simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     46        1.1  simonb     ********************************************************************* */
     47        1.1  simonb 
     48        1.1  simonb 
     49        1.1  simonb #ifndef _SB1250_INT_H
     50        1.2  simonb #define _SB1250_INT_H
     51        1.1  simonb 
     52        1.1  simonb #include "sb1250_defs.h"
     53        1.1  simonb 
     54        1.1  simonb /*  *********************************************************************
     55        1.1  simonb     *  Interrupt Mapper Constants
     56        1.1  simonb     ********************************************************************* */
     57        1.1  simonb 
     58        1.1  simonb /*
     59        1.1  simonb  * Interrupt sources (Table 4-8, UM 0.2)
     60        1.2  simonb  *
     61        1.1  simonb  * First, the interrupt numbers.
     62        1.1  simonb  */
     63        1.1  simonb 
     64        1.5     cgd #define K_INT_SOURCES               64
     65        1.5     cgd 
     66        1.2  simonb #define K_INT_WATCHDOG_TIMER_0      0
     67        1.2  simonb #define K_INT_WATCHDOG_TIMER_1      1
     68        1.2  simonb #define K_INT_TIMER_0               2
     69        1.2  simonb #define K_INT_TIMER_1               3
     70        1.2  simonb #define K_INT_TIMER_2               4
     71        1.2  simonb #define K_INT_TIMER_3               5
     72        1.2  simonb #define K_INT_SMB_0                 6
     73        1.2  simonb #define K_INT_SMB_1                 7
     74        1.2  simonb #define K_INT_UART_0                8
     75        1.2  simonb #define K_INT_UART_1                9
     76        1.2  simonb #define K_INT_SER_0                 10
     77        1.2  simonb #define K_INT_SER_1                 11
     78        1.2  simonb #define K_INT_PCMCIA                12
     79        1.2  simonb #define K_INT_ADDR_TRAP             13
     80        1.2  simonb #define K_INT_PERF_CNT              14
     81        1.2  simonb #define K_INT_TRACE_FREEZE          15
     82        1.2  simonb #define K_INT_BAD_ECC               16
     83        1.2  simonb #define K_INT_COR_ECC               17
     84        1.2  simonb #define K_INT_IO_BUS                18
     85        1.2  simonb #define K_INT_MAC_0                 19
     86        1.2  simonb #define K_INT_MAC_1                 20
     87        1.2  simonb #define K_INT_MAC_2                 21
     88        1.2  simonb #define K_INT_DM_CH_0               22
     89        1.2  simonb #define K_INT_DM_CH_1               23
     90        1.2  simonb #define K_INT_DM_CH_2               24
     91        1.2  simonb #define K_INT_DM_CH_3               25
     92        1.2  simonb #define K_INT_MBOX_0                26
     93        1.2  simonb #define K_INT_MBOX_1                27
     94        1.2  simonb #define K_INT_MBOX_2                28
     95        1.2  simonb #define K_INT_MBOX_3                29
     96        1.3     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
     97        1.3     cgd #define K_INT_CYCLE_CP0_INT	    30
     98        1.3     cgd #define K_INT_CYCLE_CP1_INT	    31
     99        1.3     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    100        1.2  simonb #define K_INT_GPIO_0                32
    101        1.2  simonb #define K_INT_GPIO_1                33
    102        1.2  simonb #define K_INT_GPIO_2                34
    103        1.2  simonb #define K_INT_GPIO_3                35
    104        1.2  simonb #define K_INT_GPIO_4                36
    105        1.2  simonb #define K_INT_GPIO_5                37
    106        1.2  simonb #define K_INT_GPIO_6                38
    107        1.2  simonb #define K_INT_GPIO_7                39
    108        1.2  simonb #define K_INT_GPIO_8                40
    109        1.2  simonb #define K_INT_GPIO_9                41
    110        1.2  simonb #define K_INT_GPIO_10               42
    111        1.2  simonb #define K_INT_GPIO_11               43
    112        1.2  simonb #define K_INT_GPIO_12               44
    113        1.2  simonb #define K_INT_GPIO_13               45
    114        1.2  simonb #define K_INT_GPIO_14               46
    115        1.2  simonb #define K_INT_GPIO_15               47
    116        1.2  simonb #define K_INT_LDT_FATAL             48
    117        1.2  simonb #define K_INT_LDT_NONFATAL          49
    118        1.2  simonb #define K_INT_LDT_SMI               50
    119        1.2  simonb #define K_INT_LDT_NMI               51
    120        1.2  simonb #define K_INT_LDT_INIT              52
    121        1.2  simonb #define K_INT_LDT_STARTUP           53
    122        1.2  simonb #define K_INT_LDT_EXT               54
    123        1.2  simonb #define K_INT_PCI_ERROR             55
    124        1.2  simonb #define K_INT_PCI_INTA              56
    125        1.2  simonb #define K_INT_PCI_INTB              57
    126        1.2  simonb #define K_INT_PCI_INTC              58
    127        1.2  simonb #define K_INT_PCI_INTD              59
    128        1.2  simonb #define K_INT_SPARE_2               60
    129        1.3     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    130        1.3     cgd #define K_INT_MAC_0_CH1		    61
    131        1.3     cgd #define K_INT_MAC_1_CH1		    62
    132        1.3     cgd #define K_INT_MAC_2_CH1		    63
    133        1.3     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    134        1.1  simonb 
    135        1.1  simonb /*
    136        1.1  simonb  * Mask values for each interrupt
    137        1.1  simonb  */
    138        1.1  simonb 
    139        1.2  simonb #define M_INT_WATCHDOG_TIMER_0      _SB_MAKEMASK1(K_INT_WATCHDOG_TIMER_0)
    140        1.2  simonb #define M_INT_WATCHDOG_TIMER_1      _SB_MAKEMASK1(K_INT_WATCHDOG_TIMER_1)
    141        1.2  simonb #define M_INT_TIMER_0               _SB_MAKEMASK1(K_INT_TIMER_0)
    142        1.2  simonb #define M_INT_TIMER_1               _SB_MAKEMASK1(K_INT_TIMER_1)
    143        1.2  simonb #define M_INT_TIMER_2               _SB_MAKEMASK1(K_INT_TIMER_2)
    144        1.2  simonb #define M_INT_TIMER_3               _SB_MAKEMASK1(K_INT_TIMER_3)
    145        1.2  simonb #define M_INT_SMB_0                 _SB_MAKEMASK1(K_INT_SMB_0)
    146        1.2  simonb #define M_INT_SMB_1                 _SB_MAKEMASK1(K_INT_SMB_1)
    147        1.2  simonb #define M_INT_UART_0                _SB_MAKEMASK1(K_INT_UART_0)
    148        1.2  simonb #define M_INT_UART_1                _SB_MAKEMASK1(K_INT_UART_1)
    149        1.2  simonb #define M_INT_SER_0                 _SB_MAKEMASK1(K_INT_SER_0)
    150        1.2  simonb #define M_INT_SER_1                 _SB_MAKEMASK1(K_INT_SER_1)
    151        1.2  simonb #define M_INT_PCMCIA                _SB_MAKEMASK1(K_INT_PCMCIA)
    152        1.2  simonb #define M_INT_ADDR_TRAP             _SB_MAKEMASK1(K_INT_ADDR_TRAP)
    153        1.2  simonb #define M_INT_PERF_CNT              _SB_MAKEMASK1(K_INT_PERF_CNT)
    154        1.2  simonb #define M_INT_TRACE_FREEZE          _SB_MAKEMASK1(K_INT_TRACE_FREEZE)
    155        1.2  simonb #define M_INT_BAD_ECC               _SB_MAKEMASK1(K_INT_BAD_ECC)
    156        1.2  simonb #define M_INT_COR_ECC               _SB_MAKEMASK1(K_INT_COR_ECC)
    157        1.2  simonb #define M_INT_IO_BUS                _SB_MAKEMASK1(K_INT_IO_BUS)
    158        1.2  simonb #define M_INT_MAC_0                 _SB_MAKEMASK1(K_INT_MAC_0)
    159        1.2  simonb #define M_INT_MAC_1                 _SB_MAKEMASK1(K_INT_MAC_1)
    160        1.2  simonb #define M_INT_MAC_2                 _SB_MAKEMASK1(K_INT_MAC_2)
    161        1.2  simonb #define M_INT_DM_CH_0               _SB_MAKEMASK1(K_INT_DM_CH_0)
    162        1.2  simonb #define M_INT_DM_CH_1               _SB_MAKEMASK1(K_INT_DM_CH_1)
    163        1.2  simonb #define M_INT_DM_CH_2               _SB_MAKEMASK1(K_INT_DM_CH_2)
    164        1.2  simonb #define M_INT_DM_CH_3               _SB_MAKEMASK1(K_INT_DM_CH_3)
    165        1.2  simonb #define M_INT_MBOX_0                _SB_MAKEMASK1(K_INT_MBOX_0)
    166        1.2  simonb #define M_INT_MBOX_1                _SB_MAKEMASK1(K_INT_MBOX_1)
    167        1.2  simonb #define M_INT_MBOX_2                _SB_MAKEMASK1(K_INT_MBOX_2)
    168        1.2  simonb #define M_INT_MBOX_3                _SB_MAKEMASK1(K_INT_MBOX_3)
    169  1.5.106.1    yamt #define M_INT_MBOX_ALL              _SB_MAKEMASK(4,K_INT_MBOX_0)
    170        1.3     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    171        1.3     cgd #define M_INT_CYCLE_CP0_INT	    _SB_MAKEMASK1(K_INT_CYCLE_CP0_INT)
    172        1.3     cgd #define M_INT_CYCLE_CP1_INT	    _SB_MAKEMASK1(K_INT_CYCLE_CP1_INT)
    173        1.3     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    174        1.2  simonb #define M_INT_GPIO_0                _SB_MAKEMASK1(K_INT_GPIO_0)
    175        1.2  simonb #define M_INT_GPIO_1                _SB_MAKEMASK1(K_INT_GPIO_1)
    176        1.2  simonb #define M_INT_GPIO_2                _SB_MAKEMASK1(K_INT_GPIO_2)
    177        1.2  simonb #define M_INT_GPIO_3                _SB_MAKEMASK1(K_INT_GPIO_3)
    178        1.2  simonb #define M_INT_GPIO_4                _SB_MAKEMASK1(K_INT_GPIO_4)
    179        1.2  simonb #define M_INT_GPIO_5                _SB_MAKEMASK1(K_INT_GPIO_5)
    180        1.2  simonb #define M_INT_GPIO_6                _SB_MAKEMASK1(K_INT_GPIO_6)
    181        1.2  simonb #define M_INT_GPIO_7                _SB_MAKEMASK1(K_INT_GPIO_7)
    182        1.2  simonb #define M_INT_GPIO_8                _SB_MAKEMASK1(K_INT_GPIO_8)
    183        1.2  simonb #define M_INT_GPIO_9                _SB_MAKEMASK1(K_INT_GPIO_9)
    184        1.2  simonb #define M_INT_GPIO_10               _SB_MAKEMASK1(K_INT_GPIO_10)
    185        1.2  simonb #define M_INT_GPIO_11               _SB_MAKEMASK1(K_INT_GPIO_11)
    186        1.2  simonb #define M_INT_GPIO_12               _SB_MAKEMASK1(K_INT_GPIO_12)
    187        1.2  simonb #define M_INT_GPIO_13               _SB_MAKEMASK1(K_INT_GPIO_13)
    188        1.2  simonb #define M_INT_GPIO_14               _SB_MAKEMASK1(K_INT_GPIO_14)
    189        1.2  simonb #define M_INT_GPIO_15               _SB_MAKEMASK1(K_INT_GPIO_15)
    190        1.2  simonb #define M_INT_LDT_FATAL             _SB_MAKEMASK1(K_INT_LDT_FATAL)
    191        1.2  simonb #define M_INT_LDT_NONFATAL          _SB_MAKEMASK1(K_INT_LDT_NONFATAL)
    192        1.2  simonb #define M_INT_LDT_SMI               _SB_MAKEMASK1(K_INT_LDT_SMI)
    193        1.2  simonb #define M_INT_LDT_NMI               _SB_MAKEMASK1(K_INT_LDT_NMI)
    194        1.2  simonb #define M_INT_LDT_INIT              _SB_MAKEMASK1(K_INT_LDT_INIT)
    195        1.2  simonb #define M_INT_LDT_STARTUP           _SB_MAKEMASK1(K_INT_LDT_STARTUP)
    196        1.2  simonb #define M_INT_LDT_EXT               _SB_MAKEMASK1(K_INT_LDT_EXT)
    197        1.2  simonb #define M_INT_PCI_ERROR             _SB_MAKEMASK1(K_INT_PCI_ERROR)
    198        1.2  simonb #define M_INT_PCI_INTA              _SB_MAKEMASK1(K_INT_PCI_INTA)
    199        1.2  simonb #define M_INT_PCI_INTB              _SB_MAKEMASK1(K_INT_PCI_INTB)
    200        1.2  simonb #define M_INT_PCI_INTC              _SB_MAKEMASK1(K_INT_PCI_INTC)
    201        1.2  simonb #define M_INT_PCI_INTD              _SB_MAKEMASK1(K_INT_PCI_INTD)
    202        1.2  simonb #define M_INT_SPARE_2               _SB_MAKEMASK1(K_INT_SPARE_2)
    203        1.3     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    204        1.3     cgd #define M_INT_MAC_0_CH1		    _SB_MAKEMASK1(K_INT_MAC_0_CH1)
    205        1.3     cgd #define M_INT_MAC_1_CH1		    _SB_MAKEMASK1(K_INT_MAC_1_CH1)
    206        1.3     cgd #define M_INT_MAC_2_CH1		    _SB_MAKEMASK1(K_INT_MAC_2_CH1)
    207        1.3     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    208        1.1  simonb 
    209        1.1  simonb /*
    210        1.1  simonb  * Interrupt mappings
    211        1.1  simonb  */
    212        1.1  simonb 
    213        1.2  simonb #define K_INT_MAP_I0	0		/* interrupt pins on processor */
    214        1.2  simonb #define K_INT_MAP_I1	1
    215        1.2  simonb #define K_INT_MAP_I2	2
    216        1.2  simonb #define K_INT_MAP_I3	3
    217        1.2  simonb #define K_INT_MAP_I4	4
    218        1.2  simonb #define K_INT_MAP_I5	5
    219        1.2  simonb #define K_INT_MAP_NMI	6		/* nonmaskable */
    220        1.2  simonb #define K_INT_MAP_DINT	7		/* debug interrupt */
    221        1.1  simonb 
    222        1.1  simonb /*
    223        1.1  simonb  * LDT Interrupt Set Register (table 4-5)
    224        1.1  simonb  */
    225        1.1  simonb 
    226        1.2  simonb #define S_INT_LDT_INTMSG	      0
    227        1.2  simonb #define M_INT_LDT_INTMSG              _SB_MAKEMASK(3,S_INT_LDT_INTMSG)
    228        1.2  simonb #define V_INT_LDT_INTMSG(x)           _SB_MAKEVALUE(x,S_INT_LDT_INTMSG)
    229        1.2  simonb #define G_INT_LDT_INTMSG(x)           _SB_GETVALUE(x,S_INT_LDT_INTMSG,M_INT_LDT_INTMSG)
    230        1.2  simonb 
    231        1.2  simonb #define K_INT_LDT_INTMSG_FIXED	      0
    232        1.2  simonb #define K_INT_LDT_INTMSG_ARBITRATED   1
    233        1.2  simonb #define K_INT_LDT_INTMSG_SMI	      2
    234        1.2  simonb #define K_INT_LDT_INTMSG_NMI	      3
    235        1.2  simonb #define K_INT_LDT_INTMSG_INIT	      4
    236        1.2  simonb #define K_INT_LDT_INTMSG_STARTUP      5
    237        1.2  simonb #define K_INT_LDT_INTMSG_EXTINT	      6
    238        1.2  simonb #define K_INT_LDT_INTMSG_RESERVED     7
    239        1.2  simonb 
    240        1.2  simonb #define M_INT_LDT_EDGETRIGGER         0
    241        1.2  simonb #define M_INT_LDT_LEVELTRIGGER        _SB_MAKEMASK1(3)
    242        1.2  simonb 
    243        1.2  simonb #define M_INT_LDT_PHYSICALDEST        0
    244        1.2  simonb #define M_INT_LDT_LOGICALDEST         _SB_MAKEMASK1(4)
    245        1.2  simonb 
    246        1.2  simonb #define S_INT_LDT_INTDEST             5
    247        1.2  simonb #define M_INT_LDT_INTDEST             _SB_MAKEMASK(10,S_INT_LDT_INTDEST)
    248        1.2  simonb #define V_INT_LDT_INTDEST(x)          _SB_MAKEVALUE(x,S_INT_LDT_INTDEST)
    249        1.2  simonb #define G_INT_LDT_INTDEST(x)          _SB_GETVALUE(x,S_INT_LDT_INTDEST,M_INT_LDT_INTDEST)
    250        1.2  simonb 
    251        1.2  simonb #define S_INT_LDT_VECTOR              13
    252        1.2  simonb #define M_INT_LDT_VECTOR              _SB_MAKEMASK(8,S_INT_LDT_VECTOR)
    253        1.2  simonb #define V_INT_LDT_VECTOR(x)           _SB_MAKEVALUE(x,S_INT_LDT_VECTOR)
    254        1.2  simonb #define G_INT_LDT_VECTOR(x)           _SB_GETVALUE(x,S_INT_LDT_VECTOR,M_INT_LDT_VECTOR)
    255        1.1  simonb 
    256        1.1  simonb /*
    257        1.1  simonb  * Vector format (Table 4-6)
    258        1.1  simonb  */
    259        1.1  simonb 
    260        1.2  simonb #define M_LDTVECT_RAISEINT		0x00
    261        1.2  simonb #define M_LDTVECT_RAISEMBOX             0x40
    262        1.1  simonb 
    263        1.1  simonb 
    264  1.5.106.1    yamt #endif	/* 1250/112x */
    265