sb1250_int.h revision 1.5 1 /* *********************************************************************
2 * SB1250 Board Support Package
3 *
4 * Interrupt Mapper definitions File: sb1250_int.h
5 *
6 * This module contains constants for manipulating the SB1250's
7 * interrupt mapper and definitions for the interrupt sources.
8 *
9 * SB1250 specification level: User's manual 1/02/02
10 *
11 * Author: Mitch Lichtenberg
12 *
13 *********************************************************************
14 *
15 * Copyright 2000,2001,2002,2003
16 * Broadcom Corporation. All rights reserved.
17 *
18 * This software is furnished under license and may be used and
19 * copied only in accordance with the following terms and
20 * conditions. Subject to these conditions, you may download,
21 * copy, install, use, modify and distribute modified or unmodified
22 * copies of this software in source and/or binary form. No title
23 * or ownership is transferred hereby.
24 *
25 * 1) Any source code used, modified or distributed must reproduce
26 * and retain this copyright notice and list of conditions
27 * as they appear in the source file.
28 *
29 * 2) No right is granted to use any trade name, trademark, or
30 * logo of Broadcom Corporation. The "Broadcom Corporation"
31 * name may not be used to endorse or promote products derived
32 * from this software without the prior written permission of
33 * Broadcom Corporation.
34 *
35 * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
36 * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
37 * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
38 * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
39 * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
40 * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
41 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
42 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
43 * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
44 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
45 * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
46 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
47 * THE POSSIBILITY OF SUCH DAMAGE.
48 ********************************************************************* */
49
50
51 #ifndef _SB1250_INT_H
52 #define _SB1250_INT_H
53
54 #include "sb1250_defs.h"
55
56 /* *********************************************************************
57 * Interrupt Mapper Constants
58 ********************************************************************* */
59
60 /*
61 * Interrupt sources (Table 4-8, UM 0.2)
62 *
63 * First, the interrupt numbers.
64 */
65
66 #define K_INT_SOURCES 64
67
68 #define K_INT_WATCHDOG_TIMER_0 0
69 #define K_INT_WATCHDOG_TIMER_1 1
70 #define K_INT_TIMER_0 2
71 #define K_INT_TIMER_1 3
72 #define K_INT_TIMER_2 4
73 #define K_INT_TIMER_3 5
74 #define K_INT_SMB_0 6
75 #define K_INT_SMB_1 7
76 #define K_INT_UART_0 8
77 #define K_INT_UART_1 9
78 #define K_INT_SER_0 10
79 #define K_INT_SER_1 11
80 #define K_INT_PCMCIA 12
81 #define K_INT_ADDR_TRAP 13
82 #define K_INT_PERF_CNT 14
83 #define K_INT_TRACE_FREEZE 15
84 #define K_INT_BAD_ECC 16
85 #define K_INT_COR_ECC 17
86 #define K_INT_IO_BUS 18
87 #define K_INT_MAC_0 19
88 #define K_INT_MAC_1 20
89 #define K_INT_MAC_2 21
90 #define K_INT_DM_CH_0 22
91 #define K_INT_DM_CH_1 23
92 #define K_INT_DM_CH_2 24
93 #define K_INT_DM_CH_3 25
94 #define K_INT_MBOX_0 26
95 #define K_INT_MBOX_1 27
96 #define K_INT_MBOX_2 28
97 #define K_INT_MBOX_3 29
98 #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
99 #define K_INT_CYCLE_CP0_INT 30
100 #define K_INT_CYCLE_CP1_INT 31
101 #endif /* 1250 PASS2 || 112x PASS1 */
102 #define K_INT_GPIO_0 32
103 #define K_INT_GPIO_1 33
104 #define K_INT_GPIO_2 34
105 #define K_INT_GPIO_3 35
106 #define K_INT_GPIO_4 36
107 #define K_INT_GPIO_5 37
108 #define K_INT_GPIO_6 38
109 #define K_INT_GPIO_7 39
110 #define K_INT_GPIO_8 40
111 #define K_INT_GPIO_9 41
112 #define K_INT_GPIO_10 42
113 #define K_INT_GPIO_11 43
114 #define K_INT_GPIO_12 44
115 #define K_INT_GPIO_13 45
116 #define K_INT_GPIO_14 46
117 #define K_INT_GPIO_15 47
118 #define K_INT_LDT_FATAL 48
119 #define K_INT_LDT_NONFATAL 49
120 #define K_INT_LDT_SMI 50
121 #define K_INT_LDT_NMI 51
122 #define K_INT_LDT_INIT 52
123 #define K_INT_LDT_STARTUP 53
124 #define K_INT_LDT_EXT 54
125 #define K_INT_PCI_ERROR 55
126 #define K_INT_PCI_INTA 56
127 #define K_INT_PCI_INTB 57
128 #define K_INT_PCI_INTC 58
129 #define K_INT_PCI_INTD 59
130 #define K_INT_SPARE_2 60
131 #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
132 #define K_INT_MAC_0_CH1 61
133 #define K_INT_MAC_1_CH1 62
134 #define K_INT_MAC_2_CH1 63
135 #endif /* 1250 PASS2 || 112x PASS1 */
136
137 /*
138 * Mask values for each interrupt
139 */
140
141 #define M_INT_WATCHDOG_TIMER_0 _SB_MAKEMASK1(K_INT_WATCHDOG_TIMER_0)
142 #define M_INT_WATCHDOG_TIMER_1 _SB_MAKEMASK1(K_INT_WATCHDOG_TIMER_1)
143 #define M_INT_TIMER_0 _SB_MAKEMASK1(K_INT_TIMER_0)
144 #define M_INT_TIMER_1 _SB_MAKEMASK1(K_INT_TIMER_1)
145 #define M_INT_TIMER_2 _SB_MAKEMASK1(K_INT_TIMER_2)
146 #define M_INT_TIMER_3 _SB_MAKEMASK1(K_INT_TIMER_3)
147 #define M_INT_SMB_0 _SB_MAKEMASK1(K_INT_SMB_0)
148 #define M_INT_SMB_1 _SB_MAKEMASK1(K_INT_SMB_1)
149 #define M_INT_UART_0 _SB_MAKEMASK1(K_INT_UART_0)
150 #define M_INT_UART_1 _SB_MAKEMASK1(K_INT_UART_1)
151 #define M_INT_SER_0 _SB_MAKEMASK1(K_INT_SER_0)
152 #define M_INT_SER_1 _SB_MAKEMASK1(K_INT_SER_1)
153 #define M_INT_PCMCIA _SB_MAKEMASK1(K_INT_PCMCIA)
154 #define M_INT_ADDR_TRAP _SB_MAKEMASK1(K_INT_ADDR_TRAP)
155 #define M_INT_PERF_CNT _SB_MAKEMASK1(K_INT_PERF_CNT)
156 #define M_INT_TRACE_FREEZE _SB_MAKEMASK1(K_INT_TRACE_FREEZE)
157 #define M_INT_BAD_ECC _SB_MAKEMASK1(K_INT_BAD_ECC)
158 #define M_INT_COR_ECC _SB_MAKEMASK1(K_INT_COR_ECC)
159 #define M_INT_IO_BUS _SB_MAKEMASK1(K_INT_IO_BUS)
160 #define M_INT_MAC_0 _SB_MAKEMASK1(K_INT_MAC_0)
161 #define M_INT_MAC_1 _SB_MAKEMASK1(K_INT_MAC_1)
162 #define M_INT_MAC_2 _SB_MAKEMASK1(K_INT_MAC_2)
163 #define M_INT_DM_CH_0 _SB_MAKEMASK1(K_INT_DM_CH_0)
164 #define M_INT_DM_CH_1 _SB_MAKEMASK1(K_INT_DM_CH_1)
165 #define M_INT_DM_CH_2 _SB_MAKEMASK1(K_INT_DM_CH_2)
166 #define M_INT_DM_CH_3 _SB_MAKEMASK1(K_INT_DM_CH_3)
167 #define M_INT_MBOX_0 _SB_MAKEMASK1(K_INT_MBOX_0)
168 #define M_INT_MBOX_1 _SB_MAKEMASK1(K_INT_MBOX_1)
169 #define M_INT_MBOX_2 _SB_MAKEMASK1(K_INT_MBOX_2)
170 #define M_INT_MBOX_3 _SB_MAKEMASK1(K_INT_MBOX_3)
171 #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
172 #define M_INT_CYCLE_CP0_INT _SB_MAKEMASK1(K_INT_CYCLE_CP0_INT)
173 #define M_INT_CYCLE_CP1_INT _SB_MAKEMASK1(K_INT_CYCLE_CP1_INT)
174 #endif /* 1250 PASS2 || 112x PASS1 */
175 #define M_INT_GPIO_0 _SB_MAKEMASK1(K_INT_GPIO_0)
176 #define M_INT_GPIO_1 _SB_MAKEMASK1(K_INT_GPIO_1)
177 #define M_INT_GPIO_2 _SB_MAKEMASK1(K_INT_GPIO_2)
178 #define M_INT_GPIO_3 _SB_MAKEMASK1(K_INT_GPIO_3)
179 #define M_INT_GPIO_4 _SB_MAKEMASK1(K_INT_GPIO_4)
180 #define M_INT_GPIO_5 _SB_MAKEMASK1(K_INT_GPIO_5)
181 #define M_INT_GPIO_6 _SB_MAKEMASK1(K_INT_GPIO_6)
182 #define M_INT_GPIO_7 _SB_MAKEMASK1(K_INT_GPIO_7)
183 #define M_INT_GPIO_8 _SB_MAKEMASK1(K_INT_GPIO_8)
184 #define M_INT_GPIO_9 _SB_MAKEMASK1(K_INT_GPIO_9)
185 #define M_INT_GPIO_10 _SB_MAKEMASK1(K_INT_GPIO_10)
186 #define M_INT_GPIO_11 _SB_MAKEMASK1(K_INT_GPIO_11)
187 #define M_INT_GPIO_12 _SB_MAKEMASK1(K_INT_GPIO_12)
188 #define M_INT_GPIO_13 _SB_MAKEMASK1(K_INT_GPIO_13)
189 #define M_INT_GPIO_14 _SB_MAKEMASK1(K_INT_GPIO_14)
190 #define M_INT_GPIO_15 _SB_MAKEMASK1(K_INT_GPIO_15)
191 #define M_INT_LDT_FATAL _SB_MAKEMASK1(K_INT_LDT_FATAL)
192 #define M_INT_LDT_NONFATAL _SB_MAKEMASK1(K_INT_LDT_NONFATAL)
193 #define M_INT_LDT_SMI _SB_MAKEMASK1(K_INT_LDT_SMI)
194 #define M_INT_LDT_NMI _SB_MAKEMASK1(K_INT_LDT_NMI)
195 #define M_INT_LDT_INIT _SB_MAKEMASK1(K_INT_LDT_INIT)
196 #define M_INT_LDT_STARTUP _SB_MAKEMASK1(K_INT_LDT_STARTUP)
197 #define M_INT_LDT_EXT _SB_MAKEMASK1(K_INT_LDT_EXT)
198 #define M_INT_PCI_ERROR _SB_MAKEMASK1(K_INT_PCI_ERROR)
199 #define M_INT_PCI_INTA _SB_MAKEMASK1(K_INT_PCI_INTA)
200 #define M_INT_PCI_INTB _SB_MAKEMASK1(K_INT_PCI_INTB)
201 #define M_INT_PCI_INTC _SB_MAKEMASK1(K_INT_PCI_INTC)
202 #define M_INT_PCI_INTD _SB_MAKEMASK1(K_INT_PCI_INTD)
203 #define M_INT_SPARE_2 _SB_MAKEMASK1(K_INT_SPARE_2)
204 #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
205 #define M_INT_MAC_0_CH1 _SB_MAKEMASK1(K_INT_MAC_0_CH1)
206 #define M_INT_MAC_1_CH1 _SB_MAKEMASK1(K_INT_MAC_1_CH1)
207 #define M_INT_MAC_2_CH1 _SB_MAKEMASK1(K_INT_MAC_2_CH1)
208 #endif /* 1250 PASS2 || 112x PASS1 */
209
210 /*
211 * Interrupt mappings
212 */
213
214 #define K_INT_MAP_I0 0 /* interrupt pins on processor */
215 #define K_INT_MAP_I1 1
216 #define K_INT_MAP_I2 2
217 #define K_INT_MAP_I3 3
218 #define K_INT_MAP_I4 4
219 #define K_INT_MAP_I5 5
220 #define K_INT_MAP_NMI 6 /* nonmaskable */
221 #define K_INT_MAP_DINT 7 /* debug interrupt */
222
223 /*
224 * LDT Interrupt Set Register (table 4-5)
225 */
226
227 #define S_INT_LDT_INTMSG 0
228 #define M_INT_LDT_INTMSG _SB_MAKEMASK(3,S_INT_LDT_INTMSG)
229 #define V_INT_LDT_INTMSG(x) _SB_MAKEVALUE(x,S_INT_LDT_INTMSG)
230 #define G_INT_LDT_INTMSG(x) _SB_GETVALUE(x,S_INT_LDT_INTMSG,M_INT_LDT_INTMSG)
231
232 #define K_INT_LDT_INTMSG_FIXED 0
233 #define K_INT_LDT_INTMSG_ARBITRATED 1
234 #define K_INT_LDT_INTMSG_SMI 2
235 #define K_INT_LDT_INTMSG_NMI 3
236 #define K_INT_LDT_INTMSG_INIT 4
237 #define K_INT_LDT_INTMSG_STARTUP 5
238 #define K_INT_LDT_INTMSG_EXTINT 6
239 #define K_INT_LDT_INTMSG_RESERVED 7
240
241 #define M_INT_LDT_EDGETRIGGER 0
242 #define M_INT_LDT_LEVELTRIGGER _SB_MAKEMASK1(3)
243
244 #define M_INT_LDT_PHYSICALDEST 0
245 #define M_INT_LDT_LOGICALDEST _SB_MAKEMASK1(4)
246
247 #define S_INT_LDT_INTDEST 5
248 #define M_INT_LDT_INTDEST _SB_MAKEMASK(10,S_INT_LDT_INTDEST)
249 #define V_INT_LDT_INTDEST(x) _SB_MAKEVALUE(x,S_INT_LDT_INTDEST)
250 #define G_INT_LDT_INTDEST(x) _SB_GETVALUE(x,S_INT_LDT_INTDEST,M_INT_LDT_INTDEST)
251
252 #define S_INT_LDT_VECTOR 13
253 #define M_INT_LDT_VECTOR _SB_MAKEMASK(8,S_INT_LDT_VECTOR)
254 #define V_INT_LDT_VECTOR(x) _SB_MAKEVALUE(x,S_INT_LDT_VECTOR)
255 #define G_INT_LDT_VECTOR(x) _SB_GETVALUE(x,S_INT_LDT_VECTOR,M_INT_LDT_VECTOR)
256
257 /*
258 * Vector format (Table 4-6)
259 */
260
261 #define M_LDTVECT_RAISEINT 0x00
262 #define M_LDTVECT_RAISEMBOX 0x40
263
264
265 #endif
266