sb1250_mac.h revision 1.2 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.2 simonb *
4 1.1 simonb * MAC constants and macros File: sb1250_mac.h
5 1.2 simonb *
6 1.1 simonb * This module contains constants and macros for the SB1250's
7 1.1 simonb * ethernet controllers.
8 1.2 simonb *
9 1.2 simonb * SB1250 specification level: User's manual 1/02/02
10 1.2 simonb *
11 1.2 simonb * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.2 simonb *
13 1.2 simonb *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.2 simonb *
18 1.2 simonb * This software is furnished under license and may be used and
19 1.2 simonb * copied only in accordance with the following terms and
20 1.2 simonb * conditions. Subject to these conditions, you may download,
21 1.2 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.2 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.2 simonb *
25 1.2 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.2 simonb * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.2 simonb *
29 1.2 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.2 simonb * logo of Broadcom Corporation. Neither the "Broadcom
31 1.2 simonb * Corporation" name nor any trademark or logo of Broadcom
32 1.2 simonb * Corporation may be used to endorse or promote products
33 1.2 simonb * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.2 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.2 simonb * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.2 simonb * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.2 simonb * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_MAC_H
53 1.2 simonb #define _SB1250_MAC_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb /* *********************************************************************
58 1.1 simonb * Ethernet MAC Registers
59 1.1 simonb ********************************************************************* */
60 1.1 simonb
61 1.1 simonb /*
62 1.1 simonb * MAC Configuration Register (Table 9-13)
63 1.1 simonb * Register: MAC_CFG_0
64 1.1 simonb * Register: MAC_CFG_1
65 1.1 simonb * Register: MAC_CFG_2
66 1.1 simonb */
67 1.1 simonb
68 1.1 simonb
69 1.2 simonb #define M_MAC_RESERVED0 _SB_MAKEMASK1(0)
70 1.2 simonb #define M_MAC_TX_HOLD_SOP_EN _SB_MAKEMASK1(1)
71 1.2 simonb #define M_MAC_RETRY_EN _SB_MAKEMASK1(2)
72 1.2 simonb #define M_MAC_RET_DRPREQ_EN _SB_MAKEMASK1(3)
73 1.2 simonb #define M_MAC_RET_UFL_EN _SB_MAKEMASK1(4)
74 1.2 simonb #define M_MAC_BURST_EN _SB_MAKEMASK1(5)
75 1.2 simonb
76 1.2 simonb #define S_MAC_TX_PAUSE _SB_MAKE64(6)
77 1.2 simonb #define M_MAC_TX_PAUSE_CNT _SB_MAKEMASK(3,S_MAC_TX_PAUSE)
78 1.2 simonb #define V_MAC_TX_PAUSE_CNT(x) _SB_MAKEVALUE(x,S_MAC_TX_PAUSE)
79 1.2 simonb
80 1.2 simonb #define K_MAC_TX_PAUSE_CNT_512 0
81 1.2 simonb #define K_MAC_TX_PAUSE_CNT_1K 1
82 1.2 simonb #define K_MAC_TX_PAUSE_CNT_2K 2
83 1.2 simonb #define K_MAC_TX_PAUSE_CNT_4K 3
84 1.2 simonb #define K_MAC_TX_PAUSE_CNT_8K 4
85 1.2 simonb #define K_MAC_TX_PAUSE_CNT_16K 5
86 1.2 simonb #define K_MAC_TX_PAUSE_CNT_32K 6
87 1.2 simonb #define K_MAC_TX_PAUSE_CNT_64K 7
88 1.2 simonb
89 1.2 simonb #define V_MAC_TX_PAUSE_CNT_512 V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_512)
90 1.2 simonb #define V_MAC_TX_PAUSE_CNT_1K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_1K)
91 1.2 simonb #define V_MAC_TX_PAUSE_CNT_2K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_2K)
92 1.2 simonb #define V_MAC_TX_PAUSE_CNT_4K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_4K)
93 1.2 simonb #define V_MAC_TX_PAUSE_CNT_8K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_8K)
94 1.2 simonb #define V_MAC_TX_PAUSE_CNT_16K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_16K)
95 1.2 simonb #define V_MAC_TX_PAUSE_CNT_32K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_32K)
96 1.2 simonb #define V_MAC_TX_PAUSE_CNT_64K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_64K)
97 1.2 simonb
98 1.2 simonb #define M_MAC_RESERVED1 _SB_MAKEMASK(8,9)
99 1.2 simonb
100 1.2 simonb #define M_MAC_AP_STAT_EN _SB_MAKEMASK1(17)
101 1.2 simonb #define M_MAC_RESERVED2 _SB_MAKEMASK1(18)
102 1.2 simonb #define M_MAC_DRP_ERRPKT_EN _SB_MAKEMASK1(19)
103 1.2 simonb #define M_MAC_DRP_FCSERRPKT_EN _SB_MAKEMASK1(20)
104 1.2 simonb #define M_MAC_DRP_CODEERRPKT_EN _SB_MAKEMASK1(21)
105 1.2 simonb #define M_MAC_DRP_DRBLERRPKT_EN _SB_MAKEMASK1(22)
106 1.2 simonb #define M_MAC_DRP_RNTPKT_EN _SB_MAKEMASK1(23)
107 1.2 simonb #define M_MAC_DRP_OSZPKT_EN _SB_MAKEMASK1(24)
108 1.2 simonb #define M_MAC_DRP_LENERRPKT_EN _SB_MAKEMASK1(25)
109 1.2 simonb
110 1.2 simonb #define M_MAC_RESERVED3 _SB_MAKEMASK(6,26)
111 1.2 simonb
112 1.2 simonb #define M_MAC_BYPASS_SEL _SB_MAKEMASK1(32)
113 1.2 simonb #define M_MAC_HDX_EN _SB_MAKEMASK1(33)
114 1.2 simonb
115 1.2 simonb #define S_MAC_SPEED_SEL _SB_MAKE64(34)
116 1.2 simonb #define M_MAC_SPEED_SEL _SB_MAKEMASK(2,S_MAC_SPEED_SEL)
117 1.2 simonb #define V_MAC_SPEED_SEL(x) _SB_MAKEVALUE(x,S_MAC_SPEED_SEL)
118 1.2 simonb #define G_MAC_SPEED_SEL(x) _SB_GETVALUE(x,S_MAC_SPEED_SEL,M_MAC_SPEED_SEL)
119 1.2 simonb
120 1.2 simonb #define K_MAC_SPEED_SEL_10MBPS 0
121 1.2 simonb #define K_MAC_SPEED_SEL_100MBPS 1
122 1.2 simonb #define K_MAC_SPEED_SEL_1000MBPS 2
123 1.2 simonb #define K_MAC_SPEED_SEL_RESERVED 3
124 1.2 simonb
125 1.2 simonb #define V_MAC_SPEED_SEL_10MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_10MBPS)
126 1.2 simonb #define V_MAC_SPEED_SEL_100MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_100MBPS)
127 1.2 simonb #define V_MAC_SPEED_SEL_1000MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_1000MBPS)
128 1.2 simonb #define V_MAC_SPEED_SEL_RESERVED V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_RESERVED)
129 1.2 simonb
130 1.2 simonb #define M_MAC_TX_CLK_EDGE_SEL _SB_MAKEMASK1(36)
131 1.2 simonb #define M_MAC_LOOPBACK_SEL _SB_MAKEMASK1(37)
132 1.2 simonb #define M_MAC_FAST_SYNC _SB_MAKEMASK1(38)
133 1.2 simonb #define M_MAC_SS_EN _SB_MAKEMASK1(39)
134 1.2 simonb
135 1.2 simonb #define S_MAC_BYPASS_CFG _SB_MAKE64(40)
136 1.2 simonb #define M_MAC_BYPASS_CFG _SB_MAKEMASK(2,S_MAC_BYPASS_CFG)
137 1.2 simonb #define V_MAC_BYPASS_CFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_CFG)
138 1.2 simonb #define G_MAC_BYPASS_CFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_CFG,M_MAC_BYPASS_CFG)
139 1.2 simonb
140 1.2 simonb #define K_MAC_BYPASS_GMII 0
141 1.2 simonb #define K_MAC_BYPASS_ENCODED 1
142 1.2 simonb #define K_MAC_BYPASS_SOP 2
143 1.2 simonb #define K_MAC_BYPASS_EOP 3
144 1.2 simonb
145 1.2 simonb #define M_MAC_BYPASS_16 _SB_MAKEMASK1(42)
146 1.2 simonb #define M_MAC_BYPASS_FCS_CHK _SB_MAKEMASK1(43)
147 1.2 simonb
148 1.2 simonb #define M_MAC_RX_CH_SEL_MSB _SB_MAKEMASK1(44) /* PASS2 */
149 1.2 simonb
150 1.2 simonb #define S_MAC_BYPASS_IFG _SB_MAKE64(46)
151 1.2 simonb #define M_MAC_BYPASS_IFG _SB_MAKEMASK(8,S_MAC_BYPASS_IFG)
152 1.2 simonb #define V_MAC_BYPASS_IFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_IFG)
153 1.2 simonb #define G_MAC_BYPASS_IFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_IFG,M_MAC_BYPASS_IFG)
154 1.2 simonb
155 1.2 simonb #define K_MAC_FC_CMD_DISABLED 0
156 1.2 simonb #define K_MAC_FC_CMD_ENABLED 1
157 1.2 simonb #define K_MAC_FC_CMD_ENAB_FALSECARR 2
158 1.2 simonb
159 1.2 simonb #define V_MAC_FC_CMD_DISABLED V_MAC_FC_CMD(K_MAC_FC_CMD_DISABLED)
160 1.2 simonb #define V_MAC_FC_CMD_ENABLED V_MAC_FC_CMD(K_MAC_FC_CMD_ENABLED)
161 1.2 simonb #define V_MAC_FC_CMD_ENAB_FALSECARR V_MAC_FC_CMD(K_MAC_FC_CMD_ENAB_FALSECARR)
162 1.2 simonb
163 1.2 simonb #define M_MAC_FC_SEL _SB_MAKEMASK1(54)
164 1.2 simonb
165 1.2 simonb #define S_MAC_FC_CMD _SB_MAKE64(55)
166 1.2 simonb #define M_MAC_FC_CMD _SB_MAKEMASK(2,S_MAC_FC_CMD)
167 1.2 simonb #define V_MAC_FC_CMD(x) _SB_MAKEVALUE(x,S_MAC_FC_CMD)
168 1.2 simonb #define G_MAC_FC_CMD(x) _SB_GETVALUE(x,S_MAC_FC_CMD,M_MAC_FC_CMD)
169 1.2 simonb
170 1.2 simonb #define S_MAC_RX_CH_SEL _SB_MAKE64(57)
171 1.2 simonb #define M_MAC_RX_CH_SEL _SB_MAKEMASK(7,S_MAC_RX_CH_SEL)
172 1.2 simonb #define V_MAC_RX_CH_SEL(x) _SB_MAKEVALUE(x,S_MAC_RX_CH_SEL)
173 1.2 simonb #define G_MAC_RX_CH_SEL(x) _SB_GETVALUE(x,S_MAC_RX_CH_SEL,M_MAC_RX_CH_SEL)
174 1.1 simonb
175 1.1 simonb
176 1.1 simonb /*
177 1.1 simonb * MAC Enable Registers
178 1.1 simonb * Register: MAC_ENABLE_0
179 1.1 simonb * Register: MAC_ENABLE_1
180 1.1 simonb * Register: MAC_ENABLE_2
181 1.1 simonb */
182 1.1 simonb
183 1.2 simonb #define M_MAC_RXDMA_EN0 _SB_MAKEMASK1(0)
184 1.2 simonb #define M_MAC_RXDMA_EN1 _SB_MAKEMASK1(1)
185 1.2 simonb #define M_MAC_TXDMA_EN0 _SB_MAKEMASK1(4)
186 1.2 simonb #define M_MAC_TXDMA_EN1 _SB_MAKEMASK1(5)
187 1.2 simonb
188 1.2 simonb #define M_MAC_PORT_RESET _SB_MAKEMASK1(8)
189 1.2 simonb
190 1.2 simonb #define M_MAC_RX_ENABLE _SB_MAKEMASK1(10)
191 1.2 simonb #define M_MAC_TX_ENABLE _SB_MAKEMASK1(11)
192 1.2 simonb #define M_MAC_BYP_RX_ENABLE _SB_MAKEMASK1(12)
193 1.2 simonb #define M_MAC_BYP_TX_ENABLE _SB_MAKEMASK1(13)
194 1.1 simonb
195 1.1 simonb /*
196 1.1 simonb * MAC DMA Control Register
197 1.1 simonb * Register: MAC_TXD_CTL_0
198 1.1 simonb * Register: MAC_TXD_CTL_1
199 1.1 simonb * Register: MAC_TXD_CTL_2
200 1.1 simonb */
201 1.1 simonb
202 1.2 simonb #define S_MAC_TXD_WEIGHT0 _SB_MAKE64(0)
203 1.2 simonb #define M_MAC_TXD_WEIGHT0 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT0)
204 1.2 simonb #define V_MAC_TXD_WEIGHT0(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT0)
205 1.2 simonb #define G_MAC_TXD_WEIGHT0(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT0,M_MAC_TXD_WEIGHT0)
206 1.2 simonb
207 1.2 simonb #define S_MAC_TXD_WEIGHT1 _SB_MAKE64(4)
208 1.2 simonb #define M_MAC_TXD_WEIGHT1 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT1)
209 1.2 simonb #define V_MAC_TXD_WEIGHT1(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT1)
210 1.2 simonb #define G_MAC_TXD_WEIGHT1(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT1,M_MAC_TXD_WEIGHT1)
211 1.1 simonb
212 1.1 simonb /*
213 1.1 simonb * MAC Fifo Threshhold registers (Table 9-14)
214 1.1 simonb * Register: MAC_THRSH_CFG_0
215 1.1 simonb * Register: MAC_THRSH_CFG_1
216 1.1 simonb * Register: MAC_THRSH_CFG_2
217 1.1 simonb */
218 1.1 simonb
219 1.2 simonb #define S_MAC_TX_WR_THRSH _SB_MAKE64(0)
220 1.2 simonb /* #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(6,S_MAC_TX_WR_THRSH) */ /* PASS1 */
221 1.2 simonb #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(7,S_MAC_TX_WR_THRSH) /* PASS2 */
222 1.2 simonb #define V_MAC_TX_WR_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_WR_THRSH)
223 1.2 simonb #define G_MAC_TX_WR_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_WR_THRSH,M_MAC_TX_WR_THRSH)
224 1.2 simonb
225 1.2 simonb #define S_MAC_TX_RD_THRSH _SB_MAKE64(8)
226 1.2 simonb /* #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(6,S_MAC_TX_RD_THRSH) */ /* PASS1 */
227 1.2 simonb #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(7,S_MAC_TX_RD_THRSH) /* PASS2 */
228 1.2 simonb #define V_MAC_TX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RD_THRSH)
229 1.2 simonb #define G_MAC_TX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RD_THRSH,M_MAC_TX_RD_THRSH)
230 1.2 simonb
231 1.2 simonb #define S_MAC_TX_RL_THRSH _SB_MAKE64(16)
232 1.2 simonb #define M_MAC_TX_RL_THRSH _SB_MAKEMASK(4,S_MAC_TX_RL_THRSH)
233 1.2 simonb #define V_MAC_TX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RL_THRSH)
234 1.2 simonb #define G_MAC_TX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RL_THRSH,M_MAC_TX_RL_THRSH)
235 1.2 simonb
236 1.2 simonb #define S_MAC_RX_PL_THRSH _SB_MAKE64(24)
237 1.2 simonb #define M_MAC_RX_PL_THRSH _SB_MAKEMASK(6,S_MAC_RX_PL_THRSH)
238 1.2 simonb #define V_MAC_RX_PL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_PL_THRSH)
239 1.2 simonb #define G_MAC_RX_PL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_PL_THRSH,M_MAC_RX_PL_THRSH)
240 1.2 simonb
241 1.2 simonb #define S_MAC_RX_RD_THRSH _SB_MAKE64(32)
242 1.2 simonb #define M_MAC_RX_RD_THRSH _SB_MAKEMASK(6,S_MAC_RX_RD_THRSH)
243 1.2 simonb #define V_MAC_RX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RD_THRSH)
244 1.2 simonb #define G_MAC_RX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RD_THRSH,M_MAC_RX_RD_THRSH)
245 1.2 simonb
246 1.2 simonb #define S_MAC_RX_RL_THRSH _SB_MAKE64(40)
247 1.2 simonb #define M_MAC_RX_RL_THRSH _SB_MAKEMASK(6,S_MAC_RX_RL_THRSH)
248 1.2 simonb #define V_MAC_RX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RL_THRSH)
249 1.2 simonb #define G_MAC_RX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RL_THRSH,M_MAC_RX_RL_THRSH)
250 1.2 simonb
251 1.2 simonb #define S_MAC_ENC_FC_THRSH _SB_MAKE64(56) /* PASS2 */
252 1.2 simonb #define M_MAC_ENC_FC_THRSH _SB_MAKEMASK(6,S_MAC_ENC_FC_THRSH) /* PASS2 */
253 1.2 simonb #define V_MAC_ENC_FC_THRSH(x) _SB_MAKEVALUE(x,S_MAC_ENC_FC_THRSH) /* PASS2 */
254 1.2 simonb #define G_MAC_ENC_FC_THRSH(x) _SB_GETVALUE(x,S_MAC_ENC_FC_THRSH,M_MAC_ENC_FC_THRSH) /* PASS2 */
255 1.1 simonb
256 1.1 simonb /*
257 1.1 simonb * MAC Frame Configuration Registers (Table 9-15)
258 1.1 simonb * Register: MAC_FRAME_CFG_0
259 1.1 simonb * Register: MAC_FRAME_CFG_1
260 1.1 simonb * Register: MAC_FRAME_CFG_2
261 1.1 simonb */
262 1.1 simonb
263 1.2 simonb #define S_MAC_IFG_RX _SB_MAKE64(0)
264 1.2 simonb #define M_MAC_IFG_RX _SB_MAKEMASK(6,S_MAC_IFG_RX)
265 1.2 simonb #define V_MAC_IFG_RX(x) _SB_MAKEVALUE(x,S_MAC_IFG_RX)
266 1.2 simonb #define G_MAC_IFG_RX(x) _SB_GETVALUE(x,S_MAC_IFG_RX,M_MAC_IFG_RX)
267 1.2 simonb
268 1.2 simonb #define S_MAC_IFG_TX _SB_MAKE64(6)
269 1.2 simonb #define M_MAC_IFG_TX _SB_MAKEMASK(6,S_MAC_IFG_TX)
270 1.2 simonb #define V_MAC_IFG_TX(x) _SB_MAKEVALUE(x,S_MAC_IFG_TX)
271 1.2 simonb #define G_MAC_IFG_TX(x) _SB_GETVALUE(x,S_MAC_IFG_TX,M_MAC_IFG_TX)
272 1.2 simonb
273 1.2 simonb #define S_MAC_IFG_THRSH _SB_MAKE64(12)
274 1.2 simonb #define M_MAC_IFG_THRSH _SB_MAKEMASK(6,S_MAC_IFG_THRSH)
275 1.2 simonb #define V_MAC_IFG_THRSH(x) _SB_MAKEVALUE(x,S_MAC_IFG_THRSH)
276 1.2 simonb #define G_MAC_IFG_THRSH(x) _SB_GETVALUE(x,S_MAC_IFG_THRSH,M_MAC_IFG_THRSH)
277 1.2 simonb
278 1.2 simonb #define S_MAC_BACKOFF_SEL _SB_MAKE64(18)
279 1.2 simonb #define M_MAC_BACKOFF_SEL _SB_MAKEMASK(4,S_MAC_BACKOFF_SEL)
280 1.2 simonb #define V_MAC_BACKOFF_SEL(x) _SB_MAKEVALUE(x,S_MAC_BACKOFF_SEL)
281 1.2 simonb #define G_MAC_BACKOFF_SEL(x) _SB_GETVALUE(x,S_MAC_BACKOFF_SEL,M_MAC_BACKOFF_SEL)
282 1.2 simonb
283 1.2 simonb #define S_MAC_LFSR_SEED _SB_MAKE64(22)
284 1.2 simonb #define M_MAC_LFSR_SEED _SB_MAKEMASK(8,S_MAC_LFSR_SEED)
285 1.2 simonb #define V_MAC_LFSR_SEED(x) _SB_MAKEVALUE(x,S_MAC_LFSR_SEED)
286 1.2 simonb #define G_MAC_LFSR_SEED(x) _SB_GETVALUE(x,S_MAC_LFSR_SEED,M_MAC_LFSR_SEED)
287 1.2 simonb
288 1.2 simonb #define S_MAC_SLOT_SIZE _SB_MAKE64(30)
289 1.2 simonb #define M_MAC_SLOT_SIZE _SB_MAKEMASK(10,S_MAC_SLOT_SIZE)
290 1.2 simonb #define V_MAC_SLOT_SIZE(x) _SB_MAKEVALUE(x,S_MAC_SLOT_SIZE)
291 1.2 simonb #define G_MAC_SLOT_SIZE(x) _SB_GETVALUE(x,S_MAC_SLOT_SIZE,M_MAC_SLOT_SIZE)
292 1.2 simonb
293 1.2 simonb #define S_MAC_MIN_FRAMESZ _SB_MAKE64(40)
294 1.2 simonb #define M_MAC_MIN_FRAMESZ _SB_MAKEMASK(8,S_MAC_MIN_FRAMESZ)
295 1.2 simonb #define V_MAC_MIN_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MIN_FRAMESZ)
296 1.2 simonb #define G_MAC_MIN_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MIN_FRAMESZ,M_MAC_MIN_FRAMESZ)
297 1.2 simonb
298 1.2 simonb #define S_MAC_MAX_FRAMESZ _SB_MAKE64(48)
299 1.2 simonb #define M_MAC_MAX_FRAMESZ _SB_MAKEMASK(16,S_MAC_MAX_FRAMESZ)
300 1.2 simonb #define V_MAC_MAX_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MAX_FRAMESZ)
301 1.2 simonb #define G_MAC_MAX_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MAX_FRAMESZ,M_MAC_MAX_FRAMESZ)
302 1.1 simonb
303 1.1 simonb /*
304 1.1 simonb * These constants are used to configure the fields within the Frame
305 1.2 simonb * Configuration Register.
306 1.1 simonb */
307 1.1 simonb
308 1.2 simonb #define K_MAC_IFG_RX_10 _SB_MAKE64(0) /* See table 176, not used */
309 1.2 simonb #define K_MAC_IFG_RX_100 _SB_MAKE64(0)
310 1.2 simonb #define K_MAC_IFG_RX_1000 _SB_MAKE64(0)
311 1.1 simonb
312 1.2 simonb #define K_MAC_IFG_TX_10 _SB_MAKE64(20)
313 1.2 simonb #define K_MAC_IFG_TX_100 _SB_MAKE64(20)
314 1.2 simonb #define K_MAC_IFG_TX_1000 _SB_MAKE64(8)
315 1.1 simonb
316 1.2 simonb #define K_MAC_IFG_THRSH_10 _SB_MAKE64(4)
317 1.2 simonb #define K_MAC_IFG_THRSH_100 _SB_MAKE64(4)
318 1.2 simonb #define K_MAC_IFG_THRSH_1000 _SB_MAKE64(0)
319 1.1 simonb
320 1.2 simonb #define K_MAC_SLOT_SIZE_10 _SB_MAKE64(0)
321 1.2 simonb #define K_MAC_SLOT_SIZE_100 _SB_MAKE64(0)
322 1.2 simonb #define K_MAC_SLOT_SIZE_1000 _SB_MAKE64(0)
323 1.1 simonb
324 1.2 simonb #define V_MAC_IFG_RX_10 V_MAC_IFG_RX(K_MAC_IFG_RX_10)
325 1.2 simonb #define V_MAC_IFG_RX_100 V_MAC_IFG_RX(K_MAC_IFG_RX_100)
326 1.2 simonb #define V_MAC_IFG_RX_1000 V_MAC_IFG_RX(K_MAC_IFG_RX_1000)
327 1.1 simonb
328 1.2 simonb #define V_MAC_IFG_TX_10 V_MAC_IFG_TX(K_MAC_IFG_TX_10)
329 1.2 simonb #define V_MAC_IFG_TX_100 V_MAC_IFG_TX(K_MAC_IFG_TX_100)
330 1.2 simonb #define V_MAC_IFG_TX_1000 V_MAC_IFG_TX(K_MAC_IFG_TX_1000)
331 1.1 simonb
332 1.2 simonb #define V_MAC_IFG_THRSH_10 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_10)
333 1.2 simonb #define V_MAC_IFG_THRSH_100 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_100)
334 1.2 simonb #define V_MAC_IFG_THRSH_1000 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_1000)
335 1.1 simonb
336 1.2 simonb #define V_MAC_SLOT_SIZE_10 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_10)
337 1.2 simonb #define V_MAC_SLOT_SIZE_100 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_100)
338 1.2 simonb #define V_MAC_SLOT_SIZE_1000 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_1000)
339 1.1 simonb
340 1.2 simonb #define K_MAC_MIN_FRAMESZ_DEFAULT _SB_MAKE64(64)
341 1.2 simonb #define K_MAC_MAX_FRAMESZ_DEFAULT _SB_MAKE64(1518)
342 1.2 simonb #define K_MAC_MAX_FRAMESZ_JUMBO _SB_MAKE64(9216)
343 1.1 simonb
344 1.2 simonb #define V_MAC_MIN_FRAMESZ_DEFAULT V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_DEFAULT)
345 1.2 simonb #define V_MAC_MAX_FRAMESZ_DEFAULT V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_DEFAULT)
346 1.2 simonb #define V_MAC_MAX_FRAMESZ_JUMBO V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_JUMBO)
347 1.1 simonb
348 1.1 simonb /*
349 1.1 simonb * MAC VLAN Tag Registers (Table 9-16)
350 1.1 simonb * Register: MAC_VLANTAG_0
351 1.1 simonb * Register: MAC_VLANTAG_1
352 1.1 simonb * Register: MAC_VLANTAG_2
353 1.1 simonb */
354 1.1 simonb
355 1.1 simonb /* No bit fields: lower 32 bits of register are the tags */
356 1.1 simonb
357 1.1 simonb /*
358 1.1 simonb * MAC Status Registers (Table 9-17)
359 1.1 simonb * Also used for the MAC Interrupt Mask Register (Table 9-18)
360 1.1 simonb * Register: MAC_STATUS_0
361 1.1 simonb * Register: MAC_STATUS_1
362 1.1 simonb * Register: MAC_STATUS_2
363 1.1 simonb * Register: MAC_INT_MASK_0
364 1.1 simonb * Register: MAC_INT_MASK_1
365 1.1 simonb * Register: MAC_INT_MASK_2
366 1.1 simonb */
367 1.1 simonb
368 1.2 simonb /*
369 1.1 simonb * Use these constants to shift the appropriate channel
370 1.1 simonb * into the CH0 position so the same tests can be used
371 1.1 simonb * on each channel.
372 1.1 simonb */
373 1.1 simonb
374 1.2 simonb #define S_MAC_RX_CH0 _SB_MAKE64(0)
375 1.2 simonb #define S_MAC_RX_CH1 _SB_MAKE64(8)
376 1.2 simonb #define S_MAC_TX_CH0 _SB_MAKE64(16)
377 1.2 simonb #define S_MAC_TX_CH1 _SB_MAKE64(24)
378 1.1 simonb
379 1.2 simonb #define S_MAC_TXCHANNELS _SB_MAKE64(16) /* this is 1st TX chan */
380 1.2 simonb #define S_MAC_CHANWIDTH _SB_MAKE64(8) /* bits between channels */
381 1.1 simonb
382 1.1 simonb /*
383 1.1 simonb * These are the same as RX channel 0. The idea here
384 1.1 simonb * is that you'll use one of the "S_" things above
385 1.1 simonb * and pass just the six bits to a DMA-channel-specific ISR
386 1.1 simonb */
387 1.2 simonb #define M_MAC_INT_CHANNEL _SB_MAKEMASK(8,0)
388 1.2 simonb #define M_MAC_INT_EOP_COUNT _SB_MAKEMASK1(0)
389 1.2 simonb #define M_MAC_INT_EOP_TIMER _SB_MAKEMASK1(1)
390 1.2 simonb #define M_MAC_INT_EOP_SEEN _SB_MAKEMASK1(2)
391 1.2 simonb #define M_MAC_INT_HWM _SB_MAKEMASK1(3)
392 1.2 simonb #define M_MAC_INT_LWM _SB_MAKEMASK1(4)
393 1.2 simonb #define M_MAC_INT_DSCR _SB_MAKEMASK1(5)
394 1.2 simonb #define M_MAC_INT_ERR _SB_MAKEMASK1(6)
395 1.2 simonb #define M_MAC_INT_DZERO _SB_MAKEMASK1(7) /* only for TX channels */
396 1.2 simonb
397 1.2 simonb
398 1.2 simonb #define M_MAC_RX_UNDRFL _SB_MAKEMASK1(40)
399 1.2 simonb #define M_MAC_RX_OVRFL _SB_MAKEMASK1(41)
400 1.2 simonb #define M_MAC_TX_UNDRFL _SB_MAKEMASK1(42)
401 1.2 simonb #define M_MAC_TX_OVRFL _SB_MAKEMASK1(43)
402 1.2 simonb #define M_MAC_LTCOL_ERR _SB_MAKEMASK1(44)
403 1.2 simonb #define M_MAC_EXCOL_ERR _SB_MAKEMASK1(45)
404 1.2 simonb #define M_MAC_CNTR_OVRFL_ERR _SB_MAKEMASK1(46)
405 1.2 simonb #define M_MAC_SPLIT_EN _SB_MAKEMASK1(47) /* interrupt mask only */ /* PASS2 */
406 1.2 simonb
407 1.2 simonb #define S_MAC_COUNTER_ADDR _SB_MAKE64(47)
408 1.2 simonb #define M_MAC_COUNTER_ADDR _SB_MAKEMASK(5,S_MAC_COUNTER_ADDR)
409 1.2 simonb #define V_MAC_COUNTER_ADDR(x) _SB_MAKEVALUE(x,S_MAC_COUNTER_ADDR)
410 1.2 simonb #define G_MAC_COUNTER_ADDR(x) _SB_GETVALUE(x,S_MAC_COUNTER_ADDR,M_MAC_COUNTER_ADDR)
411 1.1 simonb
412 1.1 simonb /*
413 1.1 simonb * MAC Fifo Pointer Registers (Table 9-19) [Debug register]
414 1.1 simonb * Register: MAC_FIFO_PTRS_0
415 1.1 simonb * Register: MAC_FIFO_PTRS_1
416 1.1 simonb * Register: MAC_FIFO_PTRS_2
417 1.1 simonb */
418 1.1 simonb
419 1.2 simonb #define S_MAC_TX_WRPTR _SB_MAKE64(0)
420 1.2 simonb #define M_MAC_TX_WRPTR _SB_MAKEMASK(6,S_MAC_TX_WRPTR)
421 1.2 simonb #define V_MAC_TX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_WRPTR)
422 1.2 simonb #define G_MAC_TX_WRPTR(x) _SB_GETVALUE(x,S_MAC_TX_WRPTR,M_MAC_TX_WRPTR)
423 1.2 simonb
424 1.2 simonb #define S_MAC_TX_RDPTR _SB_MAKE64(8)
425 1.2 simonb #define M_MAC_TX_RDPTR _SB_MAKEMASK(6,S_MAC_TX_RDPTR)
426 1.2 simonb #define V_MAC_TX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_RDPTR)
427 1.2 simonb #define G_MAC_TX_RDPTR(x) _SB_GETVALUE(x,S_MAC_TX_RDPTR,M_MAC_TX_RDPTR)
428 1.2 simonb
429 1.2 simonb #define S_MAC_RX_WRPTR _SB_MAKE64(16)
430 1.2 simonb #define M_MAC_RX_WRPTR _SB_MAKEMASK(6,S_MAC_RX_WRPTR)
431 1.2 simonb #define V_MAC_RX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_WRPTR)
432 1.2 simonb #define G_MAC_RX_WRPTR(x) _SB_GETVALUE(x,S_MAC_RX_WRPTR,M_MAC_TX_WRPTR)
433 1.2 simonb
434 1.2 simonb #define S_MAC_RX_RDPTR _SB_MAKE64(24)
435 1.2 simonb #define M_MAC_RX_RDPTR _SB_MAKEMASK(6,S_MAC_RX_RDPTR)
436 1.2 simonb #define V_MAC_RX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_RDPTR)
437 1.2 simonb #define G_MAC_RX_RDPTR(x) _SB_GETVALUE(x,S_MAC_RX_RDPTR,M_MAC_TX_RDPTR)
438 1.1 simonb
439 1.1 simonb /*
440 1.1 simonb * MAC Fifo End Of Packet Count Registers (Table 9-20) [Debug register]
441 1.1 simonb * Register: MAC_EOPCNT_0
442 1.1 simonb * Register: MAC_EOPCNT_1
443 1.1 simonb * Register: MAC_EOPCNT_2
444 1.1 simonb */
445 1.1 simonb
446 1.2 simonb #define S_MAC_TX_EOP_COUNTER _SB_MAKE64(0)
447 1.2 simonb #define M_MAC_TX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_TX_EOP_COUNTER)
448 1.2 simonb #define V_MAC_TX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_TX_EOP_COUNTER)
449 1.2 simonb #define G_MAC_TX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_TX_EOP_COUNTER,M_MAC_TX_EOP_COUNTER)
450 1.2 simonb
451 1.2 simonb #define S_MAC_RX_EOP_COUNTER _SB_MAKE64(8)
452 1.2 simonb #define M_MAC_RX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_RX_EOP_COUNTER)
453 1.2 simonb #define V_MAC_RX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_RX_EOP_COUNTER)
454 1.2 simonb #define G_MAC_RX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_RX_EOP_COUNTER,M_MAC_RX_EOP_COUNTER)
455 1.1 simonb
456 1.1 simonb /*
457 1.1 simonb * MAC Recieve Address Filter Exact Match Registers (Table 9-21)
458 1.1 simonb * Registers: MAC_ADDR0_0 through MAC_ADDR7_0
459 1.1 simonb * Registers: MAC_ADDR0_1 through MAC_ADDR7_1
460 1.1 simonb * Registers: MAC_ADDR0_2 through MAC_ADDR7_2
461 1.1 simonb */
462 1.1 simonb
463 1.1 simonb /* No bitfields */
464 1.1 simonb
465 1.1 simonb /*
466 1.1 simonb * MAC Recieve Address Filter Hash Match Registers (Table 9-22)
467 1.1 simonb * Registers: MAC_HASH0_0 through MAC_HASH7_0
468 1.1 simonb * Registers: MAC_HASH0_1 through MAC_HASH7_1
469 1.1 simonb * Registers: MAC_HASH0_2 through MAC_HASH7_2
470 1.1 simonb */
471 1.1 simonb
472 1.1 simonb /* No bitfields */
473 1.1 simonb
474 1.1 simonb /*
475 1.1 simonb * MAC Transmit Source Address Registers (Table 9-23)
476 1.1 simonb * Register: MAC_ETHERNET_ADDR_0
477 1.1 simonb * Register: MAC_ETHERNET_ADDR_1
478 1.1 simonb * Register: MAC_ETHERNET_ADDR_2
479 1.1 simonb */
480 1.1 simonb
481 1.1 simonb /* No bitfields */
482 1.1 simonb
483 1.1 simonb /*
484 1.1 simonb * MAC Packet Type Configuration Register
485 1.1 simonb * Register: MAC_TYPE_CFG_0
486 1.1 simonb * Register: MAC_TYPE_CFG_1
487 1.1 simonb * Register: MAC_TYPE_CFG_2
488 1.1 simonb */
489 1.1 simonb
490 1.2 simonb #define S_TYPECFG_TYPESIZE _SB_MAKE64(16)
491 1.1 simonb
492 1.2 simonb #define S_TYPECFG_TYPE0 _SB_MAKE64(0)
493 1.2 simonb #define M_TYPECFG_TYPE0 _SB_MAKEMASK(16,S_TYPECFG_TYPE0)
494 1.2 simonb #define V_TYPECFG_TYPE0(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE0)
495 1.2 simonb #define G_TYPECFG_TYPE0(x) _SB_GETVALUE(x,S_TYPECFG_TYPE0,M_TYPECFG_TYPE0)
496 1.2 simonb
497 1.2 simonb #define S_TYPECFG_TYPE1 _SB_MAKE64(0)
498 1.2 simonb #define M_TYPECFG_TYPE1 _SB_MAKEMASK(16,S_TYPECFG_TYPE1)
499 1.2 simonb #define V_TYPECFG_TYPE1(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE1)
500 1.2 simonb #define G_TYPECFG_TYPE1(x) _SB_GETVALUE(x,S_TYPECFG_TYPE1,M_TYPECFG_TYPE1)
501 1.2 simonb
502 1.2 simonb #define S_TYPECFG_TYPE2 _SB_MAKE64(0)
503 1.2 simonb #define M_TYPECFG_TYPE2 _SB_MAKEMASK(16,S_TYPECFG_TYPE2)
504 1.2 simonb #define V_TYPECFG_TYPE2(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE2)
505 1.2 simonb #define G_TYPECFG_TYPE2(x) _SB_GETVALUE(x,S_TYPECFG_TYPE2,M_TYPECFG_TYPE2)
506 1.2 simonb
507 1.2 simonb #define S_TYPECFG_TYPE3 _SB_MAKE64(0)
508 1.2 simonb #define M_TYPECFG_TYPE3 _SB_MAKEMASK(16,S_TYPECFG_TYPE3)
509 1.2 simonb #define V_TYPECFG_TYPE3(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE3)
510 1.2 simonb #define G_TYPECFG_TYPE3(x) _SB_GETVALUE(x,S_TYPECFG_TYPE3,M_TYPECFG_TYPE3)
511 1.1 simonb
512 1.1 simonb /*
513 1.1 simonb * MAC Receive Address Filter Control Registers (Table 9-24)
514 1.1 simonb * Register: MAC_ADFILTER_CFG_0
515 1.1 simonb * Register: MAC_ADFILTER_CFG_1
516 1.1 simonb * Register: MAC_ADFILTER_CFG_2
517 1.1 simonb */
518 1.1 simonb
519 1.2 simonb #define M_MAC_ALLPKT_EN _SB_MAKEMASK1(0)
520 1.2 simonb #define M_MAC_UCAST_EN _SB_MAKEMASK1(1)
521 1.2 simonb #define M_MAC_UCAST_INV _SB_MAKEMASK1(2)
522 1.2 simonb #define M_MAC_MCAST_EN _SB_MAKEMASK1(3)
523 1.2 simonb #define M_MAC_MCAST_INV _SB_MAKEMASK1(4)
524 1.2 simonb #define M_MAC_BCAST_EN _SB_MAKEMASK1(5)
525 1.2 simonb #define M_MAC_DIRECT_INV _SB_MAKEMASK1(6)
526 1.2 simonb #define M_MAC_ALLMCAST_EN _SB_MAKEMASK1(7) /* PASS2 */
527 1.2 simonb
528 1.2 simonb #define S_MAC_IPHDR_OFFSET _SB_MAKE64(8)
529 1.2 simonb #define M_MAC_IPHDR_OFFSET _SB_MAKEMASK(8,S_MAC_IPHDR_OFFSET)
530 1.2 simonb #define V_MAC_IPHDR_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_IPHDR_OFFSET)
531 1.2 simonb #define G_MAC_IPHDR_OFFSET(x) _SB_GETVALUE(x,S_MAC_IPHDR_OFFSET,M_MAC_IPHDR_OFFSET)
532 1.1 simonb
533 1.1 simonb /*
534 1.1 simonb * MAC Receive Channel Select Registers (Table 9-25)
535 1.1 simonb */
536 1.1 simonb
537 1.1 simonb /* no bitfields */
538 1.1 simonb
539 1.1 simonb /*
540 1.1 simonb * MAC MII Management Interface Registers (Table 9-26)
541 1.1 simonb * Register: MAC_MDIO_0
542 1.1 simonb * Register: MAC_MDIO_1
543 1.1 simonb * Register: MAC_MDIO_2
544 1.1 simonb */
545 1.1 simonb
546 1.2 simonb #define S_MAC_MDC 0
547 1.2 simonb #define S_MAC_MDIO_DIR 1
548 1.2 simonb #define S_MAC_MDIO_OUT 2
549 1.2 simonb #define S_MAC_GENC 3
550 1.2 simonb #define S_MAC_MDIO_IN 4
551 1.2 simonb
552 1.2 simonb #define M_MAC_MDC _SB_MAKEMASK1(S_MAC_MDC)
553 1.2 simonb #define M_MAC_MDIO_DIR _SB_MAKEMASK1(S_MAC_MDIO_DIR)
554 1.2 simonb #define M_MAC_MDIO_DIR_INPUT _SB_MAKEMASK1(S_MAC_MDIO_DIR)
555 1.2 simonb #define M_MAC_MDIO_OUT _SB_MAKEMASK1(S_MAC_MDIO_OUT)
556 1.2 simonb #define M_MAC_GENC _SB_MAKEMASK1(S_MAC_GENC)
557 1.2 simonb #define M_MAC_MDIO_IN _SB_MAKEMASK1(S_MAC_MDIO_IN)
558 1.1 simonb
559 1.1 simonb #endif
560