sb1250_mac.h revision 1.3 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.2 simonb *
4 1.1 simonb * MAC constants and macros File: sb1250_mac.h
5 1.2 simonb *
6 1.1 simonb * This module contains constants and macros for the SB1250's
7 1.1 simonb * ethernet controllers.
8 1.2 simonb *
9 1.2 simonb * SB1250 specification level: User's manual 1/02/02
10 1.2 simonb *
11 1.2 simonb * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.2 simonb *
13 1.2 simonb *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.2 simonb *
18 1.2 simonb * This software is furnished under license and may be used and
19 1.2 simonb * copied only in accordance with the following terms and
20 1.2 simonb * conditions. Subject to these conditions, you may download,
21 1.2 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.2 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.2 simonb *
25 1.2 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.2 simonb * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.2 simonb *
29 1.2 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.2 simonb * logo of Broadcom Corporation. Neither the "Broadcom
31 1.2 simonb * Corporation" name nor any trademark or logo of Broadcom
32 1.2 simonb * Corporation may be used to endorse or promote products
33 1.2 simonb * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.2 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.2 simonb * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.2 simonb * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.2 simonb * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_MAC_H
53 1.2 simonb #define _SB1250_MAC_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb /* *********************************************************************
58 1.1 simonb * Ethernet MAC Registers
59 1.1 simonb ********************************************************************* */
60 1.1 simonb
61 1.1 simonb /*
62 1.1 simonb * MAC Configuration Register (Table 9-13)
63 1.1 simonb * Register: MAC_CFG_0
64 1.1 simonb * Register: MAC_CFG_1
65 1.1 simonb * Register: MAC_CFG_2
66 1.1 simonb */
67 1.1 simonb
68 1.1 simonb
69 1.2 simonb #define M_MAC_RESERVED0 _SB_MAKEMASK1(0)
70 1.2 simonb #define M_MAC_TX_HOLD_SOP_EN _SB_MAKEMASK1(1)
71 1.2 simonb #define M_MAC_RETRY_EN _SB_MAKEMASK1(2)
72 1.2 simonb #define M_MAC_RET_DRPREQ_EN _SB_MAKEMASK1(3)
73 1.2 simonb #define M_MAC_RET_UFL_EN _SB_MAKEMASK1(4)
74 1.2 simonb #define M_MAC_BURST_EN _SB_MAKEMASK1(5)
75 1.2 simonb
76 1.2 simonb #define S_MAC_TX_PAUSE _SB_MAKE64(6)
77 1.2 simonb #define M_MAC_TX_PAUSE_CNT _SB_MAKEMASK(3,S_MAC_TX_PAUSE)
78 1.2 simonb #define V_MAC_TX_PAUSE_CNT(x) _SB_MAKEVALUE(x,S_MAC_TX_PAUSE)
79 1.2 simonb
80 1.2 simonb #define K_MAC_TX_PAUSE_CNT_512 0
81 1.2 simonb #define K_MAC_TX_PAUSE_CNT_1K 1
82 1.2 simonb #define K_MAC_TX_PAUSE_CNT_2K 2
83 1.2 simonb #define K_MAC_TX_PAUSE_CNT_4K 3
84 1.2 simonb #define K_MAC_TX_PAUSE_CNT_8K 4
85 1.2 simonb #define K_MAC_TX_PAUSE_CNT_16K 5
86 1.2 simonb #define K_MAC_TX_PAUSE_CNT_32K 6
87 1.2 simonb #define K_MAC_TX_PAUSE_CNT_64K 7
88 1.2 simonb
89 1.2 simonb #define V_MAC_TX_PAUSE_CNT_512 V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_512)
90 1.2 simonb #define V_MAC_TX_PAUSE_CNT_1K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_1K)
91 1.2 simonb #define V_MAC_TX_PAUSE_CNT_2K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_2K)
92 1.2 simonb #define V_MAC_TX_PAUSE_CNT_4K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_4K)
93 1.2 simonb #define V_MAC_TX_PAUSE_CNT_8K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_8K)
94 1.2 simonb #define V_MAC_TX_PAUSE_CNT_16K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_16K)
95 1.2 simonb #define V_MAC_TX_PAUSE_CNT_32K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_32K)
96 1.2 simonb #define V_MAC_TX_PAUSE_CNT_64K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_64K)
97 1.2 simonb
98 1.2 simonb #define M_MAC_RESERVED1 _SB_MAKEMASK(8,9)
99 1.2 simonb
100 1.2 simonb #define M_MAC_AP_STAT_EN _SB_MAKEMASK1(17)
101 1.2 simonb #define M_MAC_RESERVED2 _SB_MAKEMASK1(18)
102 1.2 simonb #define M_MAC_DRP_ERRPKT_EN _SB_MAKEMASK1(19)
103 1.2 simonb #define M_MAC_DRP_FCSERRPKT_EN _SB_MAKEMASK1(20)
104 1.2 simonb #define M_MAC_DRP_CODEERRPKT_EN _SB_MAKEMASK1(21)
105 1.2 simonb #define M_MAC_DRP_DRBLERRPKT_EN _SB_MAKEMASK1(22)
106 1.2 simonb #define M_MAC_DRP_RNTPKT_EN _SB_MAKEMASK1(23)
107 1.2 simonb #define M_MAC_DRP_OSZPKT_EN _SB_MAKEMASK1(24)
108 1.2 simonb #define M_MAC_DRP_LENERRPKT_EN _SB_MAKEMASK1(25)
109 1.2 simonb
110 1.2 simonb #define M_MAC_RESERVED3 _SB_MAKEMASK(6,26)
111 1.2 simonb
112 1.2 simonb #define M_MAC_BYPASS_SEL _SB_MAKEMASK1(32)
113 1.2 simonb #define M_MAC_HDX_EN _SB_MAKEMASK1(33)
114 1.2 simonb
115 1.2 simonb #define S_MAC_SPEED_SEL _SB_MAKE64(34)
116 1.2 simonb #define M_MAC_SPEED_SEL _SB_MAKEMASK(2,S_MAC_SPEED_SEL)
117 1.2 simonb #define V_MAC_SPEED_SEL(x) _SB_MAKEVALUE(x,S_MAC_SPEED_SEL)
118 1.2 simonb #define G_MAC_SPEED_SEL(x) _SB_GETVALUE(x,S_MAC_SPEED_SEL,M_MAC_SPEED_SEL)
119 1.2 simonb
120 1.2 simonb #define K_MAC_SPEED_SEL_10MBPS 0
121 1.2 simonb #define K_MAC_SPEED_SEL_100MBPS 1
122 1.2 simonb #define K_MAC_SPEED_SEL_1000MBPS 2
123 1.2 simonb #define K_MAC_SPEED_SEL_RESERVED 3
124 1.2 simonb
125 1.2 simonb #define V_MAC_SPEED_SEL_10MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_10MBPS)
126 1.2 simonb #define V_MAC_SPEED_SEL_100MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_100MBPS)
127 1.2 simonb #define V_MAC_SPEED_SEL_1000MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_1000MBPS)
128 1.2 simonb #define V_MAC_SPEED_SEL_RESERVED V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_RESERVED)
129 1.2 simonb
130 1.2 simonb #define M_MAC_TX_CLK_EDGE_SEL _SB_MAKEMASK1(36)
131 1.2 simonb #define M_MAC_LOOPBACK_SEL _SB_MAKEMASK1(37)
132 1.2 simonb #define M_MAC_FAST_SYNC _SB_MAKEMASK1(38)
133 1.2 simonb #define M_MAC_SS_EN _SB_MAKEMASK1(39)
134 1.2 simonb
135 1.2 simonb #define S_MAC_BYPASS_CFG _SB_MAKE64(40)
136 1.2 simonb #define M_MAC_BYPASS_CFG _SB_MAKEMASK(2,S_MAC_BYPASS_CFG)
137 1.2 simonb #define V_MAC_BYPASS_CFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_CFG)
138 1.2 simonb #define G_MAC_BYPASS_CFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_CFG,M_MAC_BYPASS_CFG)
139 1.2 simonb
140 1.2 simonb #define K_MAC_BYPASS_GMII 0
141 1.2 simonb #define K_MAC_BYPASS_ENCODED 1
142 1.2 simonb #define K_MAC_BYPASS_SOP 2
143 1.2 simonb #define K_MAC_BYPASS_EOP 3
144 1.2 simonb
145 1.2 simonb #define M_MAC_BYPASS_16 _SB_MAKEMASK1(42)
146 1.2 simonb #define M_MAC_BYPASS_FCS_CHK _SB_MAKEMASK1(43)
147 1.2 simonb
148 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
149 1.3 cgd #define M_MAC_RX_CH_SEL_MSB _SB_MAKEMASK1(44)
150 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
151 1.3 cgd
152 1.3 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
153 1.3 cgd #define M_MAC_SPLIT_CH_SEL _SB_MAKEMASK1(45)
154 1.3 cgd #endif /* 112x PASS1 */
155 1.2 simonb
156 1.2 simonb #define S_MAC_BYPASS_IFG _SB_MAKE64(46)
157 1.2 simonb #define M_MAC_BYPASS_IFG _SB_MAKEMASK(8,S_MAC_BYPASS_IFG)
158 1.2 simonb #define V_MAC_BYPASS_IFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_IFG)
159 1.2 simonb #define G_MAC_BYPASS_IFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_IFG,M_MAC_BYPASS_IFG)
160 1.2 simonb
161 1.2 simonb #define K_MAC_FC_CMD_DISABLED 0
162 1.2 simonb #define K_MAC_FC_CMD_ENABLED 1
163 1.2 simonb #define K_MAC_FC_CMD_ENAB_FALSECARR 2
164 1.2 simonb
165 1.2 simonb #define V_MAC_FC_CMD_DISABLED V_MAC_FC_CMD(K_MAC_FC_CMD_DISABLED)
166 1.2 simonb #define V_MAC_FC_CMD_ENABLED V_MAC_FC_CMD(K_MAC_FC_CMD_ENABLED)
167 1.2 simonb #define V_MAC_FC_CMD_ENAB_FALSECARR V_MAC_FC_CMD(K_MAC_FC_CMD_ENAB_FALSECARR)
168 1.2 simonb
169 1.2 simonb #define M_MAC_FC_SEL _SB_MAKEMASK1(54)
170 1.2 simonb
171 1.2 simonb #define S_MAC_FC_CMD _SB_MAKE64(55)
172 1.2 simonb #define M_MAC_FC_CMD _SB_MAKEMASK(2,S_MAC_FC_CMD)
173 1.2 simonb #define V_MAC_FC_CMD(x) _SB_MAKEVALUE(x,S_MAC_FC_CMD)
174 1.2 simonb #define G_MAC_FC_CMD(x) _SB_GETVALUE(x,S_MAC_FC_CMD,M_MAC_FC_CMD)
175 1.2 simonb
176 1.2 simonb #define S_MAC_RX_CH_SEL _SB_MAKE64(57)
177 1.2 simonb #define M_MAC_RX_CH_SEL _SB_MAKEMASK(7,S_MAC_RX_CH_SEL)
178 1.2 simonb #define V_MAC_RX_CH_SEL(x) _SB_MAKEVALUE(x,S_MAC_RX_CH_SEL)
179 1.2 simonb #define G_MAC_RX_CH_SEL(x) _SB_GETVALUE(x,S_MAC_RX_CH_SEL,M_MAC_RX_CH_SEL)
180 1.1 simonb
181 1.1 simonb
182 1.1 simonb /*
183 1.1 simonb * MAC Enable Registers
184 1.1 simonb * Register: MAC_ENABLE_0
185 1.1 simonb * Register: MAC_ENABLE_1
186 1.1 simonb * Register: MAC_ENABLE_2
187 1.1 simonb */
188 1.1 simonb
189 1.2 simonb #define M_MAC_RXDMA_EN0 _SB_MAKEMASK1(0)
190 1.2 simonb #define M_MAC_RXDMA_EN1 _SB_MAKEMASK1(1)
191 1.2 simonb #define M_MAC_TXDMA_EN0 _SB_MAKEMASK1(4)
192 1.2 simonb #define M_MAC_TXDMA_EN1 _SB_MAKEMASK1(5)
193 1.2 simonb
194 1.2 simonb #define M_MAC_PORT_RESET _SB_MAKEMASK1(8)
195 1.2 simonb
196 1.2 simonb #define M_MAC_RX_ENABLE _SB_MAKEMASK1(10)
197 1.2 simonb #define M_MAC_TX_ENABLE _SB_MAKEMASK1(11)
198 1.2 simonb #define M_MAC_BYP_RX_ENABLE _SB_MAKEMASK1(12)
199 1.2 simonb #define M_MAC_BYP_TX_ENABLE _SB_MAKEMASK1(13)
200 1.1 simonb
201 1.1 simonb /*
202 1.1 simonb * MAC DMA Control Register
203 1.1 simonb * Register: MAC_TXD_CTL_0
204 1.1 simonb * Register: MAC_TXD_CTL_1
205 1.1 simonb * Register: MAC_TXD_CTL_2
206 1.1 simonb */
207 1.1 simonb
208 1.2 simonb #define S_MAC_TXD_WEIGHT0 _SB_MAKE64(0)
209 1.2 simonb #define M_MAC_TXD_WEIGHT0 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT0)
210 1.2 simonb #define V_MAC_TXD_WEIGHT0(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT0)
211 1.2 simonb #define G_MAC_TXD_WEIGHT0(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT0,M_MAC_TXD_WEIGHT0)
212 1.2 simonb
213 1.2 simonb #define S_MAC_TXD_WEIGHT1 _SB_MAKE64(4)
214 1.2 simonb #define M_MAC_TXD_WEIGHT1 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT1)
215 1.2 simonb #define V_MAC_TXD_WEIGHT1(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT1)
216 1.2 simonb #define G_MAC_TXD_WEIGHT1(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT1,M_MAC_TXD_WEIGHT1)
217 1.1 simonb
218 1.1 simonb /*
219 1.1 simonb * MAC Fifo Threshhold registers (Table 9-14)
220 1.1 simonb * Register: MAC_THRSH_CFG_0
221 1.1 simonb * Register: MAC_THRSH_CFG_1
222 1.1 simonb * Register: MAC_THRSH_CFG_2
223 1.1 simonb */
224 1.1 simonb
225 1.2 simonb #define S_MAC_TX_WR_THRSH _SB_MAKE64(0)
226 1.3 cgd #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1)
227 1.3 cgd /* XXX: Can't enable, as it has the same name as a pass2+ define below. */
228 1.3 cgd /* #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(6,S_MAC_TX_WR_THRSH) */
229 1.3 cgd #endif /* up to 1250 PASS1 */
230 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
231 1.3 cgd #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(7,S_MAC_TX_WR_THRSH)
232 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
233 1.2 simonb #define V_MAC_TX_WR_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_WR_THRSH)
234 1.2 simonb #define G_MAC_TX_WR_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_WR_THRSH,M_MAC_TX_WR_THRSH)
235 1.2 simonb
236 1.2 simonb #define S_MAC_TX_RD_THRSH _SB_MAKE64(8)
237 1.3 cgd #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1)
238 1.3 cgd /* XXX: Can't enable, as it has the same name as a pass2+ define below. */
239 1.3 cgd /* #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(6,S_MAC_TX_RD_THRSH) */
240 1.3 cgd #endif /* up to 1250 PASS1 */
241 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
242 1.3 cgd #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(7,S_MAC_TX_RD_THRSH)
243 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
244 1.2 simonb #define V_MAC_TX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RD_THRSH)
245 1.2 simonb #define G_MAC_TX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RD_THRSH,M_MAC_TX_RD_THRSH)
246 1.2 simonb
247 1.2 simonb #define S_MAC_TX_RL_THRSH _SB_MAKE64(16)
248 1.2 simonb #define M_MAC_TX_RL_THRSH _SB_MAKEMASK(4,S_MAC_TX_RL_THRSH)
249 1.2 simonb #define V_MAC_TX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RL_THRSH)
250 1.2 simonb #define G_MAC_TX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RL_THRSH,M_MAC_TX_RL_THRSH)
251 1.2 simonb
252 1.2 simonb #define S_MAC_RX_PL_THRSH _SB_MAKE64(24)
253 1.2 simonb #define M_MAC_RX_PL_THRSH _SB_MAKEMASK(6,S_MAC_RX_PL_THRSH)
254 1.2 simonb #define V_MAC_RX_PL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_PL_THRSH)
255 1.2 simonb #define G_MAC_RX_PL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_PL_THRSH,M_MAC_RX_PL_THRSH)
256 1.2 simonb
257 1.2 simonb #define S_MAC_RX_RD_THRSH _SB_MAKE64(32)
258 1.2 simonb #define M_MAC_RX_RD_THRSH _SB_MAKEMASK(6,S_MAC_RX_RD_THRSH)
259 1.2 simonb #define V_MAC_RX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RD_THRSH)
260 1.2 simonb #define G_MAC_RX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RD_THRSH,M_MAC_RX_RD_THRSH)
261 1.2 simonb
262 1.2 simonb #define S_MAC_RX_RL_THRSH _SB_MAKE64(40)
263 1.2 simonb #define M_MAC_RX_RL_THRSH _SB_MAKEMASK(6,S_MAC_RX_RL_THRSH)
264 1.2 simonb #define V_MAC_RX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RL_THRSH)
265 1.2 simonb #define G_MAC_RX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RL_THRSH,M_MAC_RX_RL_THRSH)
266 1.2 simonb
267 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
268 1.3 cgd #define S_MAC_ENC_FC_THRSH _SB_MAKE64(56)
269 1.3 cgd #define M_MAC_ENC_FC_THRSH _SB_MAKEMASK(6,S_MAC_ENC_FC_THRSH)
270 1.3 cgd #define V_MAC_ENC_FC_THRSH(x) _SB_MAKEVALUE(x,S_MAC_ENC_FC_THRSH)
271 1.3 cgd #define G_MAC_ENC_FC_THRSH(x) _SB_GETVALUE(x,S_MAC_ENC_FC_THRSH,M_MAC_ENC_FC_THRSH)
272 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
273 1.1 simonb
274 1.1 simonb /*
275 1.1 simonb * MAC Frame Configuration Registers (Table 9-15)
276 1.1 simonb * Register: MAC_FRAME_CFG_0
277 1.1 simonb * Register: MAC_FRAME_CFG_1
278 1.1 simonb * Register: MAC_FRAME_CFG_2
279 1.1 simonb */
280 1.1 simonb
281 1.3 cgd /* XXXCGD: ??? Unused in pass2? */
282 1.2 simonb #define S_MAC_IFG_RX _SB_MAKE64(0)
283 1.2 simonb #define M_MAC_IFG_RX _SB_MAKEMASK(6,S_MAC_IFG_RX)
284 1.2 simonb #define V_MAC_IFG_RX(x) _SB_MAKEVALUE(x,S_MAC_IFG_RX)
285 1.2 simonb #define G_MAC_IFG_RX(x) _SB_GETVALUE(x,S_MAC_IFG_RX,M_MAC_IFG_RX)
286 1.2 simonb
287 1.3 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
288 1.3 cgd #define S_MAC_PRE_LEN _SB_MAKE64(0)
289 1.3 cgd #define M_MAC_PRE_LEN _SB_MAKEMASK(6,S_MAC_PRE_LEN)
290 1.3 cgd #define V_MAC_PRE_LEN(x) _SB_MAKEVALUE(x,S_MAC_PRE_LEN)
291 1.3 cgd #define G_MAC_PRE_LEN(x) _SB_GETVALUE(x,S_MAC_PRE_LEN,M_MAC_PRE_LEN)
292 1.3 cgd #endif /* 112x PASS1 */
293 1.3 cgd
294 1.2 simonb #define S_MAC_IFG_TX _SB_MAKE64(6)
295 1.2 simonb #define M_MAC_IFG_TX _SB_MAKEMASK(6,S_MAC_IFG_TX)
296 1.2 simonb #define V_MAC_IFG_TX(x) _SB_MAKEVALUE(x,S_MAC_IFG_TX)
297 1.2 simonb #define G_MAC_IFG_TX(x) _SB_GETVALUE(x,S_MAC_IFG_TX,M_MAC_IFG_TX)
298 1.2 simonb
299 1.2 simonb #define S_MAC_IFG_THRSH _SB_MAKE64(12)
300 1.2 simonb #define M_MAC_IFG_THRSH _SB_MAKEMASK(6,S_MAC_IFG_THRSH)
301 1.2 simonb #define V_MAC_IFG_THRSH(x) _SB_MAKEVALUE(x,S_MAC_IFG_THRSH)
302 1.2 simonb #define G_MAC_IFG_THRSH(x) _SB_GETVALUE(x,S_MAC_IFG_THRSH,M_MAC_IFG_THRSH)
303 1.2 simonb
304 1.2 simonb #define S_MAC_BACKOFF_SEL _SB_MAKE64(18)
305 1.2 simonb #define M_MAC_BACKOFF_SEL _SB_MAKEMASK(4,S_MAC_BACKOFF_SEL)
306 1.2 simonb #define V_MAC_BACKOFF_SEL(x) _SB_MAKEVALUE(x,S_MAC_BACKOFF_SEL)
307 1.2 simonb #define G_MAC_BACKOFF_SEL(x) _SB_GETVALUE(x,S_MAC_BACKOFF_SEL,M_MAC_BACKOFF_SEL)
308 1.2 simonb
309 1.2 simonb #define S_MAC_LFSR_SEED _SB_MAKE64(22)
310 1.2 simonb #define M_MAC_LFSR_SEED _SB_MAKEMASK(8,S_MAC_LFSR_SEED)
311 1.2 simonb #define V_MAC_LFSR_SEED(x) _SB_MAKEVALUE(x,S_MAC_LFSR_SEED)
312 1.2 simonb #define G_MAC_LFSR_SEED(x) _SB_GETVALUE(x,S_MAC_LFSR_SEED,M_MAC_LFSR_SEED)
313 1.2 simonb
314 1.2 simonb #define S_MAC_SLOT_SIZE _SB_MAKE64(30)
315 1.2 simonb #define M_MAC_SLOT_SIZE _SB_MAKEMASK(10,S_MAC_SLOT_SIZE)
316 1.2 simonb #define V_MAC_SLOT_SIZE(x) _SB_MAKEVALUE(x,S_MAC_SLOT_SIZE)
317 1.2 simonb #define G_MAC_SLOT_SIZE(x) _SB_GETVALUE(x,S_MAC_SLOT_SIZE,M_MAC_SLOT_SIZE)
318 1.2 simonb
319 1.2 simonb #define S_MAC_MIN_FRAMESZ _SB_MAKE64(40)
320 1.2 simonb #define M_MAC_MIN_FRAMESZ _SB_MAKEMASK(8,S_MAC_MIN_FRAMESZ)
321 1.2 simonb #define V_MAC_MIN_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MIN_FRAMESZ)
322 1.2 simonb #define G_MAC_MIN_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MIN_FRAMESZ,M_MAC_MIN_FRAMESZ)
323 1.2 simonb
324 1.2 simonb #define S_MAC_MAX_FRAMESZ _SB_MAKE64(48)
325 1.2 simonb #define M_MAC_MAX_FRAMESZ _SB_MAKEMASK(16,S_MAC_MAX_FRAMESZ)
326 1.2 simonb #define V_MAC_MAX_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MAX_FRAMESZ)
327 1.2 simonb #define G_MAC_MAX_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MAX_FRAMESZ,M_MAC_MAX_FRAMESZ)
328 1.1 simonb
329 1.1 simonb /*
330 1.1 simonb * These constants are used to configure the fields within the Frame
331 1.2 simonb * Configuration Register.
332 1.1 simonb */
333 1.1 simonb
334 1.2 simonb #define K_MAC_IFG_RX_10 _SB_MAKE64(0) /* See table 176, not used */
335 1.2 simonb #define K_MAC_IFG_RX_100 _SB_MAKE64(0)
336 1.2 simonb #define K_MAC_IFG_RX_1000 _SB_MAKE64(0)
337 1.1 simonb
338 1.2 simonb #define K_MAC_IFG_TX_10 _SB_MAKE64(20)
339 1.2 simonb #define K_MAC_IFG_TX_100 _SB_MAKE64(20)
340 1.2 simonb #define K_MAC_IFG_TX_1000 _SB_MAKE64(8)
341 1.1 simonb
342 1.2 simonb #define K_MAC_IFG_THRSH_10 _SB_MAKE64(4)
343 1.2 simonb #define K_MAC_IFG_THRSH_100 _SB_MAKE64(4)
344 1.2 simonb #define K_MAC_IFG_THRSH_1000 _SB_MAKE64(0)
345 1.1 simonb
346 1.2 simonb #define K_MAC_SLOT_SIZE_10 _SB_MAKE64(0)
347 1.2 simonb #define K_MAC_SLOT_SIZE_100 _SB_MAKE64(0)
348 1.2 simonb #define K_MAC_SLOT_SIZE_1000 _SB_MAKE64(0)
349 1.1 simonb
350 1.2 simonb #define V_MAC_IFG_RX_10 V_MAC_IFG_RX(K_MAC_IFG_RX_10)
351 1.2 simonb #define V_MAC_IFG_RX_100 V_MAC_IFG_RX(K_MAC_IFG_RX_100)
352 1.2 simonb #define V_MAC_IFG_RX_1000 V_MAC_IFG_RX(K_MAC_IFG_RX_1000)
353 1.1 simonb
354 1.2 simonb #define V_MAC_IFG_TX_10 V_MAC_IFG_TX(K_MAC_IFG_TX_10)
355 1.2 simonb #define V_MAC_IFG_TX_100 V_MAC_IFG_TX(K_MAC_IFG_TX_100)
356 1.2 simonb #define V_MAC_IFG_TX_1000 V_MAC_IFG_TX(K_MAC_IFG_TX_1000)
357 1.1 simonb
358 1.2 simonb #define V_MAC_IFG_THRSH_10 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_10)
359 1.2 simonb #define V_MAC_IFG_THRSH_100 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_100)
360 1.2 simonb #define V_MAC_IFG_THRSH_1000 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_1000)
361 1.1 simonb
362 1.2 simonb #define V_MAC_SLOT_SIZE_10 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_10)
363 1.2 simonb #define V_MAC_SLOT_SIZE_100 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_100)
364 1.2 simonb #define V_MAC_SLOT_SIZE_1000 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_1000)
365 1.1 simonb
366 1.3 cgd #define K_MAC_MIN_FRAMESZ_FIFO _SB_MAKE64(9)
367 1.2 simonb #define K_MAC_MIN_FRAMESZ_DEFAULT _SB_MAKE64(64)
368 1.2 simonb #define K_MAC_MAX_FRAMESZ_DEFAULT _SB_MAKE64(1518)
369 1.2 simonb #define K_MAC_MAX_FRAMESZ_JUMBO _SB_MAKE64(9216)
370 1.1 simonb
371 1.3 cgd #define V_MAC_MIN_FRAMESZ_FIFO V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_FIFO)
372 1.2 simonb #define V_MAC_MIN_FRAMESZ_DEFAULT V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_DEFAULT)
373 1.2 simonb #define V_MAC_MAX_FRAMESZ_DEFAULT V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_DEFAULT)
374 1.2 simonb #define V_MAC_MAX_FRAMESZ_JUMBO V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_JUMBO)
375 1.1 simonb
376 1.1 simonb /*
377 1.1 simonb * MAC VLAN Tag Registers (Table 9-16)
378 1.1 simonb * Register: MAC_VLANTAG_0
379 1.1 simonb * Register: MAC_VLANTAG_1
380 1.1 simonb * Register: MAC_VLANTAG_2
381 1.1 simonb */
382 1.1 simonb
383 1.3 cgd #define S_MAC_VLAN_TAG _SB_MAKE64(0)
384 1.3 cgd #define M_MAC_VLAN_TAG _SB_MAKEMASK(32,S_MAC_VLAN_TAG)
385 1.3 cgd #define V_MAC_VLAN_TAG(x) _SB_MAKEVALUE(x,S_MAC_VLAN_TAG)
386 1.3 cgd #define G_MAC_VLAN_TAG(x) _SB_GETVALUE(x,S_MAC_VLAN_TAG,M_MAC_VLAN_TAG)
387 1.3 cgd
388 1.3 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
389 1.3 cgd #define S_MAC_TX_PKT_OFFSET _SB_MAKE64(32)
390 1.3 cgd #define M_MAC_TX_PKT_OFFSET _SB_MAKEMASK(8,S_MAC_TX_PKT_OFFSET)
391 1.3 cgd #define V_MAC_TX_PKT_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_TX_PKT_OFFSET)
392 1.3 cgd #define G_MAC_TX_PKT_OFFSET(x) _SB_GETVALUE(x,S_MAC_TX_PKT_OFFSET,M_MAC_TX_PKT_OFFSET)
393 1.3 cgd
394 1.3 cgd #define S_MAC_TX_CRC_OFFSET _SB_MAKE64(40)
395 1.3 cgd #define M_MAC_TX_CRC_OFFSET _SB_MAKEMASK(8,S_MAC_TX_CRC_OFFSET)
396 1.3 cgd #define V_MAC_TX_CRC_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_TX_CRC_OFFSET)
397 1.3 cgd #define G_MAC_TX_CRC_OFFSET(x) _SB_GETVALUE(x,S_MAC_TX_CRC_OFFSET,M_MAC_TX_CRC_OFFSET)
398 1.3 cgd
399 1.3 cgd #define M_MAC_CH_BASE_FC_EN _SB_MAKEMASK1(48)
400 1.3 cgd #endif /* 112x PASS1 */
401 1.1 simonb
402 1.1 simonb /*
403 1.1 simonb * MAC Status Registers (Table 9-17)
404 1.1 simonb * Also used for the MAC Interrupt Mask Register (Table 9-18)
405 1.1 simonb * Register: MAC_STATUS_0
406 1.1 simonb * Register: MAC_STATUS_1
407 1.1 simonb * Register: MAC_STATUS_2
408 1.1 simonb * Register: MAC_INT_MASK_0
409 1.1 simonb * Register: MAC_INT_MASK_1
410 1.1 simonb * Register: MAC_INT_MASK_2
411 1.1 simonb */
412 1.1 simonb
413 1.2 simonb /*
414 1.1 simonb * Use these constants to shift the appropriate channel
415 1.1 simonb * into the CH0 position so the same tests can be used
416 1.1 simonb * on each channel.
417 1.1 simonb */
418 1.1 simonb
419 1.2 simonb #define S_MAC_RX_CH0 _SB_MAKE64(0)
420 1.2 simonb #define S_MAC_RX_CH1 _SB_MAKE64(8)
421 1.2 simonb #define S_MAC_TX_CH0 _SB_MAKE64(16)
422 1.2 simonb #define S_MAC_TX_CH1 _SB_MAKE64(24)
423 1.1 simonb
424 1.2 simonb #define S_MAC_TXCHANNELS _SB_MAKE64(16) /* this is 1st TX chan */
425 1.2 simonb #define S_MAC_CHANWIDTH _SB_MAKE64(8) /* bits between channels */
426 1.1 simonb
427 1.1 simonb /*
428 1.1 simonb * These are the same as RX channel 0. The idea here
429 1.1 simonb * is that you'll use one of the "S_" things above
430 1.1 simonb * and pass just the six bits to a DMA-channel-specific ISR
431 1.1 simonb */
432 1.2 simonb #define M_MAC_INT_CHANNEL _SB_MAKEMASK(8,0)
433 1.2 simonb #define M_MAC_INT_EOP_COUNT _SB_MAKEMASK1(0)
434 1.2 simonb #define M_MAC_INT_EOP_TIMER _SB_MAKEMASK1(1)
435 1.2 simonb #define M_MAC_INT_EOP_SEEN _SB_MAKEMASK1(2)
436 1.2 simonb #define M_MAC_INT_HWM _SB_MAKEMASK1(3)
437 1.2 simonb #define M_MAC_INT_LWM _SB_MAKEMASK1(4)
438 1.2 simonb #define M_MAC_INT_DSCR _SB_MAKEMASK1(5)
439 1.2 simonb #define M_MAC_INT_ERR _SB_MAKEMASK1(6)
440 1.2 simonb #define M_MAC_INT_DZERO _SB_MAKEMASK1(7) /* only for TX channels */
441 1.3 cgd #define M_MAC_INT_DROP _SB_MAKEMASK1(7) /* only for RX channels */
442 1.3 cgd
443 1.3 cgd /*
444 1.3 cgd * In the following definitions we use ch (0/1) and txrx (TX=1, RX=0, see
445 1.3 cgd * also DMA_TX/DMA_RX in sb_regs.h).
446 1.3 cgd */
447 1.3 cgd #define S_MAC_STATUS_CH_OFFSET(ch,txrx) _SB_MAKE64(((ch) + 2 * (txrx)) * S_MAC_CHANWIDTH)
448 1.3 cgd
449 1.3 cgd #define M_MAC_STATUS_CHANNEL(ch,txrx) _SB_MAKEVALUE(_SB_MAKEMASK(8,0),S_MAC_STATUS_CH_OFFSET(ch,txrx))
450 1.3 cgd #define M_MAC_STATUS_EOP_COUNT(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_COUNT,S_MAC_STATUS_CH_OFFSET(ch,txrx))
451 1.3 cgd #define M_MAC_STATUS_EOP_TIMER(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_TIMER,S_MAC_STATUS_CH_OFFSET(ch,txrx))
452 1.3 cgd #define M_MAC_STATUS_EOP_SEEN(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_SEEN,S_MAC_STATUS_CH_OFFSET(ch,txrx))
453 1.3 cgd #define M_MAC_STATUS_HWM(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_HWM,S_MAC_STATUS_CH_OFFSET(ch,txrx))
454 1.3 cgd #define M_MAC_STATUS_LWM(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_LWM,S_MAC_STATUS_CH_OFFSET(ch,txrx))
455 1.3 cgd #define M_MAC_STATUS_DSCR(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DSCR,S_MAC_STATUS_CH_OFFSET(ch,txrx))
456 1.3 cgd #define M_MAC_STATUS_ERR(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_ERR,S_MAC_STATUS_CH_OFFSET(ch,txrx))
457 1.3 cgd #define M_MAC_STATUS_DZERO(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DZERO,S_MAC_STATUS_CH_OFFSET(ch,txrx))
458 1.3 cgd #define M_MAC_STATUS_DROP(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DROP,S_MAC_STATUS_CH_OFFSET(ch,txrx))
459 1.3 cgd #define M_MAC_STATUS_OTHER_ERR _SB_MAKEVALUE(_SB_MAKEMASK(7,0),40)
460 1.2 simonb
461 1.2 simonb
462 1.2 simonb #define M_MAC_RX_UNDRFL _SB_MAKEMASK1(40)
463 1.2 simonb #define M_MAC_RX_OVRFL _SB_MAKEMASK1(41)
464 1.2 simonb #define M_MAC_TX_UNDRFL _SB_MAKEMASK1(42)
465 1.2 simonb #define M_MAC_TX_OVRFL _SB_MAKEMASK1(43)
466 1.2 simonb #define M_MAC_LTCOL_ERR _SB_MAKEMASK1(44)
467 1.2 simonb #define M_MAC_EXCOL_ERR _SB_MAKEMASK1(45)
468 1.2 simonb #define M_MAC_CNTR_OVRFL_ERR _SB_MAKEMASK1(46)
469 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
470 1.3 cgd #define M_MAC_SPLIT_EN _SB_MAKEMASK1(47) /* interrupt mask only */
471 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
472 1.2 simonb
473 1.2 simonb #define S_MAC_COUNTER_ADDR _SB_MAKE64(47)
474 1.2 simonb #define M_MAC_COUNTER_ADDR _SB_MAKEMASK(5,S_MAC_COUNTER_ADDR)
475 1.2 simonb #define V_MAC_COUNTER_ADDR(x) _SB_MAKEVALUE(x,S_MAC_COUNTER_ADDR)
476 1.2 simonb #define G_MAC_COUNTER_ADDR(x) _SB_GETVALUE(x,S_MAC_COUNTER_ADDR,M_MAC_COUNTER_ADDR)
477 1.1 simonb
478 1.3 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
479 1.3 cgd #define M_MAC_TX_PAUSE_ON _SB_MAKEMASK1(52)
480 1.3 cgd #endif /* 112x PASS1 */
481 1.3 cgd
482 1.1 simonb /*
483 1.1 simonb * MAC Fifo Pointer Registers (Table 9-19) [Debug register]
484 1.1 simonb * Register: MAC_FIFO_PTRS_0
485 1.1 simonb * Register: MAC_FIFO_PTRS_1
486 1.1 simonb * Register: MAC_FIFO_PTRS_2
487 1.1 simonb */
488 1.1 simonb
489 1.2 simonb #define S_MAC_TX_WRPTR _SB_MAKE64(0)
490 1.2 simonb #define M_MAC_TX_WRPTR _SB_MAKEMASK(6,S_MAC_TX_WRPTR)
491 1.2 simonb #define V_MAC_TX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_WRPTR)
492 1.2 simonb #define G_MAC_TX_WRPTR(x) _SB_GETVALUE(x,S_MAC_TX_WRPTR,M_MAC_TX_WRPTR)
493 1.2 simonb
494 1.2 simonb #define S_MAC_TX_RDPTR _SB_MAKE64(8)
495 1.2 simonb #define M_MAC_TX_RDPTR _SB_MAKEMASK(6,S_MAC_TX_RDPTR)
496 1.2 simonb #define V_MAC_TX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_RDPTR)
497 1.2 simonb #define G_MAC_TX_RDPTR(x) _SB_GETVALUE(x,S_MAC_TX_RDPTR,M_MAC_TX_RDPTR)
498 1.2 simonb
499 1.2 simonb #define S_MAC_RX_WRPTR _SB_MAKE64(16)
500 1.2 simonb #define M_MAC_RX_WRPTR _SB_MAKEMASK(6,S_MAC_RX_WRPTR)
501 1.2 simonb #define V_MAC_RX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_WRPTR)
502 1.2 simonb #define G_MAC_RX_WRPTR(x) _SB_GETVALUE(x,S_MAC_RX_WRPTR,M_MAC_TX_WRPTR)
503 1.2 simonb
504 1.2 simonb #define S_MAC_RX_RDPTR _SB_MAKE64(24)
505 1.2 simonb #define M_MAC_RX_RDPTR _SB_MAKEMASK(6,S_MAC_RX_RDPTR)
506 1.2 simonb #define V_MAC_RX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_RDPTR)
507 1.2 simonb #define G_MAC_RX_RDPTR(x) _SB_GETVALUE(x,S_MAC_RX_RDPTR,M_MAC_TX_RDPTR)
508 1.1 simonb
509 1.1 simonb /*
510 1.1 simonb * MAC Fifo End Of Packet Count Registers (Table 9-20) [Debug register]
511 1.1 simonb * Register: MAC_EOPCNT_0
512 1.1 simonb * Register: MAC_EOPCNT_1
513 1.1 simonb * Register: MAC_EOPCNT_2
514 1.1 simonb */
515 1.1 simonb
516 1.2 simonb #define S_MAC_TX_EOP_COUNTER _SB_MAKE64(0)
517 1.2 simonb #define M_MAC_TX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_TX_EOP_COUNTER)
518 1.2 simonb #define V_MAC_TX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_TX_EOP_COUNTER)
519 1.2 simonb #define G_MAC_TX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_TX_EOP_COUNTER,M_MAC_TX_EOP_COUNTER)
520 1.2 simonb
521 1.2 simonb #define S_MAC_RX_EOP_COUNTER _SB_MAKE64(8)
522 1.2 simonb #define M_MAC_RX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_RX_EOP_COUNTER)
523 1.2 simonb #define V_MAC_RX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_RX_EOP_COUNTER)
524 1.2 simonb #define G_MAC_RX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_RX_EOP_COUNTER,M_MAC_RX_EOP_COUNTER)
525 1.1 simonb
526 1.1 simonb /*
527 1.1 simonb * MAC Recieve Address Filter Exact Match Registers (Table 9-21)
528 1.1 simonb * Registers: MAC_ADDR0_0 through MAC_ADDR7_0
529 1.1 simonb * Registers: MAC_ADDR0_1 through MAC_ADDR7_1
530 1.1 simonb * Registers: MAC_ADDR0_2 through MAC_ADDR7_2
531 1.1 simonb */
532 1.1 simonb
533 1.1 simonb /* No bitfields */
534 1.1 simonb
535 1.1 simonb /*
536 1.3 cgd * MAC Receive Address Filter Mask Registers
537 1.3 cgd * Registers: MAC_ADDRMASK0_0 and MAC_ADDRMASK0_1
538 1.3 cgd * Registers: MAC_ADDRMASK1_0 and MAC_ADDRMASK1_1
539 1.3 cgd * Registers: MAC_ADDRMASK2_0 and MAC_ADDRMASK2_1
540 1.3 cgd */
541 1.3 cgd
542 1.3 cgd /* No bitfields */
543 1.3 cgd
544 1.3 cgd /*
545 1.1 simonb * MAC Recieve Address Filter Hash Match Registers (Table 9-22)
546 1.1 simonb * Registers: MAC_HASH0_0 through MAC_HASH7_0
547 1.1 simonb * Registers: MAC_HASH0_1 through MAC_HASH7_1
548 1.1 simonb * Registers: MAC_HASH0_2 through MAC_HASH7_2
549 1.1 simonb */
550 1.1 simonb
551 1.1 simonb /* No bitfields */
552 1.1 simonb
553 1.1 simonb /*
554 1.1 simonb * MAC Transmit Source Address Registers (Table 9-23)
555 1.1 simonb * Register: MAC_ETHERNET_ADDR_0
556 1.1 simonb * Register: MAC_ETHERNET_ADDR_1
557 1.1 simonb * Register: MAC_ETHERNET_ADDR_2
558 1.1 simonb */
559 1.1 simonb
560 1.1 simonb /* No bitfields */
561 1.1 simonb
562 1.1 simonb /*
563 1.1 simonb * MAC Packet Type Configuration Register
564 1.1 simonb * Register: MAC_TYPE_CFG_0
565 1.1 simonb * Register: MAC_TYPE_CFG_1
566 1.1 simonb * Register: MAC_TYPE_CFG_2
567 1.1 simonb */
568 1.1 simonb
569 1.2 simonb #define S_TYPECFG_TYPESIZE _SB_MAKE64(16)
570 1.1 simonb
571 1.2 simonb #define S_TYPECFG_TYPE0 _SB_MAKE64(0)
572 1.2 simonb #define M_TYPECFG_TYPE0 _SB_MAKEMASK(16,S_TYPECFG_TYPE0)
573 1.2 simonb #define V_TYPECFG_TYPE0(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE0)
574 1.2 simonb #define G_TYPECFG_TYPE0(x) _SB_GETVALUE(x,S_TYPECFG_TYPE0,M_TYPECFG_TYPE0)
575 1.2 simonb
576 1.2 simonb #define S_TYPECFG_TYPE1 _SB_MAKE64(0)
577 1.2 simonb #define M_TYPECFG_TYPE1 _SB_MAKEMASK(16,S_TYPECFG_TYPE1)
578 1.2 simonb #define V_TYPECFG_TYPE1(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE1)
579 1.2 simonb #define G_TYPECFG_TYPE1(x) _SB_GETVALUE(x,S_TYPECFG_TYPE1,M_TYPECFG_TYPE1)
580 1.2 simonb
581 1.2 simonb #define S_TYPECFG_TYPE2 _SB_MAKE64(0)
582 1.2 simonb #define M_TYPECFG_TYPE2 _SB_MAKEMASK(16,S_TYPECFG_TYPE2)
583 1.2 simonb #define V_TYPECFG_TYPE2(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE2)
584 1.2 simonb #define G_TYPECFG_TYPE2(x) _SB_GETVALUE(x,S_TYPECFG_TYPE2,M_TYPECFG_TYPE2)
585 1.2 simonb
586 1.2 simonb #define S_TYPECFG_TYPE3 _SB_MAKE64(0)
587 1.2 simonb #define M_TYPECFG_TYPE3 _SB_MAKEMASK(16,S_TYPECFG_TYPE3)
588 1.2 simonb #define V_TYPECFG_TYPE3(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE3)
589 1.2 simonb #define G_TYPECFG_TYPE3(x) _SB_GETVALUE(x,S_TYPECFG_TYPE3,M_TYPECFG_TYPE3)
590 1.1 simonb
591 1.1 simonb /*
592 1.1 simonb * MAC Receive Address Filter Control Registers (Table 9-24)
593 1.1 simonb * Register: MAC_ADFILTER_CFG_0
594 1.1 simonb * Register: MAC_ADFILTER_CFG_1
595 1.1 simonb * Register: MAC_ADFILTER_CFG_2
596 1.1 simonb */
597 1.1 simonb
598 1.2 simonb #define M_MAC_ALLPKT_EN _SB_MAKEMASK1(0)
599 1.2 simonb #define M_MAC_UCAST_EN _SB_MAKEMASK1(1)
600 1.2 simonb #define M_MAC_UCAST_INV _SB_MAKEMASK1(2)
601 1.2 simonb #define M_MAC_MCAST_EN _SB_MAKEMASK1(3)
602 1.2 simonb #define M_MAC_MCAST_INV _SB_MAKEMASK1(4)
603 1.2 simonb #define M_MAC_BCAST_EN _SB_MAKEMASK1(5)
604 1.2 simonb #define M_MAC_DIRECT_INV _SB_MAKEMASK1(6)
605 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
606 1.3 cgd #define M_MAC_ALLMCAST_EN _SB_MAKEMASK1(7)
607 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
608 1.2 simonb
609 1.2 simonb #define S_MAC_IPHDR_OFFSET _SB_MAKE64(8)
610 1.2 simonb #define M_MAC_IPHDR_OFFSET _SB_MAKEMASK(8,S_MAC_IPHDR_OFFSET)
611 1.2 simonb #define V_MAC_IPHDR_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_IPHDR_OFFSET)
612 1.2 simonb #define G_MAC_IPHDR_OFFSET(x) _SB_GETVALUE(x,S_MAC_IPHDR_OFFSET,M_MAC_IPHDR_OFFSET)
613 1.3 cgd
614 1.3 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
615 1.3 cgd #define S_MAC_RX_CRC_OFFSET _SB_MAKE64(16)
616 1.3 cgd #define M_MAC_RX_CRC_OFFSET _SB_MAKEMASK(8,S_MAC_RX_CRC_OFFSET)
617 1.3 cgd #define V_MAC_RX_CRC_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_RX_CRC_OFFSET)
618 1.3 cgd #define G_MAC_RX_CRC_OFFSET(x) _SB_GETVALUE(x,S_MAC_RX_CRC_OFFSET,M_MAC_RX_CRC_OFFSET)
619 1.3 cgd
620 1.3 cgd #define S_MAC_RX_PKT_OFFSET _SB_MAKE64(24)
621 1.3 cgd #define M_MAC_RX_PKT_OFFSET _SB_MAKEMASK(8,S_MAC_RX_PKT_OFFSET)
622 1.3 cgd #define V_MAC_RX_PKT_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_RX_PKT_OFFSET)
623 1.3 cgd #define G_MAC_RX_PKT_OFFSET(x) _SB_GETVALUE(x,S_MAC_RX_PKT_OFFSET,M_MAC_RX_PKT_OFFSET)
624 1.3 cgd
625 1.3 cgd #define M_MAC_FWDPAUSE_EN _SB_MAKEMASK1(32)
626 1.3 cgd #define M_MAC_VLAN_DET_EN _SB_MAKEMASK1(33)
627 1.3 cgd
628 1.3 cgd #define S_MAC_RX_CH_MSN_SEL _SB_MAKE64(34)
629 1.3 cgd #define M_MAC_RX_CH_MSN_SEL _SB_MAKEMASK(8,S_MAC_RX_CH_MSN_SEL)
630 1.3 cgd #define V_MAC_RX_CH_MSN_SEL(x) _SB_MAKEVALUE(x,S_MAC_RX_CH_MSN_SEL)
631 1.3 cgd #define G_MAC_RX_CH_MSN_SEL(x) _SB_GETVALUE(x,S_MAC_RX_CH_MSN_SEL,M_MAC_RX_CH_MSN_SEL)
632 1.3 cgd #endif /* 112x PASS1 */
633 1.1 simonb
634 1.1 simonb /*
635 1.1 simonb * MAC Receive Channel Select Registers (Table 9-25)
636 1.1 simonb */
637 1.1 simonb
638 1.1 simonb /* no bitfields */
639 1.1 simonb
640 1.1 simonb /*
641 1.1 simonb * MAC MII Management Interface Registers (Table 9-26)
642 1.1 simonb * Register: MAC_MDIO_0
643 1.1 simonb * Register: MAC_MDIO_1
644 1.1 simonb * Register: MAC_MDIO_2
645 1.1 simonb */
646 1.1 simonb
647 1.2 simonb #define S_MAC_MDC 0
648 1.2 simonb #define S_MAC_MDIO_DIR 1
649 1.2 simonb #define S_MAC_MDIO_OUT 2
650 1.2 simonb #define S_MAC_GENC 3
651 1.2 simonb #define S_MAC_MDIO_IN 4
652 1.2 simonb
653 1.2 simonb #define M_MAC_MDC _SB_MAKEMASK1(S_MAC_MDC)
654 1.2 simonb #define M_MAC_MDIO_DIR _SB_MAKEMASK1(S_MAC_MDIO_DIR)
655 1.2 simonb #define M_MAC_MDIO_DIR_INPUT _SB_MAKEMASK1(S_MAC_MDIO_DIR)
656 1.2 simonb #define M_MAC_MDIO_OUT _SB_MAKEMASK1(S_MAC_MDIO_OUT)
657 1.2 simonb #define M_MAC_GENC _SB_MAKEMASK1(S_MAC_GENC)
658 1.2 simonb #define M_MAC_MDIO_IN _SB_MAKEMASK1(S_MAC_MDIO_IN)
659 1.1 simonb
660 1.1 simonb #endif
661