sb1250_mac.h revision 1.5 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.2 simonb *
4 1.1 simonb * MAC constants and macros File: sb1250_mac.h
5 1.2 simonb *
6 1.1 simonb * This module contains constants and macros for the SB1250's
7 1.1 simonb * ethernet controllers.
8 1.2 simonb *
9 1.2 simonb * SB1250 specification level: User's manual 1/02/02
10 1.2 simonb *
11 1.5 cgd * Author: Mitch Lichtenberg
12 1.2 simonb *
13 1.2 simonb *********************************************************************
14 1.1 simonb *
15 1.4 cgd * Copyright 2000,2001,2002,2003
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.2 simonb *
18 1.2 simonb * This software is furnished under license and may be used and
19 1.2 simonb * copied only in accordance with the following terms and
20 1.2 simonb * conditions. Subject to these conditions, you may download,
21 1.2 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.2 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.2 simonb *
25 1.2 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.4 cgd * and retain this copyright notice and list of conditions
27 1.4 cgd * as they appear in the source file.
28 1.2 simonb *
29 1.2 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.4 cgd * logo of Broadcom Corporation. The "Broadcom Corporation"
31 1.4 cgd * name may not be used to endorse or promote products derived
32 1.4 cgd * from this software without the prior written permission of
33 1.4 cgd * Broadcom Corporation.
34 1.2 simonb *
35 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
36 1.4 cgd * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
37 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
38 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
39 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
40 1.4 cgd * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
41 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
42 1.4 cgd * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
43 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
44 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
45 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
46 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
47 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
48 1.1 simonb ********************************************************************* */
49 1.1 simonb
50 1.1 simonb
51 1.1 simonb #ifndef _SB1250_MAC_H
52 1.2 simonb #define _SB1250_MAC_H
53 1.1 simonb
54 1.1 simonb #include "sb1250_defs.h"
55 1.1 simonb
56 1.1 simonb /* *********************************************************************
57 1.1 simonb * Ethernet MAC Registers
58 1.1 simonb ********************************************************************* */
59 1.1 simonb
60 1.1 simonb /*
61 1.1 simonb * MAC Configuration Register (Table 9-13)
62 1.1 simonb * Register: MAC_CFG_0
63 1.1 simonb * Register: MAC_CFG_1
64 1.1 simonb * Register: MAC_CFG_2
65 1.1 simonb */
66 1.1 simonb
67 1.1 simonb
68 1.2 simonb #define M_MAC_RESERVED0 _SB_MAKEMASK1(0)
69 1.2 simonb #define M_MAC_TX_HOLD_SOP_EN _SB_MAKEMASK1(1)
70 1.2 simonb #define M_MAC_RETRY_EN _SB_MAKEMASK1(2)
71 1.2 simonb #define M_MAC_RET_DRPREQ_EN _SB_MAKEMASK1(3)
72 1.2 simonb #define M_MAC_RET_UFL_EN _SB_MAKEMASK1(4)
73 1.2 simonb #define M_MAC_BURST_EN _SB_MAKEMASK1(5)
74 1.2 simonb
75 1.2 simonb #define S_MAC_TX_PAUSE _SB_MAKE64(6)
76 1.2 simonb #define M_MAC_TX_PAUSE_CNT _SB_MAKEMASK(3,S_MAC_TX_PAUSE)
77 1.2 simonb #define V_MAC_TX_PAUSE_CNT(x) _SB_MAKEVALUE(x,S_MAC_TX_PAUSE)
78 1.2 simonb
79 1.2 simonb #define K_MAC_TX_PAUSE_CNT_512 0
80 1.2 simonb #define K_MAC_TX_PAUSE_CNT_1K 1
81 1.2 simonb #define K_MAC_TX_PAUSE_CNT_2K 2
82 1.2 simonb #define K_MAC_TX_PAUSE_CNT_4K 3
83 1.2 simonb #define K_MAC_TX_PAUSE_CNT_8K 4
84 1.2 simonb #define K_MAC_TX_PAUSE_CNT_16K 5
85 1.2 simonb #define K_MAC_TX_PAUSE_CNT_32K 6
86 1.2 simonb #define K_MAC_TX_PAUSE_CNT_64K 7
87 1.2 simonb
88 1.2 simonb #define V_MAC_TX_PAUSE_CNT_512 V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_512)
89 1.2 simonb #define V_MAC_TX_PAUSE_CNT_1K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_1K)
90 1.2 simonb #define V_MAC_TX_PAUSE_CNT_2K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_2K)
91 1.2 simonb #define V_MAC_TX_PAUSE_CNT_4K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_4K)
92 1.2 simonb #define V_MAC_TX_PAUSE_CNT_8K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_8K)
93 1.2 simonb #define V_MAC_TX_PAUSE_CNT_16K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_16K)
94 1.2 simonb #define V_MAC_TX_PAUSE_CNT_32K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_32K)
95 1.2 simonb #define V_MAC_TX_PAUSE_CNT_64K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_64K)
96 1.2 simonb
97 1.2 simonb #define M_MAC_RESERVED1 _SB_MAKEMASK(8,9)
98 1.2 simonb
99 1.2 simonb #define M_MAC_AP_STAT_EN _SB_MAKEMASK1(17)
100 1.5 cgd
101 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1280)
102 1.5 cgd #define M_MAC_TIMESTAMP _SB_MAKEMASK1(18)
103 1.5 cgd #endif
104 1.2 simonb #define M_MAC_DRP_ERRPKT_EN _SB_MAKEMASK1(19)
105 1.2 simonb #define M_MAC_DRP_FCSERRPKT_EN _SB_MAKEMASK1(20)
106 1.2 simonb #define M_MAC_DRP_CODEERRPKT_EN _SB_MAKEMASK1(21)
107 1.2 simonb #define M_MAC_DRP_DRBLERRPKT_EN _SB_MAKEMASK1(22)
108 1.2 simonb #define M_MAC_DRP_RNTPKT_EN _SB_MAKEMASK1(23)
109 1.2 simonb #define M_MAC_DRP_OSZPKT_EN _SB_MAKEMASK1(24)
110 1.2 simonb #define M_MAC_DRP_LENERRPKT_EN _SB_MAKEMASK1(25)
111 1.2 simonb
112 1.2 simonb #define M_MAC_RESERVED3 _SB_MAKEMASK(6,26)
113 1.2 simonb
114 1.2 simonb #define M_MAC_BYPASS_SEL _SB_MAKEMASK1(32)
115 1.2 simonb #define M_MAC_HDX_EN _SB_MAKEMASK1(33)
116 1.2 simonb
117 1.2 simonb #define S_MAC_SPEED_SEL _SB_MAKE64(34)
118 1.2 simonb #define M_MAC_SPEED_SEL _SB_MAKEMASK(2,S_MAC_SPEED_SEL)
119 1.2 simonb #define V_MAC_SPEED_SEL(x) _SB_MAKEVALUE(x,S_MAC_SPEED_SEL)
120 1.2 simonb #define G_MAC_SPEED_SEL(x) _SB_GETVALUE(x,S_MAC_SPEED_SEL,M_MAC_SPEED_SEL)
121 1.2 simonb
122 1.2 simonb #define K_MAC_SPEED_SEL_10MBPS 0
123 1.2 simonb #define K_MAC_SPEED_SEL_100MBPS 1
124 1.2 simonb #define K_MAC_SPEED_SEL_1000MBPS 2
125 1.2 simonb #define K_MAC_SPEED_SEL_RESERVED 3
126 1.2 simonb
127 1.2 simonb #define V_MAC_SPEED_SEL_10MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_10MBPS)
128 1.2 simonb #define V_MAC_SPEED_SEL_100MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_100MBPS)
129 1.2 simonb #define V_MAC_SPEED_SEL_1000MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_1000MBPS)
130 1.2 simonb #define V_MAC_SPEED_SEL_RESERVED V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_RESERVED)
131 1.2 simonb
132 1.2 simonb #define M_MAC_TX_CLK_EDGE_SEL _SB_MAKEMASK1(36)
133 1.2 simonb #define M_MAC_LOOPBACK_SEL _SB_MAKEMASK1(37)
134 1.2 simonb #define M_MAC_FAST_SYNC _SB_MAKEMASK1(38)
135 1.2 simonb #define M_MAC_SS_EN _SB_MAKEMASK1(39)
136 1.2 simonb
137 1.2 simonb #define S_MAC_BYPASS_CFG _SB_MAKE64(40)
138 1.2 simonb #define M_MAC_BYPASS_CFG _SB_MAKEMASK(2,S_MAC_BYPASS_CFG)
139 1.2 simonb #define V_MAC_BYPASS_CFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_CFG)
140 1.2 simonb #define G_MAC_BYPASS_CFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_CFG,M_MAC_BYPASS_CFG)
141 1.2 simonb
142 1.2 simonb #define K_MAC_BYPASS_GMII 0
143 1.2 simonb #define K_MAC_BYPASS_ENCODED 1
144 1.2 simonb #define K_MAC_BYPASS_SOP 2
145 1.2 simonb #define K_MAC_BYPASS_EOP 3
146 1.2 simonb
147 1.2 simonb #define M_MAC_BYPASS_16 _SB_MAKEMASK1(42)
148 1.2 simonb #define M_MAC_BYPASS_FCS_CHK _SB_MAKEMASK1(43)
149 1.2 simonb
150 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
151 1.3 cgd #define M_MAC_RX_CH_SEL_MSB _SB_MAKEMASK1(44)
152 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
153 1.3 cgd
154 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1280)
155 1.3 cgd #define M_MAC_SPLIT_CH_SEL _SB_MAKEMASK1(45)
156 1.5 cgd #endif /* 1250 PASS3 || 112x PASS1 || 1280 */
157 1.2 simonb
158 1.2 simonb #define S_MAC_BYPASS_IFG _SB_MAKE64(46)
159 1.2 simonb #define M_MAC_BYPASS_IFG _SB_MAKEMASK(8,S_MAC_BYPASS_IFG)
160 1.2 simonb #define V_MAC_BYPASS_IFG(x) _SB_MAKEVALUE(x,S_MAC_BYPASS_IFG)
161 1.2 simonb #define G_MAC_BYPASS_IFG(x) _SB_GETVALUE(x,S_MAC_BYPASS_IFG,M_MAC_BYPASS_IFG)
162 1.2 simonb
163 1.2 simonb #define K_MAC_FC_CMD_DISABLED 0
164 1.2 simonb #define K_MAC_FC_CMD_ENABLED 1
165 1.2 simonb #define K_MAC_FC_CMD_ENAB_FALSECARR 2
166 1.2 simonb
167 1.2 simonb #define V_MAC_FC_CMD_DISABLED V_MAC_FC_CMD(K_MAC_FC_CMD_DISABLED)
168 1.2 simonb #define V_MAC_FC_CMD_ENABLED V_MAC_FC_CMD(K_MAC_FC_CMD_ENABLED)
169 1.2 simonb #define V_MAC_FC_CMD_ENAB_FALSECARR V_MAC_FC_CMD(K_MAC_FC_CMD_ENAB_FALSECARR)
170 1.2 simonb
171 1.2 simonb #define M_MAC_FC_SEL _SB_MAKEMASK1(54)
172 1.2 simonb
173 1.2 simonb #define S_MAC_FC_CMD _SB_MAKE64(55)
174 1.2 simonb #define M_MAC_FC_CMD _SB_MAKEMASK(2,S_MAC_FC_CMD)
175 1.2 simonb #define V_MAC_FC_CMD(x) _SB_MAKEVALUE(x,S_MAC_FC_CMD)
176 1.2 simonb #define G_MAC_FC_CMD(x) _SB_GETVALUE(x,S_MAC_FC_CMD,M_MAC_FC_CMD)
177 1.2 simonb
178 1.2 simonb #define S_MAC_RX_CH_SEL _SB_MAKE64(57)
179 1.2 simonb #define M_MAC_RX_CH_SEL _SB_MAKEMASK(7,S_MAC_RX_CH_SEL)
180 1.2 simonb #define V_MAC_RX_CH_SEL(x) _SB_MAKEVALUE(x,S_MAC_RX_CH_SEL)
181 1.2 simonb #define G_MAC_RX_CH_SEL(x) _SB_GETVALUE(x,S_MAC_RX_CH_SEL,M_MAC_RX_CH_SEL)
182 1.1 simonb
183 1.1 simonb
184 1.1 simonb /*
185 1.1 simonb * MAC Enable Registers
186 1.1 simonb * Register: MAC_ENABLE_0
187 1.1 simonb * Register: MAC_ENABLE_1
188 1.1 simonb * Register: MAC_ENABLE_2
189 1.1 simonb */
190 1.1 simonb
191 1.2 simonb #define M_MAC_RXDMA_EN0 _SB_MAKEMASK1(0)
192 1.2 simonb #define M_MAC_RXDMA_EN1 _SB_MAKEMASK1(1)
193 1.2 simonb #define M_MAC_TXDMA_EN0 _SB_MAKEMASK1(4)
194 1.2 simonb #define M_MAC_TXDMA_EN1 _SB_MAKEMASK1(5)
195 1.2 simonb
196 1.2 simonb #define M_MAC_PORT_RESET _SB_MAKEMASK1(8)
197 1.2 simonb
198 1.5 cgd #if (SIBYTE_HDR_FEATURE_CHIP(1250) || SIBYTE_HDR_FEATURE_CHIP(112x))
199 1.2 simonb #define M_MAC_RX_ENABLE _SB_MAKEMASK1(10)
200 1.2 simonb #define M_MAC_TX_ENABLE _SB_MAKEMASK1(11)
201 1.2 simonb #define M_MAC_BYP_RX_ENABLE _SB_MAKEMASK1(12)
202 1.2 simonb #define M_MAC_BYP_TX_ENABLE _SB_MAKEMASK1(13)
203 1.5 cgd #endif
204 1.5 cgd
205 1.5 cgd /*
206 1.5 cgd * MAC reset information register (1280/1255)
207 1.5 cgd */
208 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1280)
209 1.5 cgd #define M_MAC_RX_CH0_PAUSE_ON _SB_MAKEMASK1(8)
210 1.5 cgd #define M_MAC_RX_CH1_PAUSE_ON _SB_MAKEMASK1(16)
211 1.5 cgd #define M_MAC_TX_CH0_PAUSE_ON _SB_MAKEMASK1(24)
212 1.5 cgd #define M_MAC_TX_CH1_PAUSE_ON _SB_MAKEMASK1(32)
213 1.5 cgd #endif
214 1.1 simonb
215 1.1 simonb /*
216 1.1 simonb * MAC DMA Control Register
217 1.1 simonb * Register: MAC_TXD_CTL_0
218 1.1 simonb * Register: MAC_TXD_CTL_1
219 1.1 simonb * Register: MAC_TXD_CTL_2
220 1.1 simonb */
221 1.1 simonb
222 1.2 simonb #define S_MAC_TXD_WEIGHT0 _SB_MAKE64(0)
223 1.2 simonb #define M_MAC_TXD_WEIGHT0 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT0)
224 1.2 simonb #define V_MAC_TXD_WEIGHT0(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT0)
225 1.2 simonb #define G_MAC_TXD_WEIGHT0(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT0,M_MAC_TXD_WEIGHT0)
226 1.2 simonb
227 1.2 simonb #define S_MAC_TXD_WEIGHT1 _SB_MAKE64(4)
228 1.2 simonb #define M_MAC_TXD_WEIGHT1 _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT1)
229 1.2 simonb #define V_MAC_TXD_WEIGHT1(x) _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT1)
230 1.2 simonb #define G_MAC_TXD_WEIGHT1(x) _SB_GETVALUE(x,S_MAC_TXD_WEIGHT1,M_MAC_TXD_WEIGHT1)
231 1.1 simonb
232 1.1 simonb /*
233 1.1 simonb * MAC Fifo Threshhold registers (Table 9-14)
234 1.1 simonb * Register: MAC_THRSH_CFG_0
235 1.1 simonb * Register: MAC_THRSH_CFG_1
236 1.1 simonb * Register: MAC_THRSH_CFG_2
237 1.1 simonb */
238 1.1 simonb
239 1.2 simonb #define S_MAC_TX_WR_THRSH _SB_MAKE64(0)
240 1.3 cgd #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1)
241 1.3 cgd /* XXX: Can't enable, as it has the same name as a pass2+ define below. */
242 1.3 cgd /* #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(6,S_MAC_TX_WR_THRSH) */
243 1.3 cgd #endif /* up to 1250 PASS1 */
244 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
245 1.3 cgd #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(7,S_MAC_TX_WR_THRSH)
246 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
247 1.2 simonb #define V_MAC_TX_WR_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_WR_THRSH)
248 1.2 simonb #define G_MAC_TX_WR_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_WR_THRSH,M_MAC_TX_WR_THRSH)
249 1.2 simonb
250 1.2 simonb #define S_MAC_TX_RD_THRSH _SB_MAKE64(8)
251 1.3 cgd #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1)
252 1.3 cgd /* XXX: Can't enable, as it has the same name as a pass2+ define below. */
253 1.3 cgd /* #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(6,S_MAC_TX_RD_THRSH) */
254 1.3 cgd #endif /* up to 1250 PASS1 */
255 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
256 1.3 cgd #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(7,S_MAC_TX_RD_THRSH)
257 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
258 1.2 simonb #define V_MAC_TX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RD_THRSH)
259 1.2 simonb #define G_MAC_TX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RD_THRSH,M_MAC_TX_RD_THRSH)
260 1.2 simonb
261 1.2 simonb #define S_MAC_TX_RL_THRSH _SB_MAKE64(16)
262 1.2 simonb #define M_MAC_TX_RL_THRSH _SB_MAKEMASK(4,S_MAC_TX_RL_THRSH)
263 1.2 simonb #define V_MAC_TX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_TX_RL_THRSH)
264 1.2 simonb #define G_MAC_TX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_TX_RL_THRSH,M_MAC_TX_RL_THRSH)
265 1.2 simonb
266 1.2 simonb #define S_MAC_RX_PL_THRSH _SB_MAKE64(24)
267 1.2 simonb #define M_MAC_RX_PL_THRSH _SB_MAKEMASK(6,S_MAC_RX_PL_THRSH)
268 1.2 simonb #define V_MAC_RX_PL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_PL_THRSH)
269 1.2 simonb #define G_MAC_RX_PL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_PL_THRSH,M_MAC_RX_PL_THRSH)
270 1.2 simonb
271 1.2 simonb #define S_MAC_RX_RD_THRSH _SB_MAKE64(32)
272 1.2 simonb #define M_MAC_RX_RD_THRSH _SB_MAKEMASK(6,S_MAC_RX_RD_THRSH)
273 1.2 simonb #define V_MAC_RX_RD_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RD_THRSH)
274 1.2 simonb #define G_MAC_RX_RD_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RD_THRSH,M_MAC_RX_RD_THRSH)
275 1.2 simonb
276 1.2 simonb #define S_MAC_RX_RL_THRSH _SB_MAKE64(40)
277 1.2 simonb #define M_MAC_RX_RL_THRSH _SB_MAKEMASK(6,S_MAC_RX_RL_THRSH)
278 1.2 simonb #define V_MAC_RX_RL_THRSH(x) _SB_MAKEVALUE(x,S_MAC_RX_RL_THRSH)
279 1.2 simonb #define G_MAC_RX_RL_THRSH(x) _SB_GETVALUE(x,S_MAC_RX_RL_THRSH,M_MAC_RX_RL_THRSH)
280 1.2 simonb
281 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
282 1.3 cgd #define S_MAC_ENC_FC_THRSH _SB_MAKE64(56)
283 1.3 cgd #define M_MAC_ENC_FC_THRSH _SB_MAKEMASK(6,S_MAC_ENC_FC_THRSH)
284 1.3 cgd #define V_MAC_ENC_FC_THRSH(x) _SB_MAKEVALUE(x,S_MAC_ENC_FC_THRSH)
285 1.3 cgd #define G_MAC_ENC_FC_THRSH(x) _SB_GETVALUE(x,S_MAC_ENC_FC_THRSH,M_MAC_ENC_FC_THRSH)
286 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
287 1.1 simonb
288 1.1 simonb /*
289 1.1 simonb * MAC Frame Configuration Registers (Table 9-15)
290 1.1 simonb * Register: MAC_FRAME_CFG_0
291 1.1 simonb * Register: MAC_FRAME_CFG_1
292 1.1 simonb * Register: MAC_FRAME_CFG_2
293 1.1 simonb */
294 1.1 simonb
295 1.3 cgd /* XXXCGD: ??? Unused in pass2? */
296 1.2 simonb #define S_MAC_IFG_RX _SB_MAKE64(0)
297 1.2 simonb #define M_MAC_IFG_RX _SB_MAKEMASK(6,S_MAC_IFG_RX)
298 1.2 simonb #define V_MAC_IFG_RX(x) _SB_MAKEVALUE(x,S_MAC_IFG_RX)
299 1.2 simonb #define G_MAC_IFG_RX(x) _SB_GETVALUE(x,S_MAC_IFG_RX,M_MAC_IFG_RX)
300 1.2 simonb
301 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1280)
302 1.3 cgd #define S_MAC_PRE_LEN _SB_MAKE64(0)
303 1.3 cgd #define M_MAC_PRE_LEN _SB_MAKEMASK(6,S_MAC_PRE_LEN)
304 1.3 cgd #define V_MAC_PRE_LEN(x) _SB_MAKEVALUE(x,S_MAC_PRE_LEN)
305 1.3 cgd #define G_MAC_PRE_LEN(x) _SB_GETVALUE(x,S_MAC_PRE_LEN,M_MAC_PRE_LEN)
306 1.5 cgd #endif /* 1250 PASS3 || 112x PASS1 || 1280 */
307 1.3 cgd
308 1.2 simonb #define S_MAC_IFG_TX _SB_MAKE64(6)
309 1.2 simonb #define M_MAC_IFG_TX _SB_MAKEMASK(6,S_MAC_IFG_TX)
310 1.2 simonb #define V_MAC_IFG_TX(x) _SB_MAKEVALUE(x,S_MAC_IFG_TX)
311 1.2 simonb #define G_MAC_IFG_TX(x) _SB_GETVALUE(x,S_MAC_IFG_TX,M_MAC_IFG_TX)
312 1.2 simonb
313 1.2 simonb #define S_MAC_IFG_THRSH _SB_MAKE64(12)
314 1.2 simonb #define M_MAC_IFG_THRSH _SB_MAKEMASK(6,S_MAC_IFG_THRSH)
315 1.2 simonb #define V_MAC_IFG_THRSH(x) _SB_MAKEVALUE(x,S_MAC_IFG_THRSH)
316 1.2 simonb #define G_MAC_IFG_THRSH(x) _SB_GETVALUE(x,S_MAC_IFG_THRSH,M_MAC_IFG_THRSH)
317 1.2 simonb
318 1.2 simonb #define S_MAC_BACKOFF_SEL _SB_MAKE64(18)
319 1.2 simonb #define M_MAC_BACKOFF_SEL _SB_MAKEMASK(4,S_MAC_BACKOFF_SEL)
320 1.2 simonb #define V_MAC_BACKOFF_SEL(x) _SB_MAKEVALUE(x,S_MAC_BACKOFF_SEL)
321 1.2 simonb #define G_MAC_BACKOFF_SEL(x) _SB_GETVALUE(x,S_MAC_BACKOFF_SEL,M_MAC_BACKOFF_SEL)
322 1.2 simonb
323 1.2 simonb #define S_MAC_LFSR_SEED _SB_MAKE64(22)
324 1.2 simonb #define M_MAC_LFSR_SEED _SB_MAKEMASK(8,S_MAC_LFSR_SEED)
325 1.2 simonb #define V_MAC_LFSR_SEED(x) _SB_MAKEVALUE(x,S_MAC_LFSR_SEED)
326 1.2 simonb #define G_MAC_LFSR_SEED(x) _SB_GETVALUE(x,S_MAC_LFSR_SEED,M_MAC_LFSR_SEED)
327 1.2 simonb
328 1.2 simonb #define S_MAC_SLOT_SIZE _SB_MAKE64(30)
329 1.2 simonb #define M_MAC_SLOT_SIZE _SB_MAKEMASK(10,S_MAC_SLOT_SIZE)
330 1.2 simonb #define V_MAC_SLOT_SIZE(x) _SB_MAKEVALUE(x,S_MAC_SLOT_SIZE)
331 1.2 simonb #define G_MAC_SLOT_SIZE(x) _SB_GETVALUE(x,S_MAC_SLOT_SIZE,M_MAC_SLOT_SIZE)
332 1.2 simonb
333 1.2 simonb #define S_MAC_MIN_FRAMESZ _SB_MAKE64(40)
334 1.2 simonb #define M_MAC_MIN_FRAMESZ _SB_MAKEMASK(8,S_MAC_MIN_FRAMESZ)
335 1.2 simonb #define V_MAC_MIN_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MIN_FRAMESZ)
336 1.2 simonb #define G_MAC_MIN_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MIN_FRAMESZ,M_MAC_MIN_FRAMESZ)
337 1.2 simonb
338 1.2 simonb #define S_MAC_MAX_FRAMESZ _SB_MAKE64(48)
339 1.2 simonb #define M_MAC_MAX_FRAMESZ _SB_MAKEMASK(16,S_MAC_MAX_FRAMESZ)
340 1.2 simonb #define V_MAC_MAX_FRAMESZ(x) _SB_MAKEVALUE(x,S_MAC_MAX_FRAMESZ)
341 1.2 simonb #define G_MAC_MAX_FRAMESZ(x) _SB_GETVALUE(x,S_MAC_MAX_FRAMESZ,M_MAC_MAX_FRAMESZ)
342 1.1 simonb
343 1.1 simonb /*
344 1.1 simonb * These constants are used to configure the fields within the Frame
345 1.2 simonb * Configuration Register.
346 1.1 simonb */
347 1.1 simonb
348 1.2 simonb #define K_MAC_IFG_RX_10 _SB_MAKE64(0) /* See table 176, not used */
349 1.2 simonb #define K_MAC_IFG_RX_100 _SB_MAKE64(0)
350 1.2 simonb #define K_MAC_IFG_RX_1000 _SB_MAKE64(0)
351 1.1 simonb
352 1.2 simonb #define K_MAC_IFG_TX_10 _SB_MAKE64(20)
353 1.2 simonb #define K_MAC_IFG_TX_100 _SB_MAKE64(20)
354 1.2 simonb #define K_MAC_IFG_TX_1000 _SB_MAKE64(8)
355 1.1 simonb
356 1.2 simonb #define K_MAC_IFG_THRSH_10 _SB_MAKE64(4)
357 1.2 simonb #define K_MAC_IFG_THRSH_100 _SB_MAKE64(4)
358 1.2 simonb #define K_MAC_IFG_THRSH_1000 _SB_MAKE64(0)
359 1.1 simonb
360 1.2 simonb #define K_MAC_SLOT_SIZE_10 _SB_MAKE64(0)
361 1.2 simonb #define K_MAC_SLOT_SIZE_100 _SB_MAKE64(0)
362 1.2 simonb #define K_MAC_SLOT_SIZE_1000 _SB_MAKE64(0)
363 1.1 simonb
364 1.2 simonb #define V_MAC_IFG_RX_10 V_MAC_IFG_RX(K_MAC_IFG_RX_10)
365 1.2 simonb #define V_MAC_IFG_RX_100 V_MAC_IFG_RX(K_MAC_IFG_RX_100)
366 1.2 simonb #define V_MAC_IFG_RX_1000 V_MAC_IFG_RX(K_MAC_IFG_RX_1000)
367 1.1 simonb
368 1.2 simonb #define V_MAC_IFG_TX_10 V_MAC_IFG_TX(K_MAC_IFG_TX_10)
369 1.2 simonb #define V_MAC_IFG_TX_100 V_MAC_IFG_TX(K_MAC_IFG_TX_100)
370 1.2 simonb #define V_MAC_IFG_TX_1000 V_MAC_IFG_TX(K_MAC_IFG_TX_1000)
371 1.1 simonb
372 1.2 simonb #define V_MAC_IFG_THRSH_10 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_10)
373 1.2 simonb #define V_MAC_IFG_THRSH_100 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_100)
374 1.2 simonb #define V_MAC_IFG_THRSH_1000 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_1000)
375 1.1 simonb
376 1.2 simonb #define V_MAC_SLOT_SIZE_10 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_10)
377 1.2 simonb #define V_MAC_SLOT_SIZE_100 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_100)
378 1.2 simonb #define V_MAC_SLOT_SIZE_1000 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_1000)
379 1.1 simonb
380 1.3 cgd #define K_MAC_MIN_FRAMESZ_FIFO _SB_MAKE64(9)
381 1.2 simonb #define K_MAC_MIN_FRAMESZ_DEFAULT _SB_MAKE64(64)
382 1.2 simonb #define K_MAC_MAX_FRAMESZ_DEFAULT _SB_MAKE64(1518)
383 1.2 simonb #define K_MAC_MAX_FRAMESZ_JUMBO _SB_MAKE64(9216)
384 1.1 simonb
385 1.3 cgd #define V_MAC_MIN_FRAMESZ_FIFO V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_FIFO)
386 1.2 simonb #define V_MAC_MIN_FRAMESZ_DEFAULT V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_DEFAULT)
387 1.2 simonb #define V_MAC_MAX_FRAMESZ_DEFAULT V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_DEFAULT)
388 1.2 simonb #define V_MAC_MAX_FRAMESZ_JUMBO V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_JUMBO)
389 1.1 simonb
390 1.1 simonb /*
391 1.1 simonb * MAC VLAN Tag Registers (Table 9-16)
392 1.1 simonb * Register: MAC_VLANTAG_0
393 1.1 simonb * Register: MAC_VLANTAG_1
394 1.1 simonb * Register: MAC_VLANTAG_2
395 1.1 simonb */
396 1.1 simonb
397 1.3 cgd #define S_MAC_VLAN_TAG _SB_MAKE64(0)
398 1.3 cgd #define M_MAC_VLAN_TAG _SB_MAKEMASK(32,S_MAC_VLAN_TAG)
399 1.3 cgd #define V_MAC_VLAN_TAG(x) _SB_MAKEVALUE(x,S_MAC_VLAN_TAG)
400 1.3 cgd #define G_MAC_VLAN_TAG(x) _SB_GETVALUE(x,S_MAC_VLAN_TAG,M_MAC_VLAN_TAG)
401 1.3 cgd
402 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
403 1.3 cgd #define S_MAC_TX_PKT_OFFSET _SB_MAKE64(32)
404 1.3 cgd #define M_MAC_TX_PKT_OFFSET _SB_MAKEMASK(8,S_MAC_TX_PKT_OFFSET)
405 1.3 cgd #define V_MAC_TX_PKT_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_TX_PKT_OFFSET)
406 1.3 cgd #define G_MAC_TX_PKT_OFFSET(x) _SB_GETVALUE(x,S_MAC_TX_PKT_OFFSET,M_MAC_TX_PKT_OFFSET)
407 1.3 cgd
408 1.3 cgd #define S_MAC_TX_CRC_OFFSET _SB_MAKE64(40)
409 1.3 cgd #define M_MAC_TX_CRC_OFFSET _SB_MAKEMASK(8,S_MAC_TX_CRC_OFFSET)
410 1.3 cgd #define V_MAC_TX_CRC_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_TX_CRC_OFFSET)
411 1.3 cgd #define G_MAC_TX_CRC_OFFSET(x) _SB_GETVALUE(x,S_MAC_TX_CRC_OFFSET,M_MAC_TX_CRC_OFFSET)
412 1.3 cgd
413 1.3 cgd #define M_MAC_CH_BASE_FC_EN _SB_MAKEMASK1(48)
414 1.5 cgd #endif /* 1250 PASS3 || 112x PASS1 */
415 1.1 simonb
416 1.1 simonb /*
417 1.1 simonb * MAC Status Registers (Table 9-17)
418 1.1 simonb * Also used for the MAC Interrupt Mask Register (Table 9-18)
419 1.1 simonb * Register: MAC_STATUS_0
420 1.1 simonb * Register: MAC_STATUS_1
421 1.1 simonb * Register: MAC_STATUS_2
422 1.1 simonb * Register: MAC_INT_MASK_0
423 1.1 simonb * Register: MAC_INT_MASK_1
424 1.1 simonb * Register: MAC_INT_MASK_2
425 1.1 simonb */
426 1.1 simonb
427 1.2 simonb /*
428 1.1 simonb * Use these constants to shift the appropriate channel
429 1.1 simonb * into the CH0 position so the same tests can be used
430 1.1 simonb * on each channel.
431 1.1 simonb */
432 1.1 simonb
433 1.2 simonb #define S_MAC_RX_CH0 _SB_MAKE64(0)
434 1.2 simonb #define S_MAC_RX_CH1 _SB_MAKE64(8)
435 1.2 simonb #define S_MAC_TX_CH0 _SB_MAKE64(16)
436 1.2 simonb #define S_MAC_TX_CH1 _SB_MAKE64(24)
437 1.1 simonb
438 1.2 simonb #define S_MAC_TXCHANNELS _SB_MAKE64(16) /* this is 1st TX chan */
439 1.2 simonb #define S_MAC_CHANWIDTH _SB_MAKE64(8) /* bits between channels */
440 1.1 simonb
441 1.1 simonb /*
442 1.1 simonb * These are the same as RX channel 0. The idea here
443 1.1 simonb * is that you'll use one of the "S_" things above
444 1.1 simonb * and pass just the six bits to a DMA-channel-specific ISR
445 1.1 simonb */
446 1.2 simonb #define M_MAC_INT_CHANNEL _SB_MAKEMASK(8,0)
447 1.2 simonb #define M_MAC_INT_EOP_COUNT _SB_MAKEMASK1(0)
448 1.2 simonb #define M_MAC_INT_EOP_TIMER _SB_MAKEMASK1(1)
449 1.2 simonb #define M_MAC_INT_EOP_SEEN _SB_MAKEMASK1(2)
450 1.2 simonb #define M_MAC_INT_HWM _SB_MAKEMASK1(3)
451 1.2 simonb #define M_MAC_INT_LWM _SB_MAKEMASK1(4)
452 1.2 simonb #define M_MAC_INT_DSCR _SB_MAKEMASK1(5)
453 1.2 simonb #define M_MAC_INT_ERR _SB_MAKEMASK1(6)
454 1.2 simonb #define M_MAC_INT_DZERO _SB_MAKEMASK1(7) /* only for TX channels */
455 1.3 cgd #define M_MAC_INT_DROP _SB_MAKEMASK1(7) /* only for RX channels */
456 1.3 cgd
457 1.3 cgd /*
458 1.3 cgd * In the following definitions we use ch (0/1) and txrx (TX=1, RX=0, see
459 1.3 cgd * also DMA_TX/DMA_RX in sb_regs.h).
460 1.3 cgd */
461 1.3 cgd #define S_MAC_STATUS_CH_OFFSET(ch,txrx) _SB_MAKE64(((ch) + 2 * (txrx)) * S_MAC_CHANWIDTH)
462 1.3 cgd
463 1.3 cgd #define M_MAC_STATUS_CHANNEL(ch,txrx) _SB_MAKEVALUE(_SB_MAKEMASK(8,0),S_MAC_STATUS_CH_OFFSET(ch,txrx))
464 1.3 cgd #define M_MAC_STATUS_EOP_COUNT(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_COUNT,S_MAC_STATUS_CH_OFFSET(ch,txrx))
465 1.3 cgd #define M_MAC_STATUS_EOP_TIMER(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_TIMER,S_MAC_STATUS_CH_OFFSET(ch,txrx))
466 1.3 cgd #define M_MAC_STATUS_EOP_SEEN(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_SEEN,S_MAC_STATUS_CH_OFFSET(ch,txrx))
467 1.3 cgd #define M_MAC_STATUS_HWM(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_HWM,S_MAC_STATUS_CH_OFFSET(ch,txrx))
468 1.3 cgd #define M_MAC_STATUS_LWM(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_LWM,S_MAC_STATUS_CH_OFFSET(ch,txrx))
469 1.3 cgd #define M_MAC_STATUS_DSCR(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DSCR,S_MAC_STATUS_CH_OFFSET(ch,txrx))
470 1.3 cgd #define M_MAC_STATUS_ERR(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_ERR,S_MAC_STATUS_CH_OFFSET(ch,txrx))
471 1.3 cgd #define M_MAC_STATUS_DZERO(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DZERO,S_MAC_STATUS_CH_OFFSET(ch,txrx))
472 1.3 cgd #define M_MAC_STATUS_DROP(ch,txrx) _SB_MAKEVALUE(M_MAC_INT_DROP,S_MAC_STATUS_CH_OFFSET(ch,txrx))
473 1.3 cgd #define M_MAC_STATUS_OTHER_ERR _SB_MAKEVALUE(_SB_MAKEMASK(7,0),40)
474 1.2 simonb
475 1.2 simonb
476 1.2 simonb #define M_MAC_RX_UNDRFL _SB_MAKEMASK1(40)
477 1.2 simonb #define M_MAC_RX_OVRFL _SB_MAKEMASK1(41)
478 1.2 simonb #define M_MAC_TX_UNDRFL _SB_MAKEMASK1(42)
479 1.2 simonb #define M_MAC_TX_OVRFL _SB_MAKEMASK1(43)
480 1.2 simonb #define M_MAC_LTCOL_ERR _SB_MAKEMASK1(44)
481 1.2 simonb #define M_MAC_EXCOL_ERR _SB_MAKEMASK1(45)
482 1.2 simonb #define M_MAC_CNTR_OVRFL_ERR _SB_MAKEMASK1(46)
483 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
484 1.3 cgd #define M_MAC_SPLIT_EN _SB_MAKEMASK1(47) /* interrupt mask only */
485 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
486 1.2 simonb
487 1.2 simonb #define S_MAC_COUNTER_ADDR _SB_MAKE64(47)
488 1.2 simonb #define M_MAC_COUNTER_ADDR _SB_MAKEMASK(5,S_MAC_COUNTER_ADDR)
489 1.2 simonb #define V_MAC_COUNTER_ADDR(x) _SB_MAKEVALUE(x,S_MAC_COUNTER_ADDR)
490 1.2 simonb #define G_MAC_COUNTER_ADDR(x) _SB_GETVALUE(x,S_MAC_COUNTER_ADDR,M_MAC_COUNTER_ADDR)
491 1.1 simonb
492 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1280)
493 1.3 cgd #define M_MAC_TX_PAUSE_ON _SB_MAKEMASK1(52)
494 1.5 cgd #endif /* 1250 PASS3 || 112x PASS1 || 1280 */
495 1.3 cgd
496 1.1 simonb /*
497 1.1 simonb * MAC Fifo Pointer Registers (Table 9-19) [Debug register]
498 1.1 simonb * Register: MAC_FIFO_PTRS_0
499 1.1 simonb * Register: MAC_FIFO_PTRS_1
500 1.1 simonb * Register: MAC_FIFO_PTRS_2
501 1.1 simonb */
502 1.1 simonb
503 1.2 simonb #define S_MAC_TX_WRPTR _SB_MAKE64(0)
504 1.2 simonb #define M_MAC_TX_WRPTR _SB_MAKEMASK(6,S_MAC_TX_WRPTR)
505 1.2 simonb #define V_MAC_TX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_WRPTR)
506 1.2 simonb #define G_MAC_TX_WRPTR(x) _SB_GETVALUE(x,S_MAC_TX_WRPTR,M_MAC_TX_WRPTR)
507 1.2 simonb
508 1.2 simonb #define S_MAC_TX_RDPTR _SB_MAKE64(8)
509 1.2 simonb #define M_MAC_TX_RDPTR _SB_MAKEMASK(6,S_MAC_TX_RDPTR)
510 1.2 simonb #define V_MAC_TX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_TX_RDPTR)
511 1.2 simonb #define G_MAC_TX_RDPTR(x) _SB_GETVALUE(x,S_MAC_TX_RDPTR,M_MAC_TX_RDPTR)
512 1.2 simonb
513 1.2 simonb #define S_MAC_RX_WRPTR _SB_MAKE64(16)
514 1.2 simonb #define M_MAC_RX_WRPTR _SB_MAKEMASK(6,S_MAC_RX_WRPTR)
515 1.2 simonb #define V_MAC_RX_WRPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_WRPTR)
516 1.2 simonb #define G_MAC_RX_WRPTR(x) _SB_GETVALUE(x,S_MAC_RX_WRPTR,M_MAC_TX_WRPTR)
517 1.2 simonb
518 1.2 simonb #define S_MAC_RX_RDPTR _SB_MAKE64(24)
519 1.2 simonb #define M_MAC_RX_RDPTR _SB_MAKEMASK(6,S_MAC_RX_RDPTR)
520 1.2 simonb #define V_MAC_RX_RDPTR(x) _SB_MAKEVALUE(x,S_MAC_RX_RDPTR)
521 1.2 simonb #define G_MAC_RX_RDPTR(x) _SB_GETVALUE(x,S_MAC_RX_RDPTR,M_MAC_TX_RDPTR)
522 1.1 simonb
523 1.1 simonb /*
524 1.1 simonb * MAC Fifo End Of Packet Count Registers (Table 9-20) [Debug register]
525 1.1 simonb * Register: MAC_EOPCNT_0
526 1.1 simonb * Register: MAC_EOPCNT_1
527 1.1 simonb * Register: MAC_EOPCNT_2
528 1.1 simonb */
529 1.1 simonb
530 1.2 simonb #define S_MAC_TX_EOP_COUNTER _SB_MAKE64(0)
531 1.2 simonb #define M_MAC_TX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_TX_EOP_COUNTER)
532 1.2 simonb #define V_MAC_TX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_TX_EOP_COUNTER)
533 1.2 simonb #define G_MAC_TX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_TX_EOP_COUNTER,M_MAC_TX_EOP_COUNTER)
534 1.2 simonb
535 1.2 simonb #define S_MAC_RX_EOP_COUNTER _SB_MAKE64(8)
536 1.2 simonb #define M_MAC_RX_EOP_COUNTER _SB_MAKEMASK(6,S_MAC_RX_EOP_COUNTER)
537 1.2 simonb #define V_MAC_RX_EOP_COUNTER(x) _SB_MAKEVALUE(x,S_MAC_RX_EOP_COUNTER)
538 1.2 simonb #define G_MAC_RX_EOP_COUNTER(x) _SB_GETVALUE(x,S_MAC_RX_EOP_COUNTER,M_MAC_RX_EOP_COUNTER)
539 1.1 simonb
540 1.1 simonb /*
541 1.1 simonb * MAC Recieve Address Filter Exact Match Registers (Table 9-21)
542 1.1 simonb * Registers: MAC_ADDR0_0 through MAC_ADDR7_0
543 1.1 simonb * Registers: MAC_ADDR0_1 through MAC_ADDR7_1
544 1.1 simonb * Registers: MAC_ADDR0_2 through MAC_ADDR7_2
545 1.1 simonb */
546 1.1 simonb
547 1.1 simonb /* No bitfields */
548 1.1 simonb
549 1.1 simonb /*
550 1.3 cgd * MAC Receive Address Filter Mask Registers
551 1.3 cgd * Registers: MAC_ADDRMASK0_0 and MAC_ADDRMASK0_1
552 1.3 cgd * Registers: MAC_ADDRMASK1_0 and MAC_ADDRMASK1_1
553 1.3 cgd * Registers: MAC_ADDRMASK2_0 and MAC_ADDRMASK2_1
554 1.3 cgd */
555 1.3 cgd
556 1.3 cgd /* No bitfields */
557 1.3 cgd
558 1.3 cgd /*
559 1.1 simonb * MAC Recieve Address Filter Hash Match Registers (Table 9-22)
560 1.1 simonb * Registers: MAC_HASH0_0 through MAC_HASH7_0
561 1.1 simonb * Registers: MAC_HASH0_1 through MAC_HASH7_1
562 1.1 simonb * Registers: MAC_HASH0_2 through MAC_HASH7_2
563 1.1 simonb */
564 1.1 simonb
565 1.1 simonb /* No bitfields */
566 1.1 simonb
567 1.1 simonb /*
568 1.1 simonb * MAC Transmit Source Address Registers (Table 9-23)
569 1.1 simonb * Register: MAC_ETHERNET_ADDR_0
570 1.1 simonb * Register: MAC_ETHERNET_ADDR_1
571 1.1 simonb * Register: MAC_ETHERNET_ADDR_2
572 1.1 simonb */
573 1.1 simonb
574 1.1 simonb /* No bitfields */
575 1.1 simonb
576 1.1 simonb /*
577 1.1 simonb * MAC Packet Type Configuration Register
578 1.1 simonb * Register: MAC_TYPE_CFG_0
579 1.1 simonb * Register: MAC_TYPE_CFG_1
580 1.1 simonb * Register: MAC_TYPE_CFG_2
581 1.1 simonb */
582 1.1 simonb
583 1.2 simonb #define S_TYPECFG_TYPESIZE _SB_MAKE64(16)
584 1.1 simonb
585 1.2 simonb #define S_TYPECFG_TYPE0 _SB_MAKE64(0)
586 1.2 simonb #define M_TYPECFG_TYPE0 _SB_MAKEMASK(16,S_TYPECFG_TYPE0)
587 1.2 simonb #define V_TYPECFG_TYPE0(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE0)
588 1.2 simonb #define G_TYPECFG_TYPE0(x) _SB_GETVALUE(x,S_TYPECFG_TYPE0,M_TYPECFG_TYPE0)
589 1.2 simonb
590 1.2 simonb #define S_TYPECFG_TYPE1 _SB_MAKE64(0)
591 1.2 simonb #define M_TYPECFG_TYPE1 _SB_MAKEMASK(16,S_TYPECFG_TYPE1)
592 1.2 simonb #define V_TYPECFG_TYPE1(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE1)
593 1.2 simonb #define G_TYPECFG_TYPE1(x) _SB_GETVALUE(x,S_TYPECFG_TYPE1,M_TYPECFG_TYPE1)
594 1.2 simonb
595 1.2 simonb #define S_TYPECFG_TYPE2 _SB_MAKE64(0)
596 1.2 simonb #define M_TYPECFG_TYPE2 _SB_MAKEMASK(16,S_TYPECFG_TYPE2)
597 1.2 simonb #define V_TYPECFG_TYPE2(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE2)
598 1.2 simonb #define G_TYPECFG_TYPE2(x) _SB_GETVALUE(x,S_TYPECFG_TYPE2,M_TYPECFG_TYPE2)
599 1.2 simonb
600 1.2 simonb #define S_TYPECFG_TYPE3 _SB_MAKE64(0)
601 1.2 simonb #define M_TYPECFG_TYPE3 _SB_MAKEMASK(16,S_TYPECFG_TYPE3)
602 1.2 simonb #define V_TYPECFG_TYPE3(x) _SB_MAKEVALUE(x,S_TYPECFG_TYPE3)
603 1.2 simonb #define G_TYPECFG_TYPE3(x) _SB_GETVALUE(x,S_TYPECFG_TYPE3,M_TYPECFG_TYPE3)
604 1.1 simonb
605 1.1 simonb /*
606 1.1 simonb * MAC Receive Address Filter Control Registers (Table 9-24)
607 1.1 simonb * Register: MAC_ADFILTER_CFG_0
608 1.1 simonb * Register: MAC_ADFILTER_CFG_1
609 1.1 simonb * Register: MAC_ADFILTER_CFG_2
610 1.1 simonb */
611 1.1 simonb
612 1.2 simonb #define M_MAC_ALLPKT_EN _SB_MAKEMASK1(0)
613 1.2 simonb #define M_MAC_UCAST_EN _SB_MAKEMASK1(1)
614 1.2 simonb #define M_MAC_UCAST_INV _SB_MAKEMASK1(2)
615 1.2 simonb #define M_MAC_MCAST_EN _SB_MAKEMASK1(3)
616 1.2 simonb #define M_MAC_MCAST_INV _SB_MAKEMASK1(4)
617 1.2 simonb #define M_MAC_BCAST_EN _SB_MAKEMASK1(5)
618 1.2 simonb #define M_MAC_DIRECT_INV _SB_MAKEMASK1(6)
619 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
620 1.3 cgd #define M_MAC_ALLMCAST_EN _SB_MAKEMASK1(7)
621 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
622 1.2 simonb
623 1.2 simonb #define S_MAC_IPHDR_OFFSET _SB_MAKE64(8)
624 1.2 simonb #define M_MAC_IPHDR_OFFSET _SB_MAKEMASK(8,S_MAC_IPHDR_OFFSET)
625 1.2 simonb #define V_MAC_IPHDR_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_IPHDR_OFFSET)
626 1.2 simonb #define G_MAC_IPHDR_OFFSET(x) _SB_GETVALUE(x,S_MAC_IPHDR_OFFSET,M_MAC_IPHDR_OFFSET)
627 1.3 cgd
628 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1280)
629 1.3 cgd #define S_MAC_RX_CRC_OFFSET _SB_MAKE64(16)
630 1.3 cgd #define M_MAC_RX_CRC_OFFSET _SB_MAKEMASK(8,S_MAC_RX_CRC_OFFSET)
631 1.3 cgd #define V_MAC_RX_CRC_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_RX_CRC_OFFSET)
632 1.3 cgd #define G_MAC_RX_CRC_OFFSET(x) _SB_GETVALUE(x,S_MAC_RX_CRC_OFFSET,M_MAC_RX_CRC_OFFSET)
633 1.3 cgd
634 1.3 cgd #define S_MAC_RX_PKT_OFFSET _SB_MAKE64(24)
635 1.3 cgd #define M_MAC_RX_PKT_OFFSET _SB_MAKEMASK(8,S_MAC_RX_PKT_OFFSET)
636 1.3 cgd #define V_MAC_RX_PKT_OFFSET(x) _SB_MAKEVALUE(x,S_MAC_RX_PKT_OFFSET)
637 1.3 cgd #define G_MAC_RX_PKT_OFFSET(x) _SB_GETVALUE(x,S_MAC_RX_PKT_OFFSET,M_MAC_RX_PKT_OFFSET)
638 1.3 cgd
639 1.3 cgd #define M_MAC_FWDPAUSE_EN _SB_MAKEMASK1(32)
640 1.3 cgd #define M_MAC_VLAN_DET_EN _SB_MAKEMASK1(33)
641 1.3 cgd
642 1.3 cgd #define S_MAC_RX_CH_MSN_SEL _SB_MAKE64(34)
643 1.3 cgd #define M_MAC_RX_CH_MSN_SEL _SB_MAKEMASK(8,S_MAC_RX_CH_MSN_SEL)
644 1.3 cgd #define V_MAC_RX_CH_MSN_SEL(x) _SB_MAKEVALUE(x,S_MAC_RX_CH_MSN_SEL)
645 1.3 cgd #define G_MAC_RX_CH_MSN_SEL(x) _SB_GETVALUE(x,S_MAC_RX_CH_MSN_SEL,M_MAC_RX_CH_MSN_SEL)
646 1.5 cgd #endif /* 1250 PASS3 || 112x PASS1 || 1280 */
647 1.1 simonb
648 1.1 simonb /*
649 1.1 simonb * MAC Receive Channel Select Registers (Table 9-25)
650 1.1 simonb */
651 1.1 simonb
652 1.1 simonb /* no bitfields */
653 1.1 simonb
654 1.1 simonb /*
655 1.1 simonb * MAC MII Management Interface Registers (Table 9-26)
656 1.1 simonb * Register: MAC_MDIO_0
657 1.1 simonb * Register: MAC_MDIO_1
658 1.1 simonb * Register: MAC_MDIO_2
659 1.1 simonb */
660 1.1 simonb
661 1.2 simonb #define S_MAC_MDC 0
662 1.2 simonb #define S_MAC_MDIO_DIR 1
663 1.2 simonb #define S_MAC_MDIO_OUT 2
664 1.2 simonb #define S_MAC_GENC 3
665 1.2 simonb #define S_MAC_MDIO_IN 4
666 1.2 simonb
667 1.2 simonb #define M_MAC_MDC _SB_MAKEMASK1(S_MAC_MDC)
668 1.2 simonb #define M_MAC_MDIO_DIR _SB_MAKEMASK1(S_MAC_MDIO_DIR)
669 1.2 simonb #define M_MAC_MDIO_DIR_INPUT _SB_MAKEMASK1(S_MAC_MDIO_DIR)
670 1.2 simonb #define M_MAC_MDIO_OUT _SB_MAKEMASK1(S_MAC_MDIO_OUT)
671 1.2 simonb #define M_MAC_GENC _SB_MAKEMASK1(S_MAC_GENC)
672 1.2 simonb #define M_MAC_MDIO_IN _SB_MAKEMASK1(S_MAC_MDIO_IN)
673 1.1 simonb
674 1.1 simonb #endif
675