Home | History | Annotate | Line # | Download | only in include
sb1250_mac.h revision 1.2
      1 /*  *********************************************************************
      2     *  SB1250 Board Support Package
      3     *
      4     *  MAC constants and macros			File: sb1250_mac.h
      5     *
      6     *  This module contains constants and macros for the SB1250's
      7     *  ethernet controllers.
      8     *
      9     *  SB1250 specification level:  User's manual 1/02/02
     10     *
     11     *  Author:  Mitch Lichtenberg (mpl (at) broadcom.com)
     12     *
     13     *********************************************************************
     14     *
     15     *  Copyright 2000,2001
     16     *  Broadcom Corporation. All rights reserved.
     17     *
     18     *  This software is furnished under license and may be used and
     19     *  copied only in accordance with the following terms and
     20     *  conditions.  Subject to these conditions, you may download,
     21     *  copy, install, use, modify and distribute modified or unmodified
     22     *  copies of this software in source and/or binary form.  No title
     23     *  or ownership is transferred hereby.
     24     *
     25     *  1) Any source code used, modified or distributed must reproduce
     26     *     and retain this copyright notice and list of conditions as
     27     *     they appear in the source file.
     28     *
     29     *  2) No right is granted to use any trade name, trademark, or
     30     *     logo of Broadcom Corporation. Neither the "Broadcom
     31     *     Corporation" name nor any trademark or logo of Broadcom
     32     *     Corporation may be used to endorse or promote products
     33     *     derived from this software without the prior written
     34     *     permission of Broadcom Corporation.
     35     *
     36     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     37     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     38     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     39     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     40     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     41     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     42     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     43     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     44     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     45     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     46     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     47     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     48     *     THE POSSIBILITY OF SUCH DAMAGE.
     49     ********************************************************************* */
     50 
     51 
     52 #ifndef _SB1250_MAC_H
     53 #define _SB1250_MAC_H
     54 
     55 #include "sb1250_defs.h"
     56 
     57 /*  *********************************************************************
     58     *  Ethernet MAC Registers
     59     ********************************************************************* */
     60 
     61 /*
     62  * MAC Configuration Register (Table 9-13)
     63  * Register: MAC_CFG_0
     64  * Register: MAC_CFG_1
     65  * Register: MAC_CFG_2
     66  */
     67 
     68 
     69 #define M_MAC_RESERVED0             _SB_MAKEMASK1(0)
     70 #define M_MAC_TX_HOLD_SOP_EN        _SB_MAKEMASK1(1)
     71 #define M_MAC_RETRY_EN              _SB_MAKEMASK1(2)
     72 #define M_MAC_RET_DRPREQ_EN         _SB_MAKEMASK1(3)
     73 #define M_MAC_RET_UFL_EN            _SB_MAKEMASK1(4)
     74 #define M_MAC_BURST_EN              _SB_MAKEMASK1(5)
     75 
     76 #define S_MAC_TX_PAUSE              _SB_MAKE64(6)
     77 #define M_MAC_TX_PAUSE_CNT          _SB_MAKEMASK(3,S_MAC_TX_PAUSE)
     78 #define V_MAC_TX_PAUSE_CNT(x)       _SB_MAKEVALUE(x,S_MAC_TX_PAUSE)
     79 
     80 #define K_MAC_TX_PAUSE_CNT_512      0
     81 #define K_MAC_TX_PAUSE_CNT_1K       1
     82 #define K_MAC_TX_PAUSE_CNT_2K       2
     83 #define K_MAC_TX_PAUSE_CNT_4K       3
     84 #define K_MAC_TX_PAUSE_CNT_8K       4
     85 #define K_MAC_TX_PAUSE_CNT_16K      5
     86 #define K_MAC_TX_PAUSE_CNT_32K      6
     87 #define K_MAC_TX_PAUSE_CNT_64K      7
     88 
     89 #define V_MAC_TX_PAUSE_CNT_512      V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_512)
     90 #define V_MAC_TX_PAUSE_CNT_1K       V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_1K)
     91 #define V_MAC_TX_PAUSE_CNT_2K       V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_2K)
     92 #define V_MAC_TX_PAUSE_CNT_4K       V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_4K)
     93 #define V_MAC_TX_PAUSE_CNT_8K       V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_8K)
     94 #define V_MAC_TX_PAUSE_CNT_16K      V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_16K)
     95 #define V_MAC_TX_PAUSE_CNT_32K      V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_32K)
     96 #define V_MAC_TX_PAUSE_CNT_64K      V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_64K)
     97 
     98 #define M_MAC_RESERVED1             _SB_MAKEMASK(8,9)
     99 
    100 #define M_MAC_AP_STAT_EN            _SB_MAKEMASK1(17)
    101 #define M_MAC_RESERVED2		    _SB_MAKEMASK1(18)
    102 #define M_MAC_DRP_ERRPKT_EN         _SB_MAKEMASK1(19)
    103 #define M_MAC_DRP_FCSERRPKT_EN      _SB_MAKEMASK1(20)
    104 #define M_MAC_DRP_CODEERRPKT_EN     _SB_MAKEMASK1(21)
    105 #define M_MAC_DRP_DRBLERRPKT_EN     _SB_MAKEMASK1(22)
    106 #define M_MAC_DRP_RNTPKT_EN         _SB_MAKEMASK1(23)
    107 #define M_MAC_DRP_OSZPKT_EN         _SB_MAKEMASK1(24)
    108 #define M_MAC_DRP_LENERRPKT_EN      _SB_MAKEMASK1(25)
    109 
    110 #define M_MAC_RESERVED3             _SB_MAKEMASK(6,26)
    111 
    112 #define M_MAC_BYPASS_SEL            _SB_MAKEMASK1(32)
    113 #define M_MAC_HDX_EN                _SB_MAKEMASK1(33)
    114 
    115 #define S_MAC_SPEED_SEL             _SB_MAKE64(34)
    116 #define M_MAC_SPEED_SEL             _SB_MAKEMASK(2,S_MAC_SPEED_SEL)
    117 #define V_MAC_SPEED_SEL(x)	    _SB_MAKEVALUE(x,S_MAC_SPEED_SEL)
    118 #define G_MAC_SPEED_SEL(x)	    _SB_GETVALUE(x,S_MAC_SPEED_SEL,M_MAC_SPEED_SEL)
    119 
    120 #define K_MAC_SPEED_SEL_10MBPS      0
    121 #define K_MAC_SPEED_SEL_100MBPS     1
    122 #define K_MAC_SPEED_SEL_1000MBPS    2
    123 #define K_MAC_SPEED_SEL_RESERVED    3
    124 
    125 #define V_MAC_SPEED_SEL_10MBPS      V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_10MBPS)
    126 #define V_MAC_SPEED_SEL_100MBPS     V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_100MBPS)
    127 #define V_MAC_SPEED_SEL_1000MBPS    V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_1000MBPS)
    128 #define V_MAC_SPEED_SEL_RESERVED    V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_RESERVED)
    129 
    130 #define M_MAC_TX_CLK_EDGE_SEL       _SB_MAKEMASK1(36)
    131 #define M_MAC_LOOPBACK_SEL          _SB_MAKEMASK1(37)
    132 #define M_MAC_FAST_SYNC             _SB_MAKEMASK1(38)
    133 #define M_MAC_SS_EN                 _SB_MAKEMASK1(39)
    134 
    135 #define S_MAC_BYPASS_CFG	    _SB_MAKE64(40)
    136 #define M_MAC_BYPASS_CFG            _SB_MAKEMASK(2,S_MAC_BYPASS_CFG)
    137 #define V_MAC_BYPASS_CFG(x)         _SB_MAKEVALUE(x,S_MAC_BYPASS_CFG)
    138 #define G_MAC_BYPASS_CFG(x)         _SB_GETVALUE(x,S_MAC_BYPASS_CFG,M_MAC_BYPASS_CFG)
    139 
    140 #define K_MAC_BYPASS_GMII	    0
    141 #define K_MAC_BYPASS_ENCODED        1
    142 #define K_MAC_BYPASS_SOP            2
    143 #define K_MAC_BYPASS_EOP            3
    144 
    145 #define M_MAC_BYPASS_16             _SB_MAKEMASK1(42)
    146 #define M_MAC_BYPASS_FCS_CHK	    _SB_MAKEMASK1(43)
    147 
    148 #define M_MAC_RX_CH_SEL_MSB	    _SB_MAKEMASK1(44)		/* PASS2 */
    149 
    150 #define S_MAC_BYPASS_IFG            _SB_MAKE64(46)
    151 #define M_MAC_BYPASS_IFG            _SB_MAKEMASK(8,S_MAC_BYPASS_IFG)
    152 #define V_MAC_BYPASS_IFG(x)	    _SB_MAKEVALUE(x,S_MAC_BYPASS_IFG)
    153 #define G_MAC_BYPASS_IFG(x)	    _SB_GETVALUE(x,S_MAC_BYPASS_IFG,M_MAC_BYPASS_IFG)
    154 
    155 #define K_MAC_FC_CMD_DISABLED       0
    156 #define K_MAC_FC_CMD_ENABLED        1
    157 #define K_MAC_FC_CMD_ENAB_FALSECARR 2
    158 
    159 #define V_MAC_FC_CMD_DISABLED       V_MAC_FC_CMD(K_MAC_FC_CMD_DISABLED)
    160 #define V_MAC_FC_CMD_ENABLED        V_MAC_FC_CMD(K_MAC_FC_CMD_ENABLED)
    161 #define V_MAC_FC_CMD_ENAB_FALSECARR V_MAC_FC_CMD(K_MAC_FC_CMD_ENAB_FALSECARR)
    162 
    163 #define M_MAC_FC_SEL                _SB_MAKEMASK1(54)
    164 
    165 #define S_MAC_FC_CMD                _SB_MAKE64(55)
    166 #define M_MAC_FC_CMD                _SB_MAKEMASK(2,S_MAC_FC_CMD)
    167 #define V_MAC_FC_CMD(x)	            _SB_MAKEVALUE(x,S_MAC_FC_CMD)
    168 #define G_MAC_FC_CMD(x)	            _SB_GETVALUE(x,S_MAC_FC_CMD,M_MAC_FC_CMD)
    169 
    170 #define S_MAC_RX_CH_SEL             _SB_MAKE64(57)
    171 #define M_MAC_RX_CH_SEL             _SB_MAKEMASK(7,S_MAC_RX_CH_SEL)
    172 #define V_MAC_RX_CH_SEL(x)          _SB_MAKEVALUE(x,S_MAC_RX_CH_SEL)
    173 #define G_MAC_RX_CH_SEL(x)          _SB_GETVALUE(x,S_MAC_RX_CH_SEL,M_MAC_RX_CH_SEL)
    174 
    175 
    176 /*
    177  * MAC Enable Registers
    178  * Register: MAC_ENABLE_0
    179  * Register: MAC_ENABLE_1
    180  * Register: MAC_ENABLE_2
    181  */
    182 
    183 #define M_MAC_RXDMA_EN0	            _SB_MAKEMASK1(0)
    184 #define M_MAC_RXDMA_EN1	            _SB_MAKEMASK1(1)
    185 #define M_MAC_TXDMA_EN0	            _SB_MAKEMASK1(4)
    186 #define M_MAC_TXDMA_EN1	            _SB_MAKEMASK1(5)
    187 
    188 #define M_MAC_PORT_RESET            _SB_MAKEMASK1(8)
    189 
    190 #define M_MAC_RX_ENABLE             _SB_MAKEMASK1(10)
    191 #define M_MAC_TX_ENABLE             _SB_MAKEMASK1(11)
    192 #define M_MAC_BYP_RX_ENABLE         _SB_MAKEMASK1(12)
    193 #define M_MAC_BYP_TX_ENABLE         _SB_MAKEMASK1(13)
    194 
    195 /*
    196  * MAC DMA Control Register
    197  * Register: MAC_TXD_CTL_0
    198  * Register: MAC_TXD_CTL_1
    199  * Register: MAC_TXD_CTL_2
    200  */
    201 
    202 #define S_MAC_TXD_WEIGHT0	    _SB_MAKE64(0)
    203 #define M_MAC_TXD_WEIGHT0	    _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT0)
    204 #define V_MAC_TXD_WEIGHT0(x)        _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT0)
    205 #define G_MAC_TXD_WEIGHT0(x)        _SB_GETVALUE(x,S_MAC_TXD_WEIGHT0,M_MAC_TXD_WEIGHT0)
    206 
    207 #define S_MAC_TXD_WEIGHT1	    _SB_MAKE64(4)
    208 #define M_MAC_TXD_WEIGHT1	    _SB_MAKEMASK(4,S_MAC_TXD_WEIGHT1)
    209 #define V_MAC_TXD_WEIGHT1(x)        _SB_MAKEVALUE(x,S_MAC_TXD_WEIGHT1)
    210 #define G_MAC_TXD_WEIGHT1(x)        _SB_GETVALUE(x,S_MAC_TXD_WEIGHT1,M_MAC_TXD_WEIGHT1)
    211 
    212 /*
    213  * MAC Fifo Threshhold registers (Table 9-14)
    214  * Register: MAC_THRSH_CFG_0
    215  * Register: MAC_THRSH_CFG_1
    216  * Register: MAC_THRSH_CFG_2
    217  */
    218 
    219 #define S_MAC_TX_WR_THRSH           _SB_MAKE64(0)
    220 /* #define M_MAC_TX_WR_THRSH           _SB_MAKEMASK(6,S_MAC_TX_WR_THRSH) */ /* PASS1 */
    221 #define M_MAC_TX_WR_THRSH           _SB_MAKEMASK(7,S_MAC_TX_WR_THRSH)	    /* PASS2 */
    222 #define V_MAC_TX_WR_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_TX_WR_THRSH)
    223 #define G_MAC_TX_WR_THRSH(x)        _SB_GETVALUE(x,S_MAC_TX_WR_THRSH,M_MAC_TX_WR_THRSH)
    224 
    225 #define S_MAC_TX_RD_THRSH           _SB_MAKE64(8)
    226 /* #define M_MAC_TX_RD_THRSH           _SB_MAKEMASK(6,S_MAC_TX_RD_THRSH) */ /* PASS1 */
    227 #define M_MAC_TX_RD_THRSH           _SB_MAKEMASK(7,S_MAC_TX_RD_THRSH)	    /* PASS2 */
    228 #define V_MAC_TX_RD_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_TX_RD_THRSH)
    229 #define G_MAC_TX_RD_THRSH(x)        _SB_GETVALUE(x,S_MAC_TX_RD_THRSH,M_MAC_TX_RD_THRSH)
    230 
    231 #define S_MAC_TX_RL_THRSH           _SB_MAKE64(16)
    232 #define M_MAC_TX_RL_THRSH           _SB_MAKEMASK(4,S_MAC_TX_RL_THRSH)
    233 #define V_MAC_TX_RL_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_TX_RL_THRSH)
    234 #define G_MAC_TX_RL_THRSH(x)        _SB_GETVALUE(x,S_MAC_TX_RL_THRSH,M_MAC_TX_RL_THRSH)
    235 
    236 #define S_MAC_RX_PL_THRSH           _SB_MAKE64(24)
    237 #define M_MAC_RX_PL_THRSH           _SB_MAKEMASK(6,S_MAC_RX_PL_THRSH)
    238 #define V_MAC_RX_PL_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_RX_PL_THRSH)
    239 #define G_MAC_RX_PL_THRSH(x)        _SB_GETVALUE(x,S_MAC_RX_PL_THRSH,M_MAC_RX_PL_THRSH)
    240 
    241 #define S_MAC_RX_RD_THRSH           _SB_MAKE64(32)
    242 #define M_MAC_RX_RD_THRSH           _SB_MAKEMASK(6,S_MAC_RX_RD_THRSH)
    243 #define V_MAC_RX_RD_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_RX_RD_THRSH)
    244 #define G_MAC_RX_RD_THRSH(x)        _SB_GETVALUE(x,S_MAC_RX_RD_THRSH,M_MAC_RX_RD_THRSH)
    245 
    246 #define S_MAC_RX_RL_THRSH           _SB_MAKE64(40)
    247 #define M_MAC_RX_RL_THRSH           _SB_MAKEMASK(6,S_MAC_RX_RL_THRSH)
    248 #define V_MAC_RX_RL_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_RX_RL_THRSH)
    249 #define G_MAC_RX_RL_THRSH(x)        _SB_GETVALUE(x,S_MAC_RX_RL_THRSH,M_MAC_RX_RL_THRSH)
    250 
    251 #define S_MAC_ENC_FC_THRSH           _SB_MAKE64(56)			/* PASS2 */
    252 #define M_MAC_ENC_FC_THRSH           _SB_MAKEMASK(6,S_MAC_ENC_FC_THRSH)	/* PASS2 */
    253 #define V_MAC_ENC_FC_THRSH(x)        _SB_MAKEVALUE(x,S_MAC_ENC_FC_THRSH) /* PASS2 */
    254 #define G_MAC_ENC_FC_THRSH(x)        _SB_GETVALUE(x,S_MAC_ENC_FC_THRSH,M_MAC_ENC_FC_THRSH) /* PASS2 */
    255 
    256 /*
    257  * MAC Frame Configuration Registers (Table 9-15)
    258  * Register: MAC_FRAME_CFG_0
    259  * Register: MAC_FRAME_CFG_1
    260  * Register: MAC_FRAME_CFG_2
    261  */
    262 
    263 #define S_MAC_IFG_RX                _SB_MAKE64(0)
    264 #define M_MAC_IFG_RX                _SB_MAKEMASK(6,S_MAC_IFG_RX)
    265 #define V_MAC_IFG_RX(x)             _SB_MAKEVALUE(x,S_MAC_IFG_RX)
    266 #define G_MAC_IFG_RX(x)             _SB_GETVALUE(x,S_MAC_IFG_RX,M_MAC_IFG_RX)
    267 
    268 #define S_MAC_IFG_TX                _SB_MAKE64(6)
    269 #define M_MAC_IFG_TX                _SB_MAKEMASK(6,S_MAC_IFG_TX)
    270 #define V_MAC_IFG_TX(x)             _SB_MAKEVALUE(x,S_MAC_IFG_TX)
    271 #define G_MAC_IFG_TX(x)             _SB_GETVALUE(x,S_MAC_IFG_TX,M_MAC_IFG_TX)
    272 
    273 #define S_MAC_IFG_THRSH             _SB_MAKE64(12)
    274 #define M_MAC_IFG_THRSH             _SB_MAKEMASK(6,S_MAC_IFG_THRSH)
    275 #define V_MAC_IFG_THRSH(x)          _SB_MAKEVALUE(x,S_MAC_IFG_THRSH)
    276 #define G_MAC_IFG_THRSH(x)          _SB_GETVALUE(x,S_MAC_IFG_THRSH,M_MAC_IFG_THRSH)
    277 
    278 #define S_MAC_BACKOFF_SEL           _SB_MAKE64(18)
    279 #define M_MAC_BACKOFF_SEL           _SB_MAKEMASK(4,S_MAC_BACKOFF_SEL)
    280 #define V_MAC_BACKOFF_SEL(x)        _SB_MAKEVALUE(x,S_MAC_BACKOFF_SEL)
    281 #define G_MAC_BACKOFF_SEL(x)        _SB_GETVALUE(x,S_MAC_BACKOFF_SEL,M_MAC_BACKOFF_SEL)
    282 
    283 #define S_MAC_LFSR_SEED             _SB_MAKE64(22)
    284 #define M_MAC_LFSR_SEED             _SB_MAKEMASK(8,S_MAC_LFSR_SEED)
    285 #define V_MAC_LFSR_SEED(x)          _SB_MAKEVALUE(x,S_MAC_LFSR_SEED)
    286 #define G_MAC_LFSR_SEED(x)          _SB_GETVALUE(x,S_MAC_LFSR_SEED,M_MAC_LFSR_SEED)
    287 
    288 #define S_MAC_SLOT_SIZE             _SB_MAKE64(30)
    289 #define M_MAC_SLOT_SIZE             _SB_MAKEMASK(10,S_MAC_SLOT_SIZE)
    290 #define V_MAC_SLOT_SIZE(x)          _SB_MAKEVALUE(x,S_MAC_SLOT_SIZE)
    291 #define G_MAC_SLOT_SIZE(x)          _SB_GETVALUE(x,S_MAC_SLOT_SIZE,M_MAC_SLOT_SIZE)
    292 
    293 #define S_MAC_MIN_FRAMESZ           _SB_MAKE64(40)
    294 #define M_MAC_MIN_FRAMESZ           _SB_MAKEMASK(8,S_MAC_MIN_FRAMESZ)
    295 #define V_MAC_MIN_FRAMESZ(x)        _SB_MAKEVALUE(x,S_MAC_MIN_FRAMESZ)
    296 #define G_MAC_MIN_FRAMESZ(x)        _SB_GETVALUE(x,S_MAC_MIN_FRAMESZ,M_MAC_MIN_FRAMESZ)
    297 
    298 #define S_MAC_MAX_FRAMESZ           _SB_MAKE64(48)
    299 #define M_MAC_MAX_FRAMESZ           _SB_MAKEMASK(16,S_MAC_MAX_FRAMESZ)
    300 #define V_MAC_MAX_FRAMESZ(x)        _SB_MAKEVALUE(x,S_MAC_MAX_FRAMESZ)
    301 #define G_MAC_MAX_FRAMESZ(x)        _SB_GETVALUE(x,S_MAC_MAX_FRAMESZ,M_MAC_MAX_FRAMESZ)
    302 
    303 /*
    304  * These constants are used to configure the fields within the Frame
    305  * Configuration Register.
    306  */
    307 
    308 #define K_MAC_IFG_RX_10             _SB_MAKE64(0)	/* See table 176, not used */
    309 #define K_MAC_IFG_RX_100            _SB_MAKE64(0)
    310 #define K_MAC_IFG_RX_1000           _SB_MAKE64(0)
    311 
    312 #define K_MAC_IFG_TX_10             _SB_MAKE64(20)
    313 #define K_MAC_IFG_TX_100            _SB_MAKE64(20)
    314 #define K_MAC_IFG_TX_1000           _SB_MAKE64(8)
    315 
    316 #define K_MAC_IFG_THRSH_10          _SB_MAKE64(4)
    317 #define K_MAC_IFG_THRSH_100         _SB_MAKE64(4)
    318 #define K_MAC_IFG_THRSH_1000        _SB_MAKE64(0)
    319 
    320 #define K_MAC_SLOT_SIZE_10          _SB_MAKE64(0)
    321 #define K_MAC_SLOT_SIZE_100         _SB_MAKE64(0)
    322 #define K_MAC_SLOT_SIZE_1000        _SB_MAKE64(0)
    323 
    324 #define V_MAC_IFG_RX_10        V_MAC_IFG_RX(K_MAC_IFG_RX_10)
    325 #define V_MAC_IFG_RX_100       V_MAC_IFG_RX(K_MAC_IFG_RX_100)
    326 #define V_MAC_IFG_RX_1000      V_MAC_IFG_RX(K_MAC_IFG_RX_1000)
    327 
    328 #define V_MAC_IFG_TX_10        V_MAC_IFG_TX(K_MAC_IFG_TX_10)
    329 #define V_MAC_IFG_TX_100       V_MAC_IFG_TX(K_MAC_IFG_TX_100)
    330 #define V_MAC_IFG_TX_1000      V_MAC_IFG_TX(K_MAC_IFG_TX_1000)
    331 
    332 #define V_MAC_IFG_THRSH_10     V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_10)
    333 #define V_MAC_IFG_THRSH_100    V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_100)
    334 #define V_MAC_IFG_THRSH_1000   V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_1000)
    335 
    336 #define V_MAC_SLOT_SIZE_10     V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_10)
    337 #define V_MAC_SLOT_SIZE_100    V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_100)
    338 #define V_MAC_SLOT_SIZE_1000   V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_1000)
    339 
    340 #define K_MAC_MIN_FRAMESZ_DEFAULT   _SB_MAKE64(64)
    341 #define K_MAC_MAX_FRAMESZ_DEFAULT   _SB_MAKE64(1518)
    342 #define K_MAC_MAX_FRAMESZ_JUMBO     _SB_MAKE64(9216)
    343 
    344 #define V_MAC_MIN_FRAMESZ_DEFAULT   V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_DEFAULT)
    345 #define V_MAC_MAX_FRAMESZ_DEFAULT   V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_DEFAULT)
    346 #define V_MAC_MAX_FRAMESZ_JUMBO     V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_JUMBO)
    347 
    348 /*
    349  * MAC VLAN Tag Registers (Table 9-16)
    350  * Register: MAC_VLANTAG_0
    351  * Register: MAC_VLANTAG_1
    352  * Register: MAC_VLANTAG_2
    353  */
    354 
    355 /* No bit fields: lower 32 bits of register are the tags */
    356 
    357 /*
    358  * MAC Status Registers (Table 9-17)
    359  * Also used for the MAC Interrupt Mask Register (Table 9-18)
    360  * Register: MAC_STATUS_0
    361  * Register: MAC_STATUS_1
    362  * Register: MAC_STATUS_2
    363  * Register: MAC_INT_MASK_0
    364  * Register: MAC_INT_MASK_1
    365  * Register: MAC_INT_MASK_2
    366  */
    367 
    368 /*
    369  * Use these constants to shift the appropriate channel
    370  * into the CH0 position so the same tests can be used
    371  * on each channel.
    372  */
    373 
    374 #define S_MAC_RX_CH0                _SB_MAKE64(0)
    375 #define S_MAC_RX_CH1                _SB_MAKE64(8)
    376 #define S_MAC_TX_CH0                _SB_MAKE64(16)
    377 #define S_MAC_TX_CH1                _SB_MAKE64(24)
    378 
    379 #define S_MAC_TXCHANNELS	    _SB_MAKE64(16)	/* this is 1st TX chan */
    380 #define S_MAC_CHANWIDTH             _SB_MAKE64(8)	/* bits between channels */
    381 
    382 /*
    383  *  These are the same as RX channel 0.  The idea here
    384  *  is that you'll use one of the "S_" things above
    385  *  and pass just the six bits to a DMA-channel-specific ISR
    386  */
    387 #define M_MAC_INT_CHANNEL           _SB_MAKEMASK(8,0)
    388 #define M_MAC_INT_EOP_COUNT         _SB_MAKEMASK1(0)
    389 #define M_MAC_INT_EOP_TIMER         _SB_MAKEMASK1(1)
    390 #define M_MAC_INT_EOP_SEEN          _SB_MAKEMASK1(2)
    391 #define M_MAC_INT_HWM               _SB_MAKEMASK1(3)
    392 #define M_MAC_INT_LWM               _SB_MAKEMASK1(4)
    393 #define M_MAC_INT_DSCR              _SB_MAKEMASK1(5)
    394 #define M_MAC_INT_ERR               _SB_MAKEMASK1(6)
    395 #define M_MAC_INT_DZERO             _SB_MAKEMASK1(7)	/* only for TX channels */
    396 
    397 
    398 #define M_MAC_RX_UNDRFL             _SB_MAKEMASK1(40)
    399 #define M_MAC_RX_OVRFL              _SB_MAKEMASK1(41)
    400 #define M_MAC_TX_UNDRFL             _SB_MAKEMASK1(42)
    401 #define M_MAC_TX_OVRFL              _SB_MAKEMASK1(43)
    402 #define M_MAC_LTCOL_ERR             _SB_MAKEMASK1(44)
    403 #define M_MAC_EXCOL_ERR             _SB_MAKEMASK1(45)
    404 #define M_MAC_CNTR_OVRFL_ERR        _SB_MAKEMASK1(46)
    405 #define M_MAC_SPLIT_EN		    _SB_MAKEMASK1(47) 	/* interrupt mask only */ /* PASS2 */
    406 
    407 #define S_MAC_COUNTER_ADDR          _SB_MAKE64(47)
    408 #define M_MAC_COUNTER_ADDR          _SB_MAKEMASK(5,S_MAC_COUNTER_ADDR)
    409 #define V_MAC_COUNTER_ADDR(x)       _SB_MAKEVALUE(x,S_MAC_COUNTER_ADDR)
    410 #define G_MAC_COUNTER_ADDR(x)       _SB_GETVALUE(x,S_MAC_COUNTER_ADDR,M_MAC_COUNTER_ADDR)
    411 
    412 /*
    413  * MAC Fifo Pointer Registers (Table 9-19)    [Debug register]
    414  * Register: MAC_FIFO_PTRS_0
    415  * Register: MAC_FIFO_PTRS_1
    416  * Register: MAC_FIFO_PTRS_2
    417  */
    418 
    419 #define S_MAC_TX_WRPTR              _SB_MAKE64(0)
    420 #define M_MAC_TX_WRPTR              _SB_MAKEMASK(6,S_MAC_TX_WRPTR)
    421 #define V_MAC_TX_WRPTR(x)           _SB_MAKEVALUE(x,S_MAC_TX_WRPTR)
    422 #define G_MAC_TX_WRPTR(x)           _SB_GETVALUE(x,S_MAC_TX_WRPTR,M_MAC_TX_WRPTR)
    423 
    424 #define S_MAC_TX_RDPTR              _SB_MAKE64(8)
    425 #define M_MAC_TX_RDPTR              _SB_MAKEMASK(6,S_MAC_TX_RDPTR)
    426 #define V_MAC_TX_RDPTR(x)           _SB_MAKEVALUE(x,S_MAC_TX_RDPTR)
    427 #define G_MAC_TX_RDPTR(x)           _SB_GETVALUE(x,S_MAC_TX_RDPTR,M_MAC_TX_RDPTR)
    428 
    429 #define S_MAC_RX_WRPTR              _SB_MAKE64(16)
    430 #define M_MAC_RX_WRPTR              _SB_MAKEMASK(6,S_MAC_RX_WRPTR)
    431 #define V_MAC_RX_WRPTR(x)           _SB_MAKEVALUE(x,S_MAC_RX_WRPTR)
    432 #define G_MAC_RX_WRPTR(x)           _SB_GETVALUE(x,S_MAC_RX_WRPTR,M_MAC_TX_WRPTR)
    433 
    434 #define S_MAC_RX_RDPTR              _SB_MAKE64(24)
    435 #define M_MAC_RX_RDPTR              _SB_MAKEMASK(6,S_MAC_RX_RDPTR)
    436 #define V_MAC_RX_RDPTR(x)           _SB_MAKEVALUE(x,S_MAC_RX_RDPTR)
    437 #define G_MAC_RX_RDPTR(x)           _SB_GETVALUE(x,S_MAC_RX_RDPTR,M_MAC_TX_RDPTR)
    438 
    439 /*
    440  * MAC Fifo End Of Packet Count Registers (Table 9-20)  [Debug register]
    441  * Register: MAC_EOPCNT_0
    442  * Register: MAC_EOPCNT_1
    443  * Register: MAC_EOPCNT_2
    444  */
    445 
    446 #define S_MAC_TX_EOP_COUNTER        _SB_MAKE64(0)
    447 #define M_MAC_TX_EOP_COUNTER        _SB_MAKEMASK(6,S_MAC_TX_EOP_COUNTER)
    448 #define V_MAC_TX_EOP_COUNTER(x)     _SB_MAKEVALUE(x,S_MAC_TX_EOP_COUNTER)
    449 #define G_MAC_TX_EOP_COUNTER(x)     _SB_GETVALUE(x,S_MAC_TX_EOP_COUNTER,M_MAC_TX_EOP_COUNTER)
    450 
    451 #define S_MAC_RX_EOP_COUNTER        _SB_MAKE64(8)
    452 #define M_MAC_RX_EOP_COUNTER        _SB_MAKEMASK(6,S_MAC_RX_EOP_COUNTER)
    453 #define V_MAC_RX_EOP_COUNTER(x)     _SB_MAKEVALUE(x,S_MAC_RX_EOP_COUNTER)
    454 #define G_MAC_RX_EOP_COUNTER(x)     _SB_GETVALUE(x,S_MAC_RX_EOP_COUNTER,M_MAC_RX_EOP_COUNTER)
    455 
    456 /*
    457  * MAC Recieve Address Filter Exact Match Registers (Table 9-21)
    458  * Registers: MAC_ADDR0_0 through MAC_ADDR7_0
    459  * Registers: MAC_ADDR0_1 through MAC_ADDR7_1
    460  * Registers: MAC_ADDR0_2 through MAC_ADDR7_2
    461  */
    462 
    463 /* No bitfields */
    464 
    465 /*
    466  * MAC Recieve Address Filter Hash Match Registers (Table 9-22)
    467  * Registers: MAC_HASH0_0 through MAC_HASH7_0
    468  * Registers: MAC_HASH0_1 through MAC_HASH7_1
    469  * Registers: MAC_HASH0_2 through MAC_HASH7_2
    470  */
    471 
    472 /* No bitfields */
    473 
    474 /*
    475  * MAC Transmit Source Address Registers (Table 9-23)
    476  * Register: MAC_ETHERNET_ADDR_0
    477  * Register: MAC_ETHERNET_ADDR_1
    478  * Register: MAC_ETHERNET_ADDR_2
    479  */
    480 
    481 /* No bitfields */
    482 
    483 /*
    484  * MAC Packet Type Configuration Register
    485  * Register: MAC_TYPE_CFG_0
    486  * Register: MAC_TYPE_CFG_1
    487  * Register: MAC_TYPE_CFG_2
    488  */
    489 
    490 #define S_TYPECFG_TYPESIZE      _SB_MAKE64(16)
    491 
    492 #define S_TYPECFG_TYPE0		_SB_MAKE64(0)
    493 #define M_TYPECFG_TYPE0         _SB_MAKEMASK(16,S_TYPECFG_TYPE0)
    494 #define V_TYPECFG_TYPE0(x)      _SB_MAKEVALUE(x,S_TYPECFG_TYPE0)
    495 #define G_TYPECFG_TYPE0(x)      _SB_GETVALUE(x,S_TYPECFG_TYPE0,M_TYPECFG_TYPE0)
    496 
    497 #define S_TYPECFG_TYPE1		_SB_MAKE64(0)
    498 #define M_TYPECFG_TYPE1         _SB_MAKEMASK(16,S_TYPECFG_TYPE1)
    499 #define V_TYPECFG_TYPE1(x)      _SB_MAKEVALUE(x,S_TYPECFG_TYPE1)
    500 #define G_TYPECFG_TYPE1(x)      _SB_GETVALUE(x,S_TYPECFG_TYPE1,M_TYPECFG_TYPE1)
    501 
    502 #define S_TYPECFG_TYPE2		_SB_MAKE64(0)
    503 #define M_TYPECFG_TYPE2         _SB_MAKEMASK(16,S_TYPECFG_TYPE2)
    504 #define V_TYPECFG_TYPE2(x)      _SB_MAKEVALUE(x,S_TYPECFG_TYPE2)
    505 #define G_TYPECFG_TYPE2(x)      _SB_GETVALUE(x,S_TYPECFG_TYPE2,M_TYPECFG_TYPE2)
    506 
    507 #define S_TYPECFG_TYPE3		_SB_MAKE64(0)
    508 #define M_TYPECFG_TYPE3         _SB_MAKEMASK(16,S_TYPECFG_TYPE3)
    509 #define V_TYPECFG_TYPE3(x)      _SB_MAKEVALUE(x,S_TYPECFG_TYPE3)
    510 #define G_TYPECFG_TYPE3(x)      _SB_GETVALUE(x,S_TYPECFG_TYPE3,M_TYPECFG_TYPE3)
    511 
    512 /*
    513  * MAC Receive Address Filter Control Registers (Table 9-24)
    514  * Register: MAC_ADFILTER_CFG_0
    515  * Register: MAC_ADFILTER_CFG_1
    516  * Register: MAC_ADFILTER_CFG_2
    517  */
    518 
    519 #define M_MAC_ALLPKT_EN	        _SB_MAKEMASK1(0)
    520 #define M_MAC_UCAST_EN          _SB_MAKEMASK1(1)
    521 #define M_MAC_UCAST_INV         _SB_MAKEMASK1(2)
    522 #define M_MAC_MCAST_EN          _SB_MAKEMASK1(3)
    523 #define M_MAC_MCAST_INV         _SB_MAKEMASK1(4)
    524 #define M_MAC_BCAST_EN          _SB_MAKEMASK1(5)
    525 #define M_MAC_DIRECT_INV        _SB_MAKEMASK1(6)
    526 #define M_MAC_ALLMCAST_EN	_SB_MAKEMASK1(7)	/* PASS2 */
    527 
    528 #define S_MAC_IPHDR_OFFSET      _SB_MAKE64(8)
    529 #define M_MAC_IPHDR_OFFSET      _SB_MAKEMASK(8,S_MAC_IPHDR_OFFSET)
    530 #define V_MAC_IPHDR_OFFSET(x)	_SB_MAKEVALUE(x,S_MAC_IPHDR_OFFSET)
    531 #define G_MAC_IPHDR_OFFSET(x)	_SB_GETVALUE(x,S_MAC_IPHDR_OFFSET,M_MAC_IPHDR_OFFSET)
    532 
    533 /*
    534  * MAC Receive Channel Select Registers (Table 9-25)
    535  */
    536 
    537 /* no bitfields */
    538 
    539 /*
    540  * MAC MII Management Interface Registers (Table 9-26)
    541  * Register: MAC_MDIO_0
    542  * Register: MAC_MDIO_1
    543  * Register: MAC_MDIO_2
    544  */
    545 
    546 #define S_MAC_MDC		0
    547 #define S_MAC_MDIO_DIR		1
    548 #define S_MAC_MDIO_OUT		2
    549 #define S_MAC_GENC		3
    550 #define S_MAC_MDIO_IN		4
    551 
    552 #define M_MAC_MDC		_SB_MAKEMASK1(S_MAC_MDC)
    553 #define M_MAC_MDIO_DIR		_SB_MAKEMASK1(S_MAC_MDIO_DIR)
    554 #define M_MAC_MDIO_DIR_INPUT	_SB_MAKEMASK1(S_MAC_MDIO_DIR)
    555 #define M_MAC_MDIO_OUT		_SB_MAKEMASK1(S_MAC_MDIO_OUT)
    556 #define M_MAC_GENC		_SB_MAKEMASK1(S_MAC_GENC)
    557 #define M_MAC_MDIO_IN		_SB_MAKEMASK1(S_MAC_MDIO_IN)
    558 
    559 #endif
    560