sb1250_mc.h revision 1.1.6.1 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.1.6.1 gehenna *
4 1.1.6.1 gehenna * Memory Controller constants File: sb1250_mc.h
5 1.1.6.1 gehenna *
6 1.1 simonb * This module contains constants and macros useful for
7 1.1 simonb * programming the memory controller.
8 1.1.6.1 gehenna *
9 1.1.6.1 gehenna * SB1250 specification level: User's manual 1/02/02
10 1.1.6.1 gehenna *
11 1.1.6.1 gehenna * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.1.6.1 gehenna *
13 1.1.6.1 gehenna *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.1.6.1 gehenna *
18 1.1.6.1 gehenna * This software is furnished under license and may be used and
19 1.1.6.1 gehenna * copied only in accordance with the following terms and
20 1.1.6.1 gehenna * conditions. Subject to these conditions, you may download,
21 1.1.6.1 gehenna * copy, install, use, modify and distribute modified or unmodified
22 1.1.6.1 gehenna * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.1.6.1 gehenna *
25 1.1.6.1 gehenna * 1) Any source code used, modified or distributed must reproduce
26 1.1.6.1 gehenna * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.1.6.1 gehenna *
29 1.1.6.1 gehenna * 2) No right is granted to use any trade name, trademark, or
30 1.1.6.1 gehenna * logo of Broadcom Corporation. Neither the "Broadcom
31 1.1.6.1 gehenna * Corporation" name nor any trademark or logo of Broadcom
32 1.1.6.1 gehenna * Corporation may be used to endorse or promote products
33 1.1.6.1 gehenna * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.1.6.1 gehenna *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.1.6.1 gehenna * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.1.6.1 gehenna * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.1.6.1 gehenna * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.1.6.1 gehenna * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.1.6.1 gehenna * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.1.6.1 gehenna * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.1.6.1 gehenna * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.1.6.1 gehenna * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.1.6.1 gehenna * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.1.6.1 gehenna * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_MC_H
53 1.1.6.1 gehenna #define _SB1250_MC_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb /*
58 1.1 simonb * Memory Channel Config Register (table 6-14)
59 1.1 simonb */
60 1.1 simonb
61 1.1.6.1 gehenna #define S_MC_RESERVED0 0
62 1.1.6.1 gehenna #define M_MC_RESERVED0 _SB_MAKEMASK(8,S_MC_RESERVED0)
63 1.1 simonb
64 1.1.6.1 gehenna #define S_MC_CHANNEL_SEL 8
65 1.1.6.1 gehenna #define M_MC_CHANNEL_SEL _SB_MAKEMASK(8,S_MC_CHANNEL_SEL)
66 1.1.6.1 gehenna #define V_MC_CHANNEL_SEL(x) _SB_MAKEVALUE(x,S_MC_CHANNEL_SEL)
67 1.1.6.1 gehenna #define G_MC_CHANNEL_SEL(x) _SB_GETVALUE(x,S_MC_CHANNEL_SEL,M_MC_CHANNEL_SEL)
68 1.1.6.1 gehenna
69 1.1.6.1 gehenna #define S_MC_BANK0_MAP 16
70 1.1.6.1 gehenna #define M_MC_BANK0_MAP _SB_MAKEMASK(4,S_MC_BANK0_MAP)
71 1.1.6.1 gehenna #define V_MC_BANK0_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK0_MAP)
72 1.1.6.1 gehenna #define G_MC_BANK0_MAP(x) _SB_GETVALUE(x,S_MC_BANK0_MAP,M_MC_BANK0_MAP)
73 1.1.6.1 gehenna
74 1.1.6.1 gehenna #define K_MC_BANK0_MAP_DEFAULT 0x00
75 1.1.6.1 gehenna #define V_MC_BANK0_MAP_DEFAULT V_MC_BANK0_MAP(K_MC_BANK0_MAP_DEFAULT)
76 1.1.6.1 gehenna
77 1.1.6.1 gehenna #define S_MC_BANK1_MAP 20
78 1.1.6.1 gehenna #define M_MC_BANK1_MAP _SB_MAKEMASK(4,S_MC_BANK1_MAP)
79 1.1.6.1 gehenna #define V_MC_BANK1_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK1_MAP)
80 1.1.6.1 gehenna #define G_MC_BANK1_MAP(x) _SB_GETVALUE(x,S_MC_BANK1_MAP,M_MC_BANK1_MAP)
81 1.1.6.1 gehenna
82 1.1.6.1 gehenna #define K_MC_BANK1_MAP_DEFAULT 0x08
83 1.1.6.1 gehenna #define V_MC_BANK1_MAP_DEFAULT V_MC_BANK1_MAP(K_MC_BANK1_MAP_DEFAULT)
84 1.1.6.1 gehenna
85 1.1.6.1 gehenna #define S_MC_BANK2_MAP 24
86 1.1.6.1 gehenna #define M_MC_BANK2_MAP _SB_MAKEMASK(4,S_MC_BANK2_MAP)
87 1.1.6.1 gehenna #define V_MC_BANK2_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK2_MAP)
88 1.1.6.1 gehenna #define G_MC_BANK2_MAP(x) _SB_GETVALUE(x,S_MC_BANK2_MAP,M_MC_BANK2_MAP)
89 1.1.6.1 gehenna
90 1.1.6.1 gehenna #define K_MC_BANK2_MAP_DEFAULT 0x09
91 1.1.6.1 gehenna #define V_MC_BANK2_MAP_DEFAULT V_MC_BANK2_MAP(K_MC_BANK2_MAP_DEFAULT)
92 1.1.6.1 gehenna
93 1.1.6.1 gehenna #define S_MC_BANK3_MAP 28
94 1.1.6.1 gehenna #define M_MC_BANK3_MAP _SB_MAKEMASK(4,S_MC_BANK3_MAP)
95 1.1.6.1 gehenna #define V_MC_BANK3_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK3_MAP)
96 1.1.6.1 gehenna #define G_MC_BANK3_MAP(x) _SB_GETVALUE(x,S_MC_BANK3_MAP,M_MC_BANK3_MAP)
97 1.1.6.1 gehenna
98 1.1.6.1 gehenna #define K_MC_BANK3_MAP_DEFAULT 0x0C
99 1.1.6.1 gehenna #define V_MC_BANK3_MAP_DEFAULT V_MC_BANK3_MAP(K_MC_BANK3_MAP_DEFAULT)
100 1.1.6.1 gehenna
101 1.1.6.1 gehenna #define M_MC_RESERVED1 _SB_MAKEMASK(8,32)
102 1.1.6.1 gehenna
103 1.1.6.1 gehenna #define S_MC_QUEUE_SIZE 40
104 1.1.6.1 gehenna #define M_MC_QUEUE_SIZE _SB_MAKEMASK(4,S_MC_QUEUE_SIZE)
105 1.1.6.1 gehenna #define V_MC_QUEUE_SIZE(x) _SB_MAKEVALUE(x,S_MC_QUEUE_SIZE)
106 1.1.6.1 gehenna #define G_MC_QUEUE_SIZE(x) _SB_GETVALUE(x,S_MC_QUEUE_SIZE,M_MC_QUEUE_SIZE)
107 1.1.6.1 gehenna #define V_MC_QUEUE_SIZE_DEFAULT V_MC_QUEUE_SIZE(0x0A)
108 1.1.6.1 gehenna
109 1.1.6.1 gehenna #define S_MC_AGE_LIMIT 44
110 1.1.6.1 gehenna #define M_MC_AGE_LIMIT _SB_MAKEMASK(4,S_MC_AGE_LIMIT)
111 1.1.6.1 gehenna #define V_MC_AGE_LIMIT(x) _SB_MAKEVALUE(x,S_MC_AGE_LIMIT)
112 1.1.6.1 gehenna #define G_MC_AGE_LIMIT(x) _SB_GETVALUE(x,S_MC_AGE_LIMIT,M_MC_AGE_LIMIT)
113 1.1.6.1 gehenna #define V_MC_AGE_LIMIT_DEFAULT V_MC_AGE_LIMIT(8)
114 1.1.6.1 gehenna
115 1.1.6.1 gehenna #define S_MC_WR_LIMIT 48
116 1.1.6.1 gehenna #define M_MC_WR_LIMIT _SB_MAKEMASK(4,S_MC_WR_LIMIT)
117 1.1.6.1 gehenna #define V_MC_WR_LIMIT(x) _SB_MAKEVALUE(x,S_MC_WR_LIMIT)
118 1.1.6.1 gehenna #define G_MC_WR_LIMIT(x) _SB_GETVALUE(x,S_MC_WR_LIMIT,M_MC_WR_LIMIT)
119 1.1.6.1 gehenna #define V_MC_WR_LIMIT_DEFAULT V_MC_WR_LIMIT(5)
120 1.1.6.1 gehenna
121 1.1.6.1 gehenna #define M_MC_IOB1HIGHPRIORITY _SB_MAKEMASK1(52)
122 1.1.6.1 gehenna
123 1.1.6.1 gehenna #define M_MC_RESERVED2 _SB_MAKEMASK(3,53)
124 1.1.6.1 gehenna
125 1.1.6.1 gehenna #define S_MC_CS_MODE 56
126 1.1.6.1 gehenna #define M_MC_CS_MODE _SB_MAKEMASK(4,S_MC_CS_MODE)
127 1.1.6.1 gehenna #define V_MC_CS_MODE(x) _SB_MAKEVALUE(x,S_MC_CS_MODE)
128 1.1.6.1 gehenna #define G_MC_CS_MODE(x) _SB_GETVALUE(x,S_MC_CS_MODE,M_MC_CS_MODE)
129 1.1.6.1 gehenna
130 1.1.6.1 gehenna #define K_MC_CS_MODE_MSB_CS 0
131 1.1.6.1 gehenna #define K_MC_CS_MODE_INTLV_CS 15
132 1.1.6.1 gehenna #define K_MC_CS_MODE_MIXED_CS_10 12
133 1.1.6.1 gehenna #define K_MC_CS_MODE_MIXED_CS_30 6
134 1.1.6.1 gehenna #define K_MC_CS_MODE_MIXED_CS_32 3
135 1.1.6.1 gehenna
136 1.1.6.1 gehenna #define V_MC_CS_MODE_MSB_CS V_MC_CS_MODE(K_MC_CS_MODE_MSB_CS)
137 1.1.6.1 gehenna #define V_MC_CS_MODE_INTLV_CS V_MC_CS_MODE(K_MC_CS_MODE_INTLV_CS)
138 1.1.6.1 gehenna #define V_MC_CS_MODE_MIXED_CS_10 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_10)
139 1.1.6.1 gehenna #define V_MC_CS_MODE_MIXED_CS_30 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_30)
140 1.1.6.1 gehenna #define V_MC_CS_MODE_MIXED_CS_32 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_32)
141 1.1.6.1 gehenna
142 1.1.6.1 gehenna #define M_MC_ECC_DISABLE _SB_MAKEMASK1(60)
143 1.1.6.1 gehenna #define M_MC_BERR_DISABLE _SB_MAKEMASK1(61)
144 1.1.6.1 gehenna #define M_MC_FORCE_SEQ _SB_MAKEMASK1(62)
145 1.1.6.1 gehenna #define M_MC_DEBUG _SB_MAKEMASK1(63)
146 1.1.6.1 gehenna
147 1.1.6.1 gehenna #define V_MC_CONFIG_DEFAULT V_MC_WR_LIMIT_DEFAULT | V_MC_AGE_LIMIT_DEFAULT | \
148 1.1.6.1 gehenna V_MC_BANK0_MAP_DEFAULT | V_MC_BANK1_MAP_DEFAULT | \
149 1.1.6.1 gehenna V_MC_BANK2_MAP_DEFAULT | V_MC_BANK3_MAP_DEFAULT | V_MC_CHANNEL_SEL(0) | \
150 1.1.6.1 gehenna M_MC_IOB1HIGHPRIORITY | V_MC_QUEUE_SIZE_DEFAULT
151 1.1 simonb
152 1.1 simonb
153 1.1 simonb /*
154 1.1 simonb * Memory clock config register (Table 6-15)
155 1.1 simonb *
156 1.1 simonb * Note: this field has been updated to be consistent with the errata to 0.2
157 1.1 simonb */
158 1.1 simonb
159 1.1.6.1 gehenna #define S_MC_CLK_RATIO 0
160 1.1.6.1 gehenna #define M_MC_CLK_RATIO _SB_MAKEMASK(4,S_MC_CLK_RATIO)
161 1.1.6.1 gehenna #define V_MC_CLK_RATIO(x) _SB_MAKEVALUE(x,S_MC_CLK_RATIO)
162 1.1.6.1 gehenna #define G_MC_CLK_RATIO(x) _SB_GETVALUE(x,S_MC_CLK_RATIO,M_MC_CLK_RATIO)
163 1.1.6.1 gehenna
164 1.1.6.1 gehenna #define K_MC_CLK_RATIO_2X 4
165 1.1.6.1 gehenna #define K_MC_CLK_RATIO_25X 5
166 1.1.6.1 gehenna #define K_MC_CLK_RATIO_3X 6
167 1.1.6.1 gehenna #define K_MC_CLK_RATIO_35X 7
168 1.1.6.1 gehenna #define K_MC_CLK_RATIO_4X 8
169 1.1.6.1 gehenna #define K_MC_CLK_RATIO_45X 9
170 1.1.6.1 gehenna
171 1.1.6.1 gehenna #define V_MC_CLK_RATIO_2X V_MC_CLK_RATIO(K_MC_CLK_RATIO_2X)
172 1.1.6.1 gehenna #define V_MC_CLK_RATIO_25X V_MC_CLK_RATIO(K_MC_CLK_RATIO_25X)
173 1.1.6.1 gehenna #define V_MC_CLK_RATIO_3X V_MC_CLK_RATIO(K_MC_CLK_RATIO_3X)
174 1.1.6.1 gehenna #define V_MC_CLK_RATIO_35X V_MC_CLK_RATIO(K_MC_CLK_RATIO_35X)
175 1.1.6.1 gehenna #define V_MC_CLK_RATIO_4X V_MC_CLK_RATIO(K_MC_CLK_RATIO_4X)
176 1.1.6.1 gehenna #define V_MC_CLK_RATIO_45X V_MC_CLK_RATIO(K_MC_CLK_RATIO_45X)
177 1.1.6.1 gehenna #define V_MC_CLK_RATIO_DEFAULT V_MC_CLK_RATIO_25X
178 1.1.6.1 gehenna
179 1.1.6.1 gehenna #define S_MC_REF_RATE 8
180 1.1.6.1 gehenna #define M_MC_REF_RATE _SB_MAKEMASK(8,S_MC_REF_RATE)
181 1.1.6.1 gehenna #define V_MC_REF_RATE(x) _SB_MAKEVALUE(x,S_MC_REF_RATE)
182 1.1.6.1 gehenna #define G_MC_REF_RATE(x) _SB_GETVALUE(x,S_MC_REF_RATE,M_MC_REF_RATE)
183 1.1.6.1 gehenna
184 1.1.6.1 gehenna #define K_MC_REF_RATE_100MHz 0x62
185 1.1.6.1 gehenna #define K_MC_REF_RATE_133MHz 0x81
186 1.1.6.1 gehenna #define K_MC_REF_RATE_200MHz 0xC4
187 1.1.6.1 gehenna
188 1.1.6.1 gehenna #define V_MC_REF_RATE_100MHz V_MC_REF_RATE(K_MC_REF_RATE_100MHz)
189 1.1.6.1 gehenna #define V_MC_REF_RATE_133MHz V_MC_REF_RATE(K_MC_REF_RATE_133MHz)
190 1.1.6.1 gehenna #define V_MC_REF_RATE_200MHz V_MC_REF_RATE(K_MC_REF_RATE_200MHz)
191 1.1.6.1 gehenna #define V_MC_REF_RATE_DEFAULT V_MC_REF_RATE_100MHz
192 1.1.6.1 gehenna
193 1.1.6.1 gehenna #define S_MC_CLOCK_DRIVE 16
194 1.1.6.1 gehenna #define M_MC_CLOCK_DRIVE _SB_MAKEMASK(4,S_MC_CLOCK_DRIVE)
195 1.1.6.1 gehenna #define V_MC_CLOCK_DRIVE(x) _SB_MAKEVALUE(x,S_MC_CLOCK_DRIVE)
196 1.1.6.1 gehenna #define G_MC_CLOCK_DRIVE(x) _SB_GETVALUE(x,S_MC_CLOCK_DRIVE,M_MC_CLOCK_DRIVE)
197 1.1.6.1 gehenna #define V_MC_CLOCK_DRIVE_DEFAULT V_MC_CLOCK_DRIVE(0xF)
198 1.1.6.1 gehenna
199 1.1.6.1 gehenna #define S_MC_DATA_DRIVE 20
200 1.1.6.1 gehenna #define M_MC_DATA_DRIVE _SB_MAKEMASK(4,S_MC_DATA_DRIVE)
201 1.1.6.1 gehenna #define V_MC_DATA_DRIVE(x) _SB_MAKEVALUE(x,S_MC_DATA_DRIVE)
202 1.1.6.1 gehenna #define G_MC_DATA_DRIVE(x) _SB_GETVALUE(x,S_MC_DATA_DRIVE,M_MC_DATA_DRIVE)
203 1.1.6.1 gehenna #define V_MC_DATA_DRIVE_DEFAULT V_MC_DATA_DRIVE(0x0)
204 1.1.6.1 gehenna
205 1.1.6.1 gehenna #define S_MC_ADDR_DRIVE 24
206 1.1.6.1 gehenna #define M_MC_ADDR_DRIVE _SB_MAKEMASK(4,S_MC_ADDR_DRIVE)
207 1.1.6.1 gehenna #define V_MC_ADDR_DRIVE(x) _SB_MAKEVALUE(x,S_MC_ADDR_DRIVE)
208 1.1.6.1 gehenna #define G_MC_ADDR_DRIVE(x) _SB_GETVALUE(x,S_MC_ADDR_DRIVE,M_MC_ADDR_DRIVE)
209 1.1.6.1 gehenna #define V_MC_ADDR_DRIVE_DEFAULT V_MC_ADDR_DRIVE(0x0)
210 1.1.6.1 gehenna
211 1.1.6.1 gehenna #define M_MC_DLL_BYPASS _SB_MAKEMASK1(31)
212 1.1.6.1 gehenna
213 1.1.6.1 gehenna #define S_MC_DQI_SKEW 32
214 1.1.6.1 gehenna #define M_MC_DQI_SKEW _SB_MAKEMASK(8,S_MC_DQI_SKEW)
215 1.1.6.1 gehenna #define V_MC_DQI_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQI_SKEW)
216 1.1.6.1 gehenna #define G_MC_DQI_SKEW(x) _SB_GETVALUE(x,S_MC_DQI_SKEW,M_MC_DQI_SKEW)
217 1.1.6.1 gehenna #define V_MC_DQI_SKEW_DEFAULT V_MC_DQI_SKEW(0)
218 1.1.6.1 gehenna
219 1.1.6.1 gehenna #define S_MC_DQO_SKEW 40
220 1.1.6.1 gehenna #define M_MC_DQO_SKEW _SB_MAKEMASK(8,S_MC_DQO_SKEW)
221 1.1.6.1 gehenna #define V_MC_DQO_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQO_SKEW)
222 1.1.6.1 gehenna #define G_MC_DQO_SKEW(x) _SB_GETVALUE(x,S_MC_DQO_SKEW,M_MC_DQO_SKEW)
223 1.1.6.1 gehenna #define V_MC_DQO_SKEW_DEFAULT V_MC_DQO_SKEW(0)
224 1.1.6.1 gehenna
225 1.1.6.1 gehenna #define S_MC_ADDR_SKEW 48
226 1.1.6.1 gehenna #define M_MC_ADDR_SKEW _SB_MAKEMASK(8,S_MC_ADDR_SKEW)
227 1.1.6.1 gehenna #define V_MC_ADDR_SKEW(x) _SB_MAKEVALUE(x,S_MC_ADDR_SKEW)
228 1.1.6.1 gehenna #define G_MC_ADDR_SKEW(x) _SB_GETVALUE(x,S_MC_ADDR_SKEW,M_MC_ADDR_SKEW)
229 1.1.6.1 gehenna #define V_MC_ADDR_SKEW_DEFAULT V_MC_ADDR_SKEW(0x0F)
230 1.1.6.1 gehenna
231 1.1.6.1 gehenna #define S_MC_DLL_DEFAULT 56
232 1.1.6.1 gehenna #define M_MC_DLL_DEFAULT _SB_MAKEMASK(8,S_MC_DLL_DEFAULT)
233 1.1.6.1 gehenna #define V_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x,S_MC_DLL_DEFAULT)
234 1.1.6.1 gehenna #define G_MC_DLL_DEFAULT(x) _SB_GETVALUE(x,S_MC_DLL_DEFAULT,M_MC_DLL_DEFAULT)
235 1.1.6.1 gehenna #define V_MC_DLL_DEFAULT_DEFAULT V_MC_DLL_DEFAULT(0x10)
236 1.1.6.1 gehenna
237 1.1.6.1 gehenna #define V_MC_CLKCONFIG_DEFAULT V_MC_DLL_DEFAULT_DEFAULT | \
238 1.1.6.1 gehenna V_MC_ADDR_SKEW_DEFAULT | \
239 1.1.6.1 gehenna V_MC_DQO_SKEW_DEFAULT | \
240 1.1.6.1 gehenna V_MC_DQI_SKEW_DEFAULT | \
241 1.1.6.1 gehenna V_MC_ADDR_DRIVE_DEFAULT | \
242 1.1.6.1 gehenna V_MC_DATA_DRIVE_DEFAULT | \
243 1.1.6.1 gehenna V_MC_CLOCK_DRIVE_DEFAULT | \
244 1.1.6.1 gehenna V_MC_REF_RATE_DEFAULT
245 1.1 simonb
246 1.1 simonb
247 1.1 simonb
248 1.1 simonb /*
249 1.1 simonb * DRAM Command Register (Table 6-13)
250 1.1 simonb */
251 1.1 simonb
252 1.1.6.1 gehenna #define S_MC_COMMAND 0
253 1.1.6.1 gehenna #define M_MC_COMMAND _SB_MAKEMASK(4,S_MC_COMMAND)
254 1.1.6.1 gehenna #define V_MC_COMMAND(x) _SB_MAKEVALUE(x,S_MC_COMMAND)
255 1.1.6.1 gehenna #define G_MC_COMMAND(x) _SB_GETVALUE(x,S_MC_COMMAND,M_MC_COMMAND)
256 1.1.6.1 gehenna
257 1.1.6.1 gehenna #define K_MC_COMMAND_EMRS 0
258 1.1.6.1 gehenna #define K_MC_COMMAND_MRS 1
259 1.1.6.1 gehenna #define K_MC_COMMAND_PRE 2
260 1.1.6.1 gehenna #define K_MC_COMMAND_AR 3
261 1.1.6.1 gehenna #define K_MC_COMMAND_SETRFSH 4
262 1.1.6.1 gehenna #define K_MC_COMMAND_CLRRFSH 5
263 1.1.6.1 gehenna #define K_MC_COMMAND_SETPWRDN 6
264 1.1.6.1 gehenna #define K_MC_COMMAND_CLRPWRDN 7
265 1.1.6.1 gehenna
266 1.1.6.1 gehenna #define V_MC_COMMAND_EMRS V_MC_COMMAND(K_MC_COMMAND_EMRS)
267 1.1.6.1 gehenna #define V_MC_COMMAND_MRS V_MC_COMMAND(K_MC_COMMAND_MRS)
268 1.1.6.1 gehenna #define V_MC_COMMAND_PRE V_MC_COMMAND(K_MC_COMMAND_PRE)
269 1.1.6.1 gehenna #define V_MC_COMMAND_AR V_MC_COMMAND(K_MC_COMMAND_AR)
270 1.1.6.1 gehenna #define V_MC_COMMAND_SETRFSH V_MC_COMMAND(K_MC_COMMAND_SETRFSH)
271 1.1.6.1 gehenna #define V_MC_COMMAND_CLRRFSH V_MC_COMMAND(K_MC_COMMAND_CLRRFSH)
272 1.1.6.1 gehenna #define V_MC_COMMAND_SETPWRDN V_MC_COMMAND(K_MC_COMMAND_SETPWRDN)
273 1.1.6.1 gehenna #define V_MC_COMMAND_CLRPWRDN V_MC_COMMAND(K_MC_COMMAND_CLRPWRDN)
274 1.1.6.1 gehenna
275 1.1.6.1 gehenna #define M_MC_CS0 _SB_MAKEMASK1(4)
276 1.1.6.1 gehenna #define M_MC_CS1 _SB_MAKEMASK1(5)
277 1.1.6.1 gehenna #define M_MC_CS2 _SB_MAKEMASK1(6)
278 1.1.6.1 gehenna #define M_MC_CS3 _SB_MAKEMASK1(7)
279 1.1 simonb
280 1.1 simonb /*
281 1.1 simonb * DRAM Mode Register (Table 6-14)
282 1.1 simonb */
283 1.1 simonb
284 1.1.6.1 gehenna #define S_MC_EMODE 0
285 1.1.6.1 gehenna #define M_MC_EMODE _SB_MAKEMASK(15,S_MC_EMODE)
286 1.1.6.1 gehenna #define V_MC_EMODE(x) _SB_MAKEVALUE(x,S_MC_EMODE)
287 1.1.6.1 gehenna #define G_MC_EMODE(x) _SB_GETVALUE(x,S_MC_EMODE,M_MC_EMODE)
288 1.1.6.1 gehenna #define V_MC_EMODE_DEFAULT V_MC_EMODE(0)
289 1.1.6.1 gehenna
290 1.1.6.1 gehenna #define S_MC_MODE 16
291 1.1.6.1 gehenna #define M_MC_MODE _SB_MAKEMASK(15,S_MC_MODE)
292 1.1.6.1 gehenna #define V_MC_MODE(x) _SB_MAKEVALUE(x,S_MC_MODE)
293 1.1.6.1 gehenna #define G_MC_MODE(x) _SB_GETVALUE(x,S_MC_MODE,M_MC_MODE)
294 1.1.6.1 gehenna #define V_MC_MODE_DEFAULT V_MC_MODE(0x22)
295 1.1.6.1 gehenna
296 1.1.6.1 gehenna #define S_MC_DRAM_TYPE 32
297 1.1.6.1 gehenna #define M_MC_DRAM_TYPE _SB_MAKEMASK(3,S_MC_DRAM_TYPE)
298 1.1.6.1 gehenna #define V_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x,S_MC_DRAM_TYPE)
299 1.1.6.1 gehenna #define G_MC_DRAM_TYPE(x) _SB_GETVALUE(x,S_MC_DRAM_TYPE,M_MC_DRAM_TYPE)
300 1.1.6.1 gehenna
301 1.1.6.1 gehenna #define K_MC_DRAM_TYPE_JEDEC 0
302 1.1.6.1 gehenna #define K_MC_DRAM_TYPE_FCRAM 1
303 1.1.6.1 gehenna #define K_MC_DRAM_TYPE_SGRAM 2
304 1.1.6.1 gehenna
305 1.1.6.1 gehenna #define V_MC_DRAM_TYPE_JEDEC V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_JEDEC)
306 1.1.6.1 gehenna #define V_MC_DRAM_TYPE_FCRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_FCRAM)
307 1.1.6.1 gehenna #define V_MC_DRAM_TYPE_SGRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_SGRAM)
308 1.1 simonb
309 1.1.6.1 gehenna #define M_MC_EXTERNALDECODE _SB_MAKEMASK1(35)
310 1.1 simonb
311 1.1 simonb
312 1.1 simonb
313 1.1 simonb
314 1.1 simonb /*
315 1.1 simonb * SDRAM Timing Register (Table 6-15)
316 1.1 simonb */
317 1.1 simonb
318 1.1.6.1 gehenna #define M_MC_w2rIDLE_TWOCYCLES _SB_MAKEMASK1(60)
319 1.1.6.1 gehenna #define M_MC_r2wIDLE_TWOCYCLES _SB_MAKEMASK1(61)
320 1.1.6.1 gehenna #define M_MC_r2rIDLE_TWOCYCLES _SB_MAKEMASK1(62)
321 1.1.6.1 gehenna
322 1.1.6.1 gehenna #define S_MC_tFIFO 56
323 1.1.6.1 gehenna #define M_MC_tFIFO _SB_MAKEMASK(4,S_MC_tFIFO)
324 1.1.6.1 gehenna #define V_MC_tFIFO(x) _SB_MAKEVALUE(x,S_MC_tFIFO)
325 1.1.6.1 gehenna #define G_MC_tFIFO(x) _SB_GETVALUE(x,S_MC_tFIFO,M_MC_tFIFO)
326 1.1.6.1 gehenna #define K_MC_tFIFO_DEFAULT 1
327 1.1.6.1 gehenna #define V_MC_tFIFO_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT)
328 1.1.6.1 gehenna
329 1.1.6.1 gehenna #define S_MC_tRFC 52
330 1.1.6.1 gehenna #define M_MC_tRFC _SB_MAKEMASK(4,S_MC_tRFC)
331 1.1.6.1 gehenna #define V_MC_tRFC(x) _SB_MAKEVALUE(x,S_MC_tRFC)
332 1.1.6.1 gehenna #define G_MC_tRFC(x) _SB_GETVALUE(x,S_MC_tRFC,M_MC_tRFC)
333 1.1.6.1 gehenna #define K_MC_tRFC_DEFAULT 12
334 1.1.6.1 gehenna #define V_MC_tRFC_DEFAULT V_MC_tRFC(K_MC_tRFC_DEFAULT)
335 1.1.6.1 gehenna
336 1.1.6.1 gehenna #define S_MC_tCwCr 40
337 1.1.6.1 gehenna #define M_MC_tCwCr _SB_MAKEMASK(4,S_MC_tCwCr)
338 1.1.6.1 gehenna #define V_MC_tCwCr(x) _SB_MAKEVALUE(x,S_MC_tCwCr)
339 1.1.6.1 gehenna #define G_MC_tCwCr(x) _SB_GETVALUE(x,S_MC_tCwCr,M_MC_tCwCr)
340 1.1.6.1 gehenna #define K_MC_tCwCr_DEFAULT 4
341 1.1.6.1 gehenna #define V_MC_tCwCr_DEFAULT V_MC_tCwCr(K_MC_tCwCr_DEFAULT)
342 1.1.6.1 gehenna
343 1.1.6.1 gehenna #define S_MC_tRCr 28
344 1.1.6.1 gehenna #define M_MC_tRCr _SB_MAKEMASK(4,S_MC_tRCr)
345 1.1.6.1 gehenna #define V_MC_tRCr(x) _SB_MAKEVALUE(x,S_MC_tRCr)
346 1.1.6.1 gehenna #define G_MC_tRCr(x) _SB_GETVALUE(x,S_MC_tRCr,M_MC_tRCr)
347 1.1.6.1 gehenna #define K_MC_tRCr_DEFAULT 9
348 1.1.6.1 gehenna #define V_MC_tRCr_DEFAULT V_MC_tRCr(K_MC_tRCr_DEFAULT)
349 1.1.6.1 gehenna
350 1.1.6.1 gehenna #define S_MC_tRCw 24
351 1.1.6.1 gehenna #define M_MC_tRCw _SB_MAKEMASK(4,S_MC_tRCw)
352 1.1.6.1 gehenna #define V_MC_tRCw(x) _SB_MAKEVALUE(x,S_MC_tRCw)
353 1.1.6.1 gehenna #define G_MC_tRCw(x) _SB_GETVALUE(x,S_MC_tRCw,M_MC_tRCw)
354 1.1.6.1 gehenna #define K_MC_tRCw_DEFAULT 10
355 1.1.6.1 gehenna #define V_MC_tRCw_DEFAULT V_MC_tRCw(K_MC_tRCw_DEFAULT)
356 1.1.6.1 gehenna
357 1.1.6.1 gehenna #define S_MC_tRRD 20
358 1.1.6.1 gehenna #define M_MC_tRRD _SB_MAKEMASK(4,S_MC_tRRD)
359 1.1.6.1 gehenna #define V_MC_tRRD(x) _SB_MAKEVALUE(x,S_MC_tRRD)
360 1.1.6.1 gehenna #define G_MC_tRRD(x) _SB_GETVALUE(x,S_MC_tRRD,M_MC_tRRD)
361 1.1.6.1 gehenna #define K_MC_tRRD_DEFAULT 2
362 1.1.6.1 gehenna #define V_MC_tRRD_DEFAULT V_MC_tRRD(K_MC_tRRD_DEFAULT)
363 1.1.6.1 gehenna
364 1.1.6.1 gehenna #define S_MC_tRP 16
365 1.1.6.1 gehenna #define M_MC_tRP _SB_MAKEMASK(4,S_MC_tRP)
366 1.1.6.1 gehenna #define V_MC_tRP(x) _SB_MAKEVALUE(x,S_MC_tRP)
367 1.1.6.1 gehenna #define G_MC_tRP(x) _SB_GETVALUE(x,S_MC_tRP,M_MC_tRP)
368 1.1.6.1 gehenna #define K_MC_tRP_DEFAULT 4
369 1.1.6.1 gehenna #define V_MC_tRP_DEFAULT V_MC_tRP(K_MC_tRP_DEFAULT)
370 1.1.6.1 gehenna
371 1.1.6.1 gehenna #define S_MC_tCwD 8
372 1.1.6.1 gehenna #define M_MC_tCwD _SB_MAKEMASK(4,S_MC_tCwD)
373 1.1.6.1 gehenna #define V_MC_tCwD(x) _SB_MAKEVALUE(x,S_MC_tCwD)
374 1.1.6.1 gehenna #define G_MC_tCwD(x) _SB_GETVALUE(x,S_MC_tCwD,M_MC_tCwD)
375 1.1.6.1 gehenna #define K_MC_tCwD_DEFAULT 1
376 1.1.6.1 gehenna #define V_MC_tCwD_DEFAULT V_MC_tCwD(K_MC_tCwD_DEFAULT)
377 1.1.6.1 gehenna
378 1.1.6.1 gehenna #define M_tCrDh _SB_MAKEMASK1(7)
379 1.1.6.1 gehenna #define M_MC_tCrDh M_tCrDh
380 1.1.6.1 gehenna
381 1.1.6.1 gehenna #define S_MC_tCrD 4
382 1.1.6.1 gehenna #define M_MC_tCrD _SB_MAKEMASK(3,S_MC_tCrD)
383 1.1.6.1 gehenna #define V_MC_tCrD(x) _SB_MAKEVALUE(x,S_MC_tCrD)
384 1.1.6.1 gehenna #define G_MC_tCrD(x) _SB_GETVALUE(x,S_MC_tCrD,M_MC_tCrD)
385 1.1.6.1 gehenna #define K_MC_tCrD_DEFAULT 2
386 1.1.6.1 gehenna #define V_MC_tCrD_DEFAULT V_MC_tCrD(K_MC_tCrD_DEFAULT)
387 1.1.6.1 gehenna
388 1.1.6.1 gehenna #define S_MC_tRCD 0
389 1.1.6.1 gehenna #define M_MC_tRCD _SB_MAKEMASK(4,S_MC_tRCD)
390 1.1.6.1 gehenna #define V_MC_tRCD(x) _SB_MAKEVALUE(x,S_MC_tRCD)
391 1.1.6.1 gehenna #define G_MC_tRCD(x) _SB_GETVALUE(x,S_MC_tRCD,M_MC_tRCD)
392 1.1.6.1 gehenna #define K_MC_tRCD_DEFAULT 3
393 1.1.6.1 gehenna #define V_MC_tRCD_DEFAULT V_MC_tRCD(K_MC_tRCD_DEFAULT)
394 1.1.6.1 gehenna
395 1.1.6.1 gehenna #define V_MC_TIMING_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT) | \
396 1.1.6.1 gehenna V_MC_tRFC(K_MC_tRFC_DEFAULT) | \
397 1.1.6.1 gehenna V_MC_tCwCr(K_MC_tCwCr_DEFAULT) | \
398 1.1.6.1 gehenna V_MC_tRCr(K_MC_tRCr_DEFAULT) | \
399 1.1.6.1 gehenna V_MC_tRCw(K_MC_tRCw_DEFAULT) | \
400 1.1.6.1 gehenna V_MC_tRRD(K_MC_tRRD_DEFAULT) | \
401 1.1.6.1 gehenna V_MC_tRP(K_MC_tRP_DEFAULT) | \
402 1.1.6.1 gehenna V_MC_tCwD(K_MC_tCwD_DEFAULT) | \
403 1.1.6.1 gehenna V_MC_tCrD(K_MC_tCrD_DEFAULT) | \
404 1.1.6.1 gehenna V_MC_tRCD(K_MC_tRCD_DEFAULT) | \
405 1.1.6.1 gehenna M_MC_r2rIDLE_TWOCYCLES
406 1.1 simonb
407 1.1 simonb /*
408 1.1 simonb * Errata says these are not the default
409 1.1.6.1 gehenna * M_MC_w2rIDLE_TWOCYCLES | \
410 1.1.6.1 gehenna * M_MC_r2wIDLE_TWOCYCLES | \
411 1.1 simonb */
412 1.1 simonb
413 1.1 simonb
414 1.1 simonb /*
415 1.1 simonb * Chip Select Start Address Register (Table 6-17)
416 1.1 simonb */
417 1.1 simonb
418 1.1.6.1 gehenna #define S_MC_CS0_START 0
419 1.1.6.1 gehenna #define M_MC_CS0_START _SB_MAKEMASK(16,S_MC_CS0_START)
420 1.1.6.1 gehenna #define V_MC_CS0_START(x) _SB_MAKEVALUE(x,S_MC_CS0_START)
421 1.1.6.1 gehenna #define G_MC_CS0_START(x) _SB_GETVALUE(x,S_MC_CS0_START,M_MC_CS0_START)
422 1.1.6.1 gehenna
423 1.1.6.1 gehenna #define S_MC_CS1_START 16
424 1.1.6.1 gehenna #define M_MC_CS1_START _SB_MAKEMASK(16,S_MC_CS1_START)
425 1.1.6.1 gehenna #define V_MC_CS1_START(x) _SB_MAKEVALUE(x,S_MC_CS1_START)
426 1.1.6.1 gehenna #define G_MC_CS1_START(x) _SB_GETVALUE(x,S_MC_CS1_START,M_MC_CS1_START)
427 1.1.6.1 gehenna
428 1.1.6.1 gehenna #define S_MC_CS2_START 32
429 1.1.6.1 gehenna #define M_MC_CS2_START _SB_MAKEMASK(16,S_MC_CS2_START)
430 1.1.6.1 gehenna #define V_MC_CS2_START(x) _SB_MAKEVALUE(x,S_MC_CS2_START)
431 1.1.6.1 gehenna #define G_MC_CS2_START(x) _SB_GETVALUE(x,S_MC_CS2_START,M_MC_CS2_START)
432 1.1.6.1 gehenna
433 1.1.6.1 gehenna #define S_MC_CS3_START 48
434 1.1.6.1 gehenna #define M_MC_CS3_START _SB_MAKEMASK(16,S_MC_CS3_START)
435 1.1.6.1 gehenna #define V_MC_CS3_START(x) _SB_MAKEVALUE(x,S_MC_CS3_START)
436 1.1.6.1 gehenna #define G_MC_CS3_START(x) _SB_GETVALUE(x,S_MC_CS3_START,M_MC_CS3_START)
437 1.1 simonb
438 1.1 simonb /*
439 1.1 simonb * Chip Select End Address Register (Table 6-18)
440 1.1 simonb */
441 1.1 simonb
442 1.1.6.1 gehenna #define S_MC_CS0_END 0
443 1.1.6.1 gehenna #define M_MC_CS0_END _SB_MAKEMASK(16,S_MC_CS0_END)
444 1.1.6.1 gehenna #define V_MC_CS0_END(x) _SB_MAKEVALUE(x,S_MC_CS0_END)
445 1.1.6.1 gehenna #define G_MC_CS0_END(x) _SB_GETVALUE(x,S_MC_CS0_END,M_MC_CS0_END)
446 1.1.6.1 gehenna
447 1.1.6.1 gehenna #define S_MC_CS1_END 16
448 1.1.6.1 gehenna #define M_MC_CS1_END _SB_MAKEMASK(16,S_MC_CS1_END)
449 1.1.6.1 gehenna #define V_MC_CS1_END(x) _SB_MAKEVALUE(x,S_MC_CS1_END)
450 1.1.6.1 gehenna #define G_MC_CS1_END(x) _SB_GETVALUE(x,S_MC_CS1_END,M_MC_CS1_END)
451 1.1.6.1 gehenna
452 1.1.6.1 gehenna #define S_MC_CS2_END 32
453 1.1.6.1 gehenna #define M_MC_CS2_END _SB_MAKEMASK(16,S_MC_CS2_END)
454 1.1.6.1 gehenna #define V_MC_CS2_END(x) _SB_MAKEVALUE(x,S_MC_CS2_END)
455 1.1.6.1 gehenna #define G_MC_CS2_END(x) _SB_GETVALUE(x,S_MC_CS2_END,M_MC_CS2_END)
456 1.1.6.1 gehenna
457 1.1.6.1 gehenna #define S_MC_CS3_END 48
458 1.1.6.1 gehenna #define M_MC_CS3_END _SB_MAKEMASK(16,S_MC_CS3_END)
459 1.1.6.1 gehenna #define V_MC_CS3_END(x) _SB_MAKEVALUE(x,S_MC_CS3_END)
460 1.1.6.1 gehenna #define G_MC_CS3_END(x) _SB_GETVALUE(x,S_MC_CS3_END,M_MC_CS3_END)
461 1.1 simonb
462 1.1 simonb /*
463 1.1 simonb * Chip Select Interleave Register (Table 6-19)
464 1.1 simonb */
465 1.1 simonb
466 1.1.6.1 gehenna #define S_MC_INTLV_RESERVED 0
467 1.1.6.1 gehenna #define M_MC_INTLV_RESERVED _SB_MAKEMASK(5,S_MC_INTLV_RESERVED)
468 1.1 simonb
469 1.1.6.1 gehenna #define S_MC_INTERLEAVE 7
470 1.1.6.1 gehenna #define M_MC_INTERLEAVE _SB_MAKEMASK(18,S_MC_INTERLEAVE)
471 1.1.6.1 gehenna #define V_MC_INTERLEAVE(x) _SB_MAKEVALUE(x,S_MC_INTERLEAVE)
472 1.1 simonb
473 1.1.6.1 gehenna #define S_MC_INTLV_MBZ 25
474 1.1.6.1 gehenna #define M_MC_INTLV_MBZ _SB_MAKEMASK(39,S_MC_INTLV_MBZ)
475 1.1 simonb
476 1.1 simonb /*
477 1.1 simonb * Row Address Bits Register (Table 6-20)
478 1.1 simonb */
479 1.1 simonb
480 1.1.6.1 gehenna #define S_MC_RAS_RESERVED 0
481 1.1.6.1 gehenna #define M_MC_RAS_RESERVED _SB_MAKEMASK(5,S_MC_RAS_RESERVED)
482 1.1 simonb
483 1.1.6.1 gehenna #define S_MC_RAS_SELECT 12
484 1.1.6.1 gehenna #define M_MC_RAS_SELECT _SB_MAKEMASK(25,S_MC_RAS_SELECT)
485 1.1.6.1 gehenna #define V_MC_RAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_RAS_SELECT)
486 1.1 simonb
487 1.1.6.1 gehenna #define S_MC_RAS_MBZ 37
488 1.1.6.1 gehenna #define M_MC_RAS_MBZ _SB_MAKEMASK(27,S_MC_RAS_MBZ)
489 1.1 simonb
490 1.1 simonb
491 1.1 simonb /*
492 1.1 simonb * Column Address Bits Register (Table 6-21)
493 1.1 simonb */
494 1.1 simonb
495 1.1.6.1 gehenna #define S_MC_CAS_RESERVED 0
496 1.1.6.1 gehenna #define M_MC_CAS_RESERVED _SB_MAKEMASK(5,S_MC_CAS_RESERVED)
497 1.1 simonb
498 1.1.6.1 gehenna #define S_MC_CAS_SELECT 5
499 1.1.6.1 gehenna #define M_MC_CAS_SELECT _SB_MAKEMASK(18,S_MC_CAS_SELECT)
500 1.1.6.1 gehenna #define V_MC_CAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_CAS_SELECT)
501 1.1 simonb
502 1.1.6.1 gehenna #define S_MC_CAS_MBZ 23
503 1.1.6.1 gehenna #define M_MC_CAS_MBZ _SB_MAKEMASK(41,S_MC_CAS_MBZ)
504 1.1 simonb
505 1.1 simonb
506 1.1 simonb /*
507 1.1 simonb * Bank Address Address Bits Register (Table 6-22)
508 1.1 simonb */
509 1.1 simonb
510 1.1.6.1 gehenna #define S_MC_BA_RESERVED 0
511 1.1.6.1 gehenna #define M_MC_BA_RESERVED _SB_MAKEMASK(5,S_MC_BA_RESERVED)
512 1.1 simonb
513 1.1.6.1 gehenna #define S_MC_BA_SELECT 5
514 1.1.6.1 gehenna #define M_MC_BA_SELECT _SB_MAKEMASK(20,S_MC_BA_SELECT)
515 1.1.6.1 gehenna #define V_MC_BA_SELECT(x) _SB_MAKEVALUE(x,S_MC_BA_SELECT)
516 1.1 simonb
517 1.1.6.1 gehenna #define S_MC_BA_MBZ 25
518 1.1.6.1 gehenna #define M_MC_BA_MBZ _SB_MAKEMASK(39,S_MC_BA_MBZ)
519 1.1 simonb
520 1.1 simonb /*
521 1.1 simonb * Chip Select Attribute Register (Table 6-23)
522 1.1 simonb */
523 1.1 simonb
524 1.1.6.1 gehenna #define K_MC_CS_ATTR_CLOSED 0
525 1.1.6.1 gehenna #define K_MC_CS_ATTR_CASCHECK 1
526 1.1.6.1 gehenna #define K_MC_CS_ATTR_HINT 2
527 1.1.6.1 gehenna #define K_MC_CS_ATTR_OPEN 3
528 1.1.6.1 gehenna
529 1.1.6.1 gehenna #define S_MC_CS0_PAGE 0
530 1.1.6.1 gehenna #define M_MC_CS0_PAGE _SB_MAKEMASK(2,S_MC_CS0_PAGE)
531 1.1.6.1 gehenna #define V_MC_CS0_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS0_PAGE)
532 1.1.6.1 gehenna #define G_MC_CS0_PAGE(x) _SB_GETVALUE(x,S_MC_CS0_PAGE,M_MC_CS0_PAGE)
533 1.1.6.1 gehenna
534 1.1.6.1 gehenna #define S_MC_CS1_PAGE 16
535 1.1.6.1 gehenna #define M_MC_CS1_PAGE _SB_MAKEMASK(2,S_MC_CS1_PAGE)
536 1.1.6.1 gehenna #define V_MC_CS1_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS1_PAGE)
537 1.1.6.1 gehenna #define G_MC_CS1_PAGE(x) _SB_GETVALUE(x,S_MC_CS1_PAGE,M_MC_CS1_PAGE)
538 1.1.6.1 gehenna
539 1.1.6.1 gehenna #define S_MC_CS2_PAGE 32
540 1.1.6.1 gehenna #define M_MC_CS2_PAGE _SB_MAKEMASK(2,S_MC_CS2_PAGE)
541 1.1.6.1 gehenna #define V_MC_CS2_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS2_PAGE)
542 1.1.6.1 gehenna #define G_MC_CS2_PAGE(x) _SB_GETVALUE(x,S_MC_CS2_PAGE,M_MC_CS2_PAGE)
543 1.1.6.1 gehenna
544 1.1.6.1 gehenna #define S_MC_CS3_PAGE 48
545 1.1.6.1 gehenna #define M_MC_CS3_PAGE _SB_MAKEMASK(2,S_MC_CS3_PAGE)
546 1.1.6.1 gehenna #define V_MC_CS3_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS3_PAGE)
547 1.1.6.1 gehenna #define G_MC_CS3_PAGE(x) _SB_GETVALUE(x,S_MC_CS3_PAGE,M_MC_CS3_PAGE)
548 1.1 simonb
549 1.1 simonb /*
550 1.1 simonb * ECC Test ECC Register (Table 6-25)
551 1.1 simonb */
552 1.1 simonb
553 1.1.6.1 gehenna #define S_MC_ECC_INVERT 0
554 1.1.6.1 gehenna #define M_MC_ECC_INVERT _SB_MAKEMASK(8,S_MC_ECC_INVERT)
555 1.1 simonb
556 1.1 simonb
557 1.1 simonb #endif
558