Home | History | Annotate | Line # | Download | only in include
sb1250_mc.h revision 1.4.2.1
      1      1.1  simonb /*  *********************************************************************
      2      1.1  simonb     *  SB1250 Board Support Package
      3      1.2  simonb     *
      4      1.2  simonb     *  Memory Controller constants              File: sb1250_mc.h
      5      1.2  simonb     *
      6      1.1  simonb     *  This module contains constants and macros useful for
      7      1.1  simonb     *  programming the memory controller.
      8      1.2  simonb     *
      9      1.2  simonb     *  SB1250 specification level:  User's manual 1/02/02
     10      1.2  simonb     *
     11  1.4.2.1   skrll     *  Author:  Mitch Lichtenberg
     12      1.2  simonb     *
     13      1.2  simonb     *********************************************************************
     14      1.1  simonb     *
     15      1.4     cgd     *  Copyright 2000,2001,2002,2003
     16      1.1  simonb     *  Broadcom Corporation. All rights reserved.
     17      1.2  simonb     *
     18      1.2  simonb     *  This software is furnished under license and may be used and
     19      1.2  simonb     *  copied only in accordance with the following terms and
     20      1.2  simonb     *  conditions.  Subject to these conditions, you may download,
     21      1.2  simonb     *  copy, install, use, modify and distribute modified or unmodified
     22      1.2  simonb     *  copies of this software in source and/or binary form.  No title
     23      1.1  simonb     *  or ownership is transferred hereby.
     24      1.2  simonb     *
     25      1.2  simonb     *  1) Any source code used, modified or distributed must reproduce
     26      1.4     cgd     *     and retain this copyright notice and list of conditions
     27      1.4     cgd     *     as they appear in the source file.
     28      1.2  simonb     *
     29      1.2  simonb     *  2) No right is granted to use any trade name, trademark, or
     30      1.4     cgd     *     logo of Broadcom Corporation.  The "Broadcom Corporation"
     31      1.4     cgd     *     name may not be used to endorse or promote products derived
     32      1.4     cgd     *     from this software without the prior written permission of
     33      1.4     cgd     *     Broadcom Corporation.
     34      1.2  simonb     *
     35      1.1  simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     36      1.4     cgd     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     37      1.2  simonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     38      1.2  simonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     39      1.2  simonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     40      1.4     cgd     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     41      1.2  simonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     42      1.4     cgd     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     43      1.1  simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     44      1.2  simonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     45      1.2  simonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     46      1.2  simonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     47      1.1  simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     48      1.1  simonb     ********************************************************************* */
     49      1.1  simonb 
     50      1.1  simonb 
     51      1.1  simonb #ifndef _SB1250_MC_H
     52      1.2  simonb #define _SB1250_MC_H
     53      1.1  simonb 
     54      1.1  simonb #include "sb1250_defs.h"
     55      1.1  simonb 
     56      1.1  simonb /*
     57      1.1  simonb  * Memory Channel Config Register (table 6-14)
     58      1.1  simonb  */
     59      1.1  simonb 
     60      1.2  simonb #define S_MC_RESERVED0              0
     61      1.2  simonb #define M_MC_RESERVED0              _SB_MAKEMASK(8,S_MC_RESERVED0)
     62      1.1  simonb 
     63      1.2  simonb #define S_MC_CHANNEL_SEL            8
     64      1.2  simonb #define M_MC_CHANNEL_SEL            _SB_MAKEMASK(8,S_MC_CHANNEL_SEL)
     65      1.2  simonb #define V_MC_CHANNEL_SEL(x)         _SB_MAKEVALUE(x,S_MC_CHANNEL_SEL)
     66      1.2  simonb #define G_MC_CHANNEL_SEL(x)         _SB_GETVALUE(x,S_MC_CHANNEL_SEL,M_MC_CHANNEL_SEL)
     67      1.2  simonb 
     68      1.2  simonb #define S_MC_BANK0_MAP              16
     69      1.2  simonb #define M_MC_BANK0_MAP              _SB_MAKEMASK(4,S_MC_BANK0_MAP)
     70      1.2  simonb #define V_MC_BANK0_MAP(x)           _SB_MAKEVALUE(x,S_MC_BANK0_MAP)
     71      1.2  simonb #define G_MC_BANK0_MAP(x)           _SB_GETVALUE(x,S_MC_BANK0_MAP,M_MC_BANK0_MAP)
     72      1.2  simonb 
     73      1.2  simonb #define K_MC_BANK0_MAP_DEFAULT      0x00
     74      1.2  simonb #define V_MC_BANK0_MAP_DEFAULT      V_MC_BANK0_MAP(K_MC_BANK0_MAP_DEFAULT)
     75      1.2  simonb 
     76      1.2  simonb #define S_MC_BANK1_MAP              20
     77      1.2  simonb #define M_MC_BANK1_MAP              _SB_MAKEMASK(4,S_MC_BANK1_MAP)
     78      1.2  simonb #define V_MC_BANK1_MAP(x)           _SB_MAKEVALUE(x,S_MC_BANK1_MAP)
     79      1.2  simonb #define G_MC_BANK1_MAP(x)           _SB_GETVALUE(x,S_MC_BANK1_MAP,M_MC_BANK1_MAP)
     80      1.2  simonb 
     81      1.2  simonb #define K_MC_BANK1_MAP_DEFAULT      0x08
     82      1.2  simonb #define V_MC_BANK1_MAP_DEFAULT      V_MC_BANK1_MAP(K_MC_BANK1_MAP_DEFAULT)
     83      1.2  simonb 
     84      1.2  simonb #define S_MC_BANK2_MAP              24
     85      1.2  simonb #define M_MC_BANK2_MAP              _SB_MAKEMASK(4,S_MC_BANK2_MAP)
     86      1.2  simonb #define V_MC_BANK2_MAP(x)           _SB_MAKEVALUE(x,S_MC_BANK2_MAP)
     87      1.2  simonb #define G_MC_BANK2_MAP(x)           _SB_GETVALUE(x,S_MC_BANK2_MAP,M_MC_BANK2_MAP)
     88      1.2  simonb 
     89      1.2  simonb #define K_MC_BANK2_MAP_DEFAULT      0x09
     90      1.2  simonb #define V_MC_BANK2_MAP_DEFAULT      V_MC_BANK2_MAP(K_MC_BANK2_MAP_DEFAULT)
     91      1.2  simonb 
     92      1.2  simonb #define S_MC_BANK3_MAP              28
     93      1.2  simonb #define M_MC_BANK3_MAP              _SB_MAKEMASK(4,S_MC_BANK3_MAP)
     94      1.2  simonb #define V_MC_BANK3_MAP(x)           _SB_MAKEVALUE(x,S_MC_BANK3_MAP)
     95      1.2  simonb #define G_MC_BANK3_MAP(x)           _SB_GETVALUE(x,S_MC_BANK3_MAP,M_MC_BANK3_MAP)
     96      1.2  simonb 
     97      1.2  simonb #define K_MC_BANK3_MAP_DEFAULT      0x0C
     98      1.2  simonb #define V_MC_BANK3_MAP_DEFAULT      V_MC_BANK3_MAP(K_MC_BANK3_MAP_DEFAULT)
     99      1.2  simonb 
    100      1.2  simonb #define M_MC_RESERVED1              _SB_MAKEMASK(8,32)
    101      1.2  simonb 
    102      1.2  simonb #define S_MC_QUEUE_SIZE		    40
    103      1.2  simonb #define M_MC_QUEUE_SIZE             _SB_MAKEMASK(4,S_MC_QUEUE_SIZE)
    104      1.2  simonb #define V_MC_QUEUE_SIZE(x)          _SB_MAKEVALUE(x,S_MC_QUEUE_SIZE)
    105      1.2  simonb #define G_MC_QUEUE_SIZE(x)          _SB_GETVALUE(x,S_MC_QUEUE_SIZE,M_MC_QUEUE_SIZE)
    106      1.2  simonb #define V_MC_QUEUE_SIZE_DEFAULT     V_MC_QUEUE_SIZE(0x0A)
    107      1.2  simonb 
    108      1.2  simonb #define S_MC_AGE_LIMIT              44
    109      1.2  simonb #define M_MC_AGE_LIMIT              _SB_MAKEMASK(4,S_MC_AGE_LIMIT)
    110      1.2  simonb #define V_MC_AGE_LIMIT(x)           _SB_MAKEVALUE(x,S_MC_AGE_LIMIT)
    111      1.2  simonb #define G_MC_AGE_LIMIT(x)           _SB_GETVALUE(x,S_MC_AGE_LIMIT,M_MC_AGE_LIMIT)
    112      1.2  simonb #define V_MC_AGE_LIMIT_DEFAULT      V_MC_AGE_LIMIT(8)
    113      1.2  simonb 
    114      1.2  simonb #define S_MC_WR_LIMIT               48
    115      1.2  simonb #define M_MC_WR_LIMIT               _SB_MAKEMASK(4,S_MC_WR_LIMIT)
    116      1.2  simonb #define V_MC_WR_LIMIT(x)            _SB_MAKEVALUE(x,S_MC_WR_LIMIT)
    117      1.2  simonb #define G_MC_WR_LIMIT(x)            _SB_GETVALUE(x,S_MC_WR_LIMIT,M_MC_WR_LIMIT)
    118      1.2  simonb #define V_MC_WR_LIMIT_DEFAULT       V_MC_WR_LIMIT(5)
    119      1.2  simonb 
    120      1.2  simonb #define M_MC_IOB1HIGHPRIORITY	    _SB_MAKEMASK1(52)
    121      1.2  simonb 
    122      1.2  simonb #define M_MC_RESERVED2              _SB_MAKEMASK(3,53)
    123      1.2  simonb 
    124      1.2  simonb #define S_MC_CS_MODE                56
    125      1.2  simonb #define M_MC_CS_MODE                _SB_MAKEMASK(4,S_MC_CS_MODE)
    126      1.2  simonb #define V_MC_CS_MODE(x)             _SB_MAKEVALUE(x,S_MC_CS_MODE)
    127      1.2  simonb #define G_MC_CS_MODE(x)             _SB_GETVALUE(x,S_MC_CS_MODE,M_MC_CS_MODE)
    128      1.2  simonb 
    129      1.2  simonb #define K_MC_CS_MODE_MSB_CS         0
    130      1.2  simonb #define K_MC_CS_MODE_INTLV_CS       15
    131      1.2  simonb #define K_MC_CS_MODE_MIXED_CS_10    12
    132      1.2  simonb #define K_MC_CS_MODE_MIXED_CS_30    6
    133      1.2  simonb #define K_MC_CS_MODE_MIXED_CS_32    3
    134      1.2  simonb 
    135      1.2  simonb #define V_MC_CS_MODE_MSB_CS         V_MC_CS_MODE(K_MC_CS_MODE_MSB_CS)
    136      1.2  simonb #define V_MC_CS_MODE_INTLV_CS       V_MC_CS_MODE(K_MC_CS_MODE_INTLV_CS)
    137      1.2  simonb #define V_MC_CS_MODE_MIXED_CS_10    V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_10)
    138      1.2  simonb #define V_MC_CS_MODE_MIXED_CS_30    V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_30)
    139      1.2  simonb #define V_MC_CS_MODE_MIXED_CS_32    V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_32)
    140      1.2  simonb 
    141      1.2  simonb #define M_MC_ECC_DISABLE            _SB_MAKEMASK1(60)
    142      1.2  simonb #define M_MC_BERR_DISABLE           _SB_MAKEMASK1(61)
    143      1.2  simonb #define M_MC_FORCE_SEQ              _SB_MAKEMASK1(62)
    144      1.2  simonb #define M_MC_DEBUG                  _SB_MAKEMASK1(63)
    145      1.2  simonb 
    146      1.2  simonb #define V_MC_CONFIG_DEFAULT     V_MC_WR_LIMIT_DEFAULT | V_MC_AGE_LIMIT_DEFAULT | \
    147      1.2  simonb 				V_MC_BANK0_MAP_DEFAULT | V_MC_BANK1_MAP_DEFAULT | \
    148      1.2  simonb 				V_MC_BANK2_MAP_DEFAULT | V_MC_BANK3_MAP_DEFAULT | V_MC_CHANNEL_SEL(0) | \
    149      1.2  simonb                                 M_MC_IOB1HIGHPRIORITY | V_MC_QUEUE_SIZE_DEFAULT
    150      1.1  simonb 
    151      1.1  simonb 
    152      1.1  simonb /*
    153      1.1  simonb  * Memory clock config register (Table 6-15)
    154      1.1  simonb  *
    155      1.1  simonb  * Note: this field has been updated to be consistent with the errata to 0.2
    156      1.1  simonb  */
    157      1.1  simonb 
    158      1.2  simonb #define S_MC_CLK_RATIO              0
    159      1.2  simonb #define M_MC_CLK_RATIO              _SB_MAKEMASK(4,S_MC_CLK_RATIO)
    160      1.2  simonb #define V_MC_CLK_RATIO(x)           _SB_MAKEVALUE(x,S_MC_CLK_RATIO)
    161      1.2  simonb #define G_MC_CLK_RATIO(x)           _SB_GETVALUE(x,S_MC_CLK_RATIO,M_MC_CLK_RATIO)
    162      1.2  simonb 
    163      1.2  simonb #define K_MC_CLK_RATIO_2X           4
    164      1.2  simonb #define K_MC_CLK_RATIO_25X          5
    165      1.2  simonb #define K_MC_CLK_RATIO_3X           6
    166      1.2  simonb #define K_MC_CLK_RATIO_35X          7
    167      1.2  simonb #define K_MC_CLK_RATIO_4X           8
    168      1.2  simonb #define K_MC_CLK_RATIO_45X	    9
    169      1.2  simonb 
    170      1.2  simonb #define V_MC_CLK_RATIO_2X	    V_MC_CLK_RATIO(K_MC_CLK_RATIO_2X)
    171      1.2  simonb #define V_MC_CLK_RATIO_25X          V_MC_CLK_RATIO(K_MC_CLK_RATIO_25X)
    172      1.2  simonb #define V_MC_CLK_RATIO_3X           V_MC_CLK_RATIO(K_MC_CLK_RATIO_3X)
    173      1.2  simonb #define V_MC_CLK_RATIO_35X          V_MC_CLK_RATIO(K_MC_CLK_RATIO_35X)
    174      1.2  simonb #define V_MC_CLK_RATIO_4X           V_MC_CLK_RATIO(K_MC_CLK_RATIO_4X)
    175      1.2  simonb #define V_MC_CLK_RATIO_45X          V_MC_CLK_RATIO(K_MC_CLK_RATIO_45X)
    176      1.2  simonb #define V_MC_CLK_RATIO_DEFAULT      V_MC_CLK_RATIO_25X
    177      1.2  simonb 
    178      1.2  simonb #define S_MC_REF_RATE                8
    179      1.2  simonb #define M_MC_REF_RATE                _SB_MAKEMASK(8,S_MC_REF_RATE)
    180      1.2  simonb #define V_MC_REF_RATE(x)             _SB_MAKEVALUE(x,S_MC_REF_RATE)
    181      1.2  simonb #define G_MC_REF_RATE(x)             _SB_GETVALUE(x,S_MC_REF_RATE,M_MC_REF_RATE)
    182      1.2  simonb 
    183      1.2  simonb #define K_MC_REF_RATE_100MHz         0x62
    184      1.2  simonb #define K_MC_REF_RATE_133MHz         0x81
    185      1.2  simonb #define K_MC_REF_RATE_200MHz         0xC4
    186      1.2  simonb 
    187      1.2  simonb #define V_MC_REF_RATE_100MHz         V_MC_REF_RATE(K_MC_REF_RATE_100MHz)
    188      1.2  simonb #define V_MC_REF_RATE_133MHz         V_MC_REF_RATE(K_MC_REF_RATE_133MHz)
    189      1.2  simonb #define V_MC_REF_RATE_200MHz         V_MC_REF_RATE(K_MC_REF_RATE_200MHz)
    190      1.2  simonb #define V_MC_REF_RATE_DEFAULT        V_MC_REF_RATE_100MHz
    191      1.2  simonb 
    192      1.2  simonb #define S_MC_CLOCK_DRIVE             16
    193      1.2  simonb #define M_MC_CLOCK_DRIVE             _SB_MAKEMASK(4,S_MC_CLOCK_DRIVE)
    194      1.2  simonb #define V_MC_CLOCK_DRIVE(x)          _SB_MAKEVALUE(x,S_MC_CLOCK_DRIVE)
    195      1.2  simonb #define G_MC_CLOCK_DRIVE(x)          _SB_GETVALUE(x,S_MC_CLOCK_DRIVE,M_MC_CLOCK_DRIVE)
    196      1.2  simonb #define V_MC_CLOCK_DRIVE_DEFAULT     V_MC_CLOCK_DRIVE(0xF)
    197      1.2  simonb 
    198      1.2  simonb #define S_MC_DATA_DRIVE              20
    199      1.2  simonb #define M_MC_DATA_DRIVE              _SB_MAKEMASK(4,S_MC_DATA_DRIVE)
    200      1.2  simonb #define V_MC_DATA_DRIVE(x)           _SB_MAKEVALUE(x,S_MC_DATA_DRIVE)
    201      1.2  simonb #define G_MC_DATA_DRIVE(x)           _SB_GETVALUE(x,S_MC_DATA_DRIVE,M_MC_DATA_DRIVE)
    202      1.2  simonb #define V_MC_DATA_DRIVE_DEFAULT      V_MC_DATA_DRIVE(0x0)
    203      1.2  simonb 
    204      1.2  simonb #define S_MC_ADDR_DRIVE              24
    205      1.2  simonb #define M_MC_ADDR_DRIVE              _SB_MAKEMASK(4,S_MC_ADDR_DRIVE)
    206      1.2  simonb #define V_MC_ADDR_DRIVE(x)           _SB_MAKEVALUE(x,S_MC_ADDR_DRIVE)
    207      1.2  simonb #define G_MC_ADDR_DRIVE(x)           _SB_GETVALUE(x,S_MC_ADDR_DRIVE,M_MC_ADDR_DRIVE)
    208      1.2  simonb #define V_MC_ADDR_DRIVE_DEFAULT      V_MC_ADDR_DRIVE(0x0)
    209      1.2  simonb 
    210  1.4.2.1   skrll #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
    211      1.3     cgd #define M_MC_REF_DISABLE             _SB_MAKEMASK1(30)
    212  1.4.2.1   skrll #endif /* 1250 PASS3 || 112x PASS1 */
    213      1.3     cgd 
    214      1.2  simonb #define M_MC_DLL_BYPASS              _SB_MAKEMASK1(31)
    215      1.2  simonb 
    216      1.2  simonb #define S_MC_DQI_SKEW               32
    217      1.2  simonb #define M_MC_DQI_SKEW               _SB_MAKEMASK(8,S_MC_DQI_SKEW)
    218      1.2  simonb #define V_MC_DQI_SKEW(x)            _SB_MAKEVALUE(x,S_MC_DQI_SKEW)
    219      1.2  simonb #define G_MC_DQI_SKEW(x)            _SB_GETVALUE(x,S_MC_DQI_SKEW,M_MC_DQI_SKEW)
    220      1.2  simonb #define V_MC_DQI_SKEW_DEFAULT       V_MC_DQI_SKEW(0)
    221      1.2  simonb 
    222      1.2  simonb #define S_MC_DQO_SKEW               40
    223      1.2  simonb #define M_MC_DQO_SKEW               _SB_MAKEMASK(8,S_MC_DQO_SKEW)
    224      1.2  simonb #define V_MC_DQO_SKEW(x)            _SB_MAKEVALUE(x,S_MC_DQO_SKEW)
    225      1.2  simonb #define G_MC_DQO_SKEW(x)            _SB_GETVALUE(x,S_MC_DQO_SKEW,M_MC_DQO_SKEW)
    226      1.2  simonb #define V_MC_DQO_SKEW_DEFAULT       V_MC_DQO_SKEW(0)
    227      1.2  simonb 
    228      1.2  simonb #define S_MC_ADDR_SKEW               48
    229      1.2  simonb #define M_MC_ADDR_SKEW               _SB_MAKEMASK(8,S_MC_ADDR_SKEW)
    230      1.2  simonb #define V_MC_ADDR_SKEW(x)            _SB_MAKEVALUE(x,S_MC_ADDR_SKEW)
    231      1.2  simonb #define G_MC_ADDR_SKEW(x)            _SB_GETVALUE(x,S_MC_ADDR_SKEW,M_MC_ADDR_SKEW)
    232      1.2  simonb #define V_MC_ADDR_SKEW_DEFAULT       V_MC_ADDR_SKEW(0x0F)
    233      1.2  simonb 
    234      1.2  simonb #define S_MC_DLL_DEFAULT             56
    235      1.2  simonb #define M_MC_DLL_DEFAULT             _SB_MAKEMASK(8,S_MC_DLL_DEFAULT)
    236      1.2  simonb #define V_MC_DLL_DEFAULT(x)          _SB_MAKEVALUE(x,S_MC_DLL_DEFAULT)
    237      1.2  simonb #define G_MC_DLL_DEFAULT(x)          _SB_GETVALUE(x,S_MC_DLL_DEFAULT,M_MC_DLL_DEFAULT)
    238      1.2  simonb #define V_MC_DLL_DEFAULT_DEFAULT     V_MC_DLL_DEFAULT(0x10)
    239      1.2  simonb 
    240      1.2  simonb #define V_MC_CLKCONFIG_DEFAULT       V_MC_DLL_DEFAULT_DEFAULT |  \
    241      1.2  simonb                                      V_MC_ADDR_SKEW_DEFAULT | \
    242      1.2  simonb                                      V_MC_DQO_SKEW_DEFAULT | \
    243      1.2  simonb                                      V_MC_DQI_SKEW_DEFAULT | \
    244      1.2  simonb                                      V_MC_ADDR_DRIVE_DEFAULT | \
    245      1.2  simonb                                      V_MC_DATA_DRIVE_DEFAULT | \
    246      1.2  simonb                                      V_MC_CLOCK_DRIVE_DEFAULT | \
    247      1.2  simonb                                      V_MC_REF_RATE_DEFAULT
    248      1.1  simonb 
    249      1.1  simonb 
    250      1.1  simonb 
    251      1.1  simonb /*
    252      1.1  simonb  * DRAM Command Register (Table 6-13)
    253      1.1  simonb  */
    254      1.1  simonb 
    255      1.2  simonb #define S_MC_COMMAND                0
    256      1.2  simonb #define M_MC_COMMAND                _SB_MAKEMASK(4,S_MC_COMMAND)
    257      1.2  simonb #define V_MC_COMMAND(x)             _SB_MAKEVALUE(x,S_MC_COMMAND)
    258      1.2  simonb #define G_MC_COMMAND(x)             _SB_GETVALUE(x,S_MC_COMMAND,M_MC_COMMAND)
    259      1.2  simonb 
    260      1.2  simonb #define K_MC_COMMAND_EMRS           0
    261      1.2  simonb #define K_MC_COMMAND_MRS            1
    262      1.2  simonb #define K_MC_COMMAND_PRE            2
    263      1.2  simonb #define K_MC_COMMAND_AR             3
    264      1.2  simonb #define K_MC_COMMAND_SETRFSH        4
    265      1.2  simonb #define K_MC_COMMAND_CLRRFSH        5
    266      1.2  simonb #define K_MC_COMMAND_SETPWRDN       6
    267      1.2  simonb #define K_MC_COMMAND_CLRPWRDN       7
    268      1.2  simonb 
    269      1.2  simonb #define V_MC_COMMAND_EMRS           V_MC_COMMAND(K_MC_COMMAND_EMRS)
    270      1.2  simonb #define V_MC_COMMAND_MRS            V_MC_COMMAND(K_MC_COMMAND_MRS)
    271      1.2  simonb #define V_MC_COMMAND_PRE            V_MC_COMMAND(K_MC_COMMAND_PRE)
    272      1.2  simonb #define V_MC_COMMAND_AR             V_MC_COMMAND(K_MC_COMMAND_AR)
    273      1.2  simonb #define V_MC_COMMAND_SETRFSH        V_MC_COMMAND(K_MC_COMMAND_SETRFSH)
    274      1.2  simonb #define V_MC_COMMAND_CLRRFSH        V_MC_COMMAND(K_MC_COMMAND_CLRRFSH)
    275      1.2  simonb #define V_MC_COMMAND_SETPWRDN       V_MC_COMMAND(K_MC_COMMAND_SETPWRDN)
    276      1.2  simonb #define V_MC_COMMAND_CLRPWRDN       V_MC_COMMAND(K_MC_COMMAND_CLRPWRDN)
    277      1.2  simonb 
    278      1.2  simonb #define M_MC_CS0                    _SB_MAKEMASK1(4)
    279      1.2  simonb #define M_MC_CS1                    _SB_MAKEMASK1(5)
    280      1.2  simonb #define M_MC_CS2                    _SB_MAKEMASK1(6)
    281      1.2  simonb #define M_MC_CS3                    _SB_MAKEMASK1(7)
    282      1.1  simonb 
    283      1.1  simonb /*
    284      1.1  simonb  * DRAM Mode Register (Table 6-14)
    285      1.1  simonb  */
    286      1.1  simonb 
    287      1.2  simonb #define S_MC_EMODE                  0
    288      1.2  simonb #define M_MC_EMODE                  _SB_MAKEMASK(15,S_MC_EMODE)
    289      1.2  simonb #define V_MC_EMODE(x)               _SB_MAKEVALUE(x,S_MC_EMODE)
    290      1.2  simonb #define G_MC_EMODE(x)               _SB_GETVALUE(x,S_MC_EMODE,M_MC_EMODE)
    291      1.2  simonb #define V_MC_EMODE_DEFAULT          V_MC_EMODE(0)
    292      1.2  simonb 
    293      1.2  simonb #define S_MC_MODE                   16
    294      1.2  simonb #define M_MC_MODE                   _SB_MAKEMASK(15,S_MC_MODE)
    295      1.2  simonb #define V_MC_MODE(x)                _SB_MAKEVALUE(x,S_MC_MODE)
    296      1.2  simonb #define G_MC_MODE(x)                _SB_GETVALUE(x,S_MC_MODE,M_MC_MODE)
    297      1.2  simonb #define V_MC_MODE_DEFAULT           V_MC_MODE(0x22)
    298      1.2  simonb 
    299      1.2  simonb #define S_MC_DRAM_TYPE              32
    300      1.2  simonb #define M_MC_DRAM_TYPE              _SB_MAKEMASK(3,S_MC_DRAM_TYPE)
    301      1.2  simonb #define V_MC_DRAM_TYPE(x)           _SB_MAKEVALUE(x,S_MC_DRAM_TYPE)
    302      1.2  simonb #define G_MC_DRAM_TYPE(x)           _SB_GETVALUE(x,S_MC_DRAM_TYPE,M_MC_DRAM_TYPE)
    303      1.2  simonb 
    304      1.2  simonb #define K_MC_DRAM_TYPE_JEDEC        0
    305      1.2  simonb #define K_MC_DRAM_TYPE_FCRAM        1
    306      1.2  simonb #define K_MC_DRAM_TYPE_SGRAM	    2
    307      1.2  simonb 
    308      1.2  simonb #define V_MC_DRAM_TYPE_JEDEC        V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_JEDEC)
    309      1.2  simonb #define V_MC_DRAM_TYPE_FCRAM        V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_FCRAM)
    310      1.2  simonb #define V_MC_DRAM_TYPE_SGRAM        V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_SGRAM)
    311      1.1  simonb 
    312      1.2  simonb #define M_MC_EXTERNALDECODE	    _SB_MAKEMASK1(35)
    313      1.1  simonb 
    314  1.4.2.1   skrll #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
    315      1.3     cgd #define M_MC_PRE_ON_A8              _SB_MAKEMASK1(36)
    316      1.3     cgd #define M_MC_RAM_WITH_A13           _SB_MAKEMASK1(38)
    317  1.4.2.1   skrll #endif /* 1250 PASS3 || 112x PASS1 */
    318      1.1  simonb 
    319      1.1  simonb 
    320      1.1  simonb 
    321      1.1  simonb /*
    322      1.1  simonb  * SDRAM Timing Register  (Table 6-15)
    323      1.1  simonb  */
    324      1.1  simonb 
    325      1.2  simonb #define M_MC_w2rIDLE_TWOCYCLES	  _SB_MAKEMASK1(60)
    326      1.2  simonb #define M_MC_r2wIDLE_TWOCYCLES	  _SB_MAKEMASK1(61)
    327      1.2  simonb #define M_MC_r2rIDLE_TWOCYCLES	  _SB_MAKEMASK1(62)
    328      1.2  simonb 
    329      1.2  simonb #define S_MC_tFIFO                56
    330      1.2  simonb #define M_MC_tFIFO                _SB_MAKEMASK(4,S_MC_tFIFO)
    331      1.2  simonb #define V_MC_tFIFO(x)             _SB_MAKEVALUE(x,S_MC_tFIFO)
    332      1.2  simonb #define G_MC_tFIFO(x)             _SB_GETVALUE(x,S_MC_tFIFO,M_MC_tFIFO)
    333      1.2  simonb #define K_MC_tFIFO_DEFAULT        1
    334      1.2  simonb #define V_MC_tFIFO_DEFAULT        V_MC_tFIFO(K_MC_tFIFO_DEFAULT)
    335      1.2  simonb 
    336      1.2  simonb #define S_MC_tRFC                 52
    337      1.2  simonb #define M_MC_tRFC                 _SB_MAKEMASK(4,S_MC_tRFC)
    338      1.2  simonb #define V_MC_tRFC(x)              _SB_MAKEVALUE(x,S_MC_tRFC)
    339      1.2  simonb #define G_MC_tRFC(x)              _SB_GETVALUE(x,S_MC_tRFC,M_MC_tRFC)
    340      1.2  simonb #define K_MC_tRFC_DEFAULT         12
    341      1.2  simonb #define V_MC_tRFC_DEFAULT         V_MC_tRFC(K_MC_tRFC_DEFAULT)
    342      1.2  simonb 
    343      1.2  simonb #define S_MC_tCwCr                40
    344      1.2  simonb #define M_MC_tCwCr                _SB_MAKEMASK(4,S_MC_tCwCr)
    345      1.2  simonb #define V_MC_tCwCr(x)             _SB_MAKEVALUE(x,S_MC_tCwCr)
    346      1.2  simonb #define G_MC_tCwCr(x)             _SB_GETVALUE(x,S_MC_tCwCr,M_MC_tCwCr)
    347      1.2  simonb #define K_MC_tCwCr_DEFAULT        4
    348      1.2  simonb #define V_MC_tCwCr_DEFAULT        V_MC_tCwCr(K_MC_tCwCr_DEFAULT)
    349      1.2  simonb 
    350      1.2  simonb #define S_MC_tRCr                 28
    351      1.2  simonb #define M_MC_tRCr                 _SB_MAKEMASK(4,S_MC_tRCr)
    352      1.2  simonb #define V_MC_tRCr(x)              _SB_MAKEVALUE(x,S_MC_tRCr)
    353      1.2  simonb #define G_MC_tRCr(x)              _SB_GETVALUE(x,S_MC_tRCr,M_MC_tRCr)
    354      1.2  simonb #define K_MC_tRCr_DEFAULT         9
    355      1.2  simonb #define V_MC_tRCr_DEFAULT         V_MC_tRCr(K_MC_tRCr_DEFAULT)
    356      1.2  simonb 
    357      1.2  simonb #define S_MC_tRCw                 24
    358      1.2  simonb #define M_MC_tRCw                 _SB_MAKEMASK(4,S_MC_tRCw)
    359      1.2  simonb #define V_MC_tRCw(x)              _SB_MAKEVALUE(x,S_MC_tRCw)
    360      1.2  simonb #define G_MC_tRCw(x)              _SB_GETVALUE(x,S_MC_tRCw,M_MC_tRCw)
    361      1.2  simonb #define K_MC_tRCw_DEFAULT         10
    362      1.2  simonb #define V_MC_tRCw_DEFAULT         V_MC_tRCw(K_MC_tRCw_DEFAULT)
    363      1.2  simonb 
    364      1.2  simonb #define S_MC_tRRD                 20
    365      1.2  simonb #define M_MC_tRRD                 _SB_MAKEMASK(4,S_MC_tRRD)
    366      1.2  simonb #define V_MC_tRRD(x)              _SB_MAKEVALUE(x,S_MC_tRRD)
    367      1.2  simonb #define G_MC_tRRD(x)              _SB_GETVALUE(x,S_MC_tRRD,M_MC_tRRD)
    368      1.2  simonb #define K_MC_tRRD_DEFAULT         2
    369      1.2  simonb #define V_MC_tRRD_DEFAULT         V_MC_tRRD(K_MC_tRRD_DEFAULT)
    370      1.2  simonb 
    371      1.2  simonb #define S_MC_tRP                  16
    372      1.2  simonb #define M_MC_tRP                  _SB_MAKEMASK(4,S_MC_tRP)
    373      1.2  simonb #define V_MC_tRP(x)               _SB_MAKEVALUE(x,S_MC_tRP)
    374      1.2  simonb #define G_MC_tRP(x)               _SB_GETVALUE(x,S_MC_tRP,M_MC_tRP)
    375      1.2  simonb #define K_MC_tRP_DEFAULT          4
    376      1.2  simonb #define V_MC_tRP_DEFAULT          V_MC_tRP(K_MC_tRP_DEFAULT)
    377      1.2  simonb 
    378      1.2  simonb #define S_MC_tCwD                 8
    379      1.2  simonb #define M_MC_tCwD                 _SB_MAKEMASK(4,S_MC_tCwD)
    380      1.2  simonb #define V_MC_tCwD(x)              _SB_MAKEVALUE(x,S_MC_tCwD)
    381      1.2  simonb #define G_MC_tCwD(x)              _SB_GETVALUE(x,S_MC_tCwD,M_MC_tCwD)
    382      1.2  simonb #define K_MC_tCwD_DEFAULT         1
    383      1.2  simonb #define V_MC_tCwD_DEFAULT         V_MC_tCwD(K_MC_tCwD_DEFAULT)
    384      1.2  simonb 
    385      1.2  simonb #define M_tCrDh                   _SB_MAKEMASK1(7)
    386      1.2  simonb #define M_MC_tCrDh		  M_tCrDh
    387      1.2  simonb 
    388      1.2  simonb #define S_MC_tCrD                 4
    389      1.2  simonb #define M_MC_tCrD                 _SB_MAKEMASK(3,S_MC_tCrD)
    390      1.2  simonb #define V_MC_tCrD(x)              _SB_MAKEVALUE(x,S_MC_tCrD)
    391      1.2  simonb #define G_MC_tCrD(x)              _SB_GETVALUE(x,S_MC_tCrD,M_MC_tCrD)
    392      1.2  simonb #define K_MC_tCrD_DEFAULT         2
    393      1.2  simonb #define V_MC_tCrD_DEFAULT         V_MC_tCrD(K_MC_tCrD_DEFAULT)
    394      1.2  simonb 
    395      1.2  simonb #define S_MC_tRCD                 0
    396      1.2  simonb #define M_MC_tRCD                 _SB_MAKEMASK(4,S_MC_tRCD)
    397      1.2  simonb #define V_MC_tRCD(x)              _SB_MAKEVALUE(x,S_MC_tRCD)
    398      1.2  simonb #define G_MC_tRCD(x)              _SB_GETVALUE(x,S_MC_tRCD,M_MC_tRCD)
    399      1.2  simonb #define K_MC_tRCD_DEFAULT         3
    400      1.2  simonb #define V_MC_tRCD_DEFAULT         V_MC_tRCD(K_MC_tRCD_DEFAULT)
    401      1.2  simonb 
    402      1.2  simonb #define V_MC_TIMING_DEFAULT     V_MC_tFIFO(K_MC_tFIFO_DEFAULT) | \
    403      1.2  simonb                                 V_MC_tRFC(K_MC_tRFC_DEFAULT) | \
    404      1.2  simonb                                 V_MC_tCwCr(K_MC_tCwCr_DEFAULT) | \
    405      1.2  simonb                                 V_MC_tRCr(K_MC_tRCr_DEFAULT) | \
    406      1.2  simonb                                 V_MC_tRCw(K_MC_tRCw_DEFAULT) | \
    407      1.2  simonb                                 V_MC_tRRD(K_MC_tRRD_DEFAULT) | \
    408      1.2  simonb                                 V_MC_tRP(K_MC_tRP_DEFAULT) | \
    409      1.2  simonb                                 V_MC_tCwD(K_MC_tCwD_DEFAULT) | \
    410      1.2  simonb                                 V_MC_tCrD(K_MC_tCrD_DEFAULT) | \
    411      1.2  simonb                                 V_MC_tRCD(K_MC_tRCD_DEFAULT) | \
    412      1.2  simonb                                 M_MC_r2rIDLE_TWOCYCLES
    413      1.1  simonb 
    414      1.1  simonb /*
    415      1.1  simonb  * Errata says these are not the default
    416      1.2  simonb  *                               M_MC_w2rIDLE_TWOCYCLES | \
    417      1.2  simonb  *                               M_MC_r2wIDLE_TWOCYCLES | \
    418      1.1  simonb  */
    419      1.1  simonb 
    420      1.1  simonb 
    421      1.1  simonb /*
    422      1.1  simonb  * Chip Select Start Address Register (Table 6-17)
    423      1.1  simonb  */
    424      1.1  simonb 
    425      1.2  simonb #define S_MC_CS0_START              0
    426      1.2  simonb #define M_MC_CS0_START              _SB_MAKEMASK(16,S_MC_CS0_START)
    427      1.2  simonb #define V_MC_CS0_START(x)           _SB_MAKEVALUE(x,S_MC_CS0_START)
    428      1.2  simonb #define G_MC_CS0_START(x)           _SB_GETVALUE(x,S_MC_CS0_START,M_MC_CS0_START)
    429      1.2  simonb 
    430      1.2  simonb #define S_MC_CS1_START              16
    431      1.2  simonb #define M_MC_CS1_START              _SB_MAKEMASK(16,S_MC_CS1_START)
    432      1.2  simonb #define V_MC_CS1_START(x)           _SB_MAKEVALUE(x,S_MC_CS1_START)
    433      1.2  simonb #define G_MC_CS1_START(x)           _SB_GETVALUE(x,S_MC_CS1_START,M_MC_CS1_START)
    434      1.2  simonb 
    435      1.2  simonb #define S_MC_CS2_START              32
    436      1.2  simonb #define M_MC_CS2_START              _SB_MAKEMASK(16,S_MC_CS2_START)
    437      1.2  simonb #define V_MC_CS2_START(x)           _SB_MAKEVALUE(x,S_MC_CS2_START)
    438      1.2  simonb #define G_MC_CS2_START(x)           _SB_GETVALUE(x,S_MC_CS2_START,M_MC_CS2_START)
    439      1.2  simonb 
    440      1.2  simonb #define S_MC_CS3_START              48
    441      1.2  simonb #define M_MC_CS3_START              _SB_MAKEMASK(16,S_MC_CS3_START)
    442      1.2  simonb #define V_MC_CS3_START(x)           _SB_MAKEVALUE(x,S_MC_CS3_START)
    443      1.2  simonb #define G_MC_CS3_START(x)           _SB_GETVALUE(x,S_MC_CS3_START,M_MC_CS3_START)
    444      1.1  simonb 
    445      1.1  simonb /*
    446      1.1  simonb  * Chip Select End Address Register (Table 6-18)
    447      1.1  simonb  */
    448      1.1  simonb 
    449      1.2  simonb #define S_MC_CS0_END                0
    450      1.2  simonb #define M_MC_CS0_END                _SB_MAKEMASK(16,S_MC_CS0_END)
    451      1.2  simonb #define V_MC_CS0_END(x)             _SB_MAKEVALUE(x,S_MC_CS0_END)
    452      1.2  simonb #define G_MC_CS0_END(x)             _SB_GETVALUE(x,S_MC_CS0_END,M_MC_CS0_END)
    453      1.2  simonb 
    454      1.2  simonb #define S_MC_CS1_END                16
    455      1.2  simonb #define M_MC_CS1_END                _SB_MAKEMASK(16,S_MC_CS1_END)
    456      1.2  simonb #define V_MC_CS1_END(x)             _SB_MAKEVALUE(x,S_MC_CS1_END)
    457      1.2  simonb #define G_MC_CS1_END(x)             _SB_GETVALUE(x,S_MC_CS1_END,M_MC_CS1_END)
    458      1.2  simonb 
    459      1.2  simonb #define S_MC_CS2_END                32
    460      1.2  simonb #define M_MC_CS2_END                _SB_MAKEMASK(16,S_MC_CS2_END)
    461      1.2  simonb #define V_MC_CS2_END(x)             _SB_MAKEVALUE(x,S_MC_CS2_END)
    462      1.2  simonb #define G_MC_CS2_END(x)             _SB_GETVALUE(x,S_MC_CS2_END,M_MC_CS2_END)
    463      1.2  simonb 
    464      1.2  simonb #define S_MC_CS3_END                48
    465      1.2  simonb #define M_MC_CS3_END                _SB_MAKEMASK(16,S_MC_CS3_END)
    466      1.2  simonb #define V_MC_CS3_END(x)             _SB_MAKEVALUE(x,S_MC_CS3_END)
    467      1.2  simonb #define G_MC_CS3_END(x)             _SB_GETVALUE(x,S_MC_CS3_END,M_MC_CS3_END)
    468      1.1  simonb 
    469      1.1  simonb /*
    470      1.1  simonb  * Chip Select Interleave Register (Table 6-19)
    471      1.1  simonb  */
    472      1.1  simonb 
    473      1.2  simonb #define S_MC_INTLV_RESERVED         0
    474      1.2  simonb #define M_MC_INTLV_RESERVED         _SB_MAKEMASK(5,S_MC_INTLV_RESERVED)
    475      1.1  simonb 
    476      1.2  simonb #define S_MC_INTERLEAVE             7
    477      1.2  simonb #define M_MC_INTERLEAVE             _SB_MAKEMASK(18,S_MC_INTERLEAVE)
    478      1.2  simonb #define V_MC_INTERLEAVE(x)          _SB_MAKEVALUE(x,S_MC_INTERLEAVE)
    479      1.1  simonb 
    480      1.2  simonb #define S_MC_INTLV_MBZ              25
    481      1.2  simonb #define M_MC_INTLV_MBZ              _SB_MAKEMASK(39,S_MC_INTLV_MBZ)
    482      1.1  simonb 
    483      1.1  simonb /*
    484      1.1  simonb  * Row Address Bits Register (Table 6-20)
    485      1.1  simonb  */
    486      1.1  simonb 
    487      1.2  simonb #define S_MC_RAS_RESERVED           0
    488      1.2  simonb #define M_MC_RAS_RESERVED           _SB_MAKEMASK(5,S_MC_RAS_RESERVED)
    489      1.1  simonb 
    490      1.2  simonb #define S_MC_RAS_SELECT             12
    491      1.2  simonb #define M_MC_RAS_SELECT             _SB_MAKEMASK(25,S_MC_RAS_SELECT)
    492      1.2  simonb #define V_MC_RAS_SELECT(x)          _SB_MAKEVALUE(x,S_MC_RAS_SELECT)
    493      1.1  simonb 
    494      1.2  simonb #define S_MC_RAS_MBZ                37
    495      1.2  simonb #define M_MC_RAS_MBZ                _SB_MAKEMASK(27,S_MC_RAS_MBZ)
    496      1.1  simonb 
    497      1.1  simonb 
    498      1.1  simonb /*
    499      1.1  simonb  * Column Address Bits Register (Table 6-21)
    500      1.1  simonb  */
    501      1.1  simonb 
    502      1.2  simonb #define S_MC_CAS_RESERVED           0
    503      1.2  simonb #define M_MC_CAS_RESERVED           _SB_MAKEMASK(5,S_MC_CAS_RESERVED)
    504      1.1  simonb 
    505      1.2  simonb #define S_MC_CAS_SELECT             5
    506      1.2  simonb #define M_MC_CAS_SELECT             _SB_MAKEMASK(18,S_MC_CAS_SELECT)
    507      1.2  simonb #define V_MC_CAS_SELECT(x)          _SB_MAKEVALUE(x,S_MC_CAS_SELECT)
    508      1.1  simonb 
    509      1.2  simonb #define S_MC_CAS_MBZ                23
    510      1.2  simonb #define M_MC_CAS_MBZ                _SB_MAKEMASK(41,S_MC_CAS_MBZ)
    511      1.1  simonb 
    512      1.1  simonb 
    513      1.1  simonb /*
    514      1.1  simonb  * Bank Address Address Bits Register (Table 6-22)
    515      1.1  simonb  */
    516      1.1  simonb 
    517      1.2  simonb #define S_MC_BA_RESERVED            0
    518      1.2  simonb #define M_MC_BA_RESERVED            _SB_MAKEMASK(5,S_MC_BA_RESERVED)
    519      1.1  simonb 
    520      1.2  simonb #define S_MC_BA_SELECT              5
    521      1.2  simonb #define M_MC_BA_SELECT              _SB_MAKEMASK(20,S_MC_BA_SELECT)
    522      1.2  simonb #define V_MC_BA_SELECT(x)           _SB_MAKEVALUE(x,S_MC_BA_SELECT)
    523      1.1  simonb 
    524      1.2  simonb #define S_MC_BA_MBZ                 25
    525      1.2  simonb #define M_MC_BA_MBZ                 _SB_MAKEMASK(39,S_MC_BA_MBZ)
    526      1.1  simonb 
    527      1.1  simonb /*
    528      1.1  simonb  * Chip Select Attribute Register (Table 6-23)
    529      1.1  simonb  */
    530      1.1  simonb 
    531      1.2  simonb #define K_MC_CS_ATTR_CLOSED         0
    532      1.2  simonb #define K_MC_CS_ATTR_CASCHECK       1
    533      1.2  simonb #define K_MC_CS_ATTR_HINT           2
    534      1.2  simonb #define K_MC_CS_ATTR_OPEN           3
    535      1.2  simonb 
    536      1.2  simonb #define S_MC_CS0_PAGE               0
    537      1.2  simonb #define M_MC_CS0_PAGE               _SB_MAKEMASK(2,S_MC_CS0_PAGE)
    538      1.2  simonb #define V_MC_CS0_PAGE(x)            _SB_MAKEVALUE(x,S_MC_CS0_PAGE)
    539      1.2  simonb #define G_MC_CS0_PAGE(x)            _SB_GETVALUE(x,S_MC_CS0_PAGE,M_MC_CS0_PAGE)
    540      1.2  simonb 
    541      1.2  simonb #define S_MC_CS1_PAGE               16
    542      1.2  simonb #define M_MC_CS1_PAGE               _SB_MAKEMASK(2,S_MC_CS1_PAGE)
    543      1.2  simonb #define V_MC_CS1_PAGE(x)            _SB_MAKEVALUE(x,S_MC_CS1_PAGE)
    544      1.2  simonb #define G_MC_CS1_PAGE(x)            _SB_GETVALUE(x,S_MC_CS1_PAGE,M_MC_CS1_PAGE)
    545      1.2  simonb 
    546      1.2  simonb #define S_MC_CS2_PAGE               32
    547      1.2  simonb #define M_MC_CS2_PAGE               _SB_MAKEMASK(2,S_MC_CS2_PAGE)
    548      1.2  simonb #define V_MC_CS2_PAGE(x)            _SB_MAKEVALUE(x,S_MC_CS2_PAGE)
    549      1.2  simonb #define G_MC_CS2_PAGE(x)            _SB_GETVALUE(x,S_MC_CS2_PAGE,M_MC_CS2_PAGE)
    550      1.2  simonb 
    551      1.2  simonb #define S_MC_CS3_PAGE               48
    552      1.2  simonb #define M_MC_CS3_PAGE               _SB_MAKEMASK(2,S_MC_CS3_PAGE)
    553      1.2  simonb #define V_MC_CS3_PAGE(x)            _SB_MAKEVALUE(x,S_MC_CS3_PAGE)
    554      1.2  simonb #define G_MC_CS3_PAGE(x)            _SB_GETVALUE(x,S_MC_CS3_PAGE,M_MC_CS3_PAGE)
    555      1.1  simonb 
    556      1.1  simonb /*
    557      1.1  simonb  * ECC Test ECC Register (Table 6-25)
    558      1.1  simonb  */
    559      1.1  simonb 
    560      1.2  simonb #define S_MC_ECC_INVERT             0
    561      1.2  simonb #define M_MC_ECC_INVERT             _SB_MAKEMASK(8,S_MC_ECC_INVERT)
    562      1.1  simonb 
    563      1.1  simonb 
    564      1.1  simonb #endif
    565