sb1250_mc.h revision 1.3 1 /* *********************************************************************
2 * SB1250 Board Support Package
3 *
4 * Memory Controller constants File: sb1250_mc.h
5 *
6 * This module contains constants and macros useful for
7 * programming the memory controller.
8 *
9 * SB1250 specification level: User's manual 1/02/02
10 *
11 * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 *
13 *********************************************************************
14 *
15 * Copyright 2000,2001
16 * Broadcom Corporation. All rights reserved.
17 *
18 * This software is furnished under license and may be used and
19 * copied only in accordance with the following terms and
20 * conditions. Subject to these conditions, you may download,
21 * copy, install, use, modify and distribute modified or unmodified
22 * copies of this software in source and/or binary form. No title
23 * or ownership is transferred hereby.
24 *
25 * 1) Any source code used, modified or distributed must reproduce
26 * and retain this copyright notice and list of conditions as
27 * they appear in the source file.
28 *
29 * 2) No right is granted to use any trade name, trademark, or
30 * logo of Broadcom Corporation. Neither the "Broadcom
31 * Corporation" name nor any trademark or logo of Broadcom
32 * Corporation may be used to endorse or promote products
33 * derived from this software without the prior written
34 * permission of Broadcom Corporation.
35 *
36 * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 * THE POSSIBILITY OF SUCH DAMAGE.
49 ********************************************************************* */
50
51
52 #ifndef _SB1250_MC_H
53 #define _SB1250_MC_H
54
55 #include "sb1250_defs.h"
56
57 /*
58 * Memory Channel Config Register (table 6-14)
59 */
60
61 #define S_MC_RESERVED0 0
62 #define M_MC_RESERVED0 _SB_MAKEMASK(8,S_MC_RESERVED0)
63
64 #define S_MC_CHANNEL_SEL 8
65 #define M_MC_CHANNEL_SEL _SB_MAKEMASK(8,S_MC_CHANNEL_SEL)
66 #define V_MC_CHANNEL_SEL(x) _SB_MAKEVALUE(x,S_MC_CHANNEL_SEL)
67 #define G_MC_CHANNEL_SEL(x) _SB_GETVALUE(x,S_MC_CHANNEL_SEL,M_MC_CHANNEL_SEL)
68
69 #define S_MC_BANK0_MAP 16
70 #define M_MC_BANK0_MAP _SB_MAKEMASK(4,S_MC_BANK0_MAP)
71 #define V_MC_BANK0_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK0_MAP)
72 #define G_MC_BANK0_MAP(x) _SB_GETVALUE(x,S_MC_BANK0_MAP,M_MC_BANK0_MAP)
73
74 #define K_MC_BANK0_MAP_DEFAULT 0x00
75 #define V_MC_BANK0_MAP_DEFAULT V_MC_BANK0_MAP(K_MC_BANK0_MAP_DEFAULT)
76
77 #define S_MC_BANK1_MAP 20
78 #define M_MC_BANK1_MAP _SB_MAKEMASK(4,S_MC_BANK1_MAP)
79 #define V_MC_BANK1_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK1_MAP)
80 #define G_MC_BANK1_MAP(x) _SB_GETVALUE(x,S_MC_BANK1_MAP,M_MC_BANK1_MAP)
81
82 #define K_MC_BANK1_MAP_DEFAULT 0x08
83 #define V_MC_BANK1_MAP_DEFAULT V_MC_BANK1_MAP(K_MC_BANK1_MAP_DEFAULT)
84
85 #define S_MC_BANK2_MAP 24
86 #define M_MC_BANK2_MAP _SB_MAKEMASK(4,S_MC_BANK2_MAP)
87 #define V_MC_BANK2_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK2_MAP)
88 #define G_MC_BANK2_MAP(x) _SB_GETVALUE(x,S_MC_BANK2_MAP,M_MC_BANK2_MAP)
89
90 #define K_MC_BANK2_MAP_DEFAULT 0x09
91 #define V_MC_BANK2_MAP_DEFAULT V_MC_BANK2_MAP(K_MC_BANK2_MAP_DEFAULT)
92
93 #define S_MC_BANK3_MAP 28
94 #define M_MC_BANK3_MAP _SB_MAKEMASK(4,S_MC_BANK3_MAP)
95 #define V_MC_BANK3_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK3_MAP)
96 #define G_MC_BANK3_MAP(x) _SB_GETVALUE(x,S_MC_BANK3_MAP,M_MC_BANK3_MAP)
97
98 #define K_MC_BANK3_MAP_DEFAULT 0x0C
99 #define V_MC_BANK3_MAP_DEFAULT V_MC_BANK3_MAP(K_MC_BANK3_MAP_DEFAULT)
100
101 #define M_MC_RESERVED1 _SB_MAKEMASK(8,32)
102
103 #define S_MC_QUEUE_SIZE 40
104 #define M_MC_QUEUE_SIZE _SB_MAKEMASK(4,S_MC_QUEUE_SIZE)
105 #define V_MC_QUEUE_SIZE(x) _SB_MAKEVALUE(x,S_MC_QUEUE_SIZE)
106 #define G_MC_QUEUE_SIZE(x) _SB_GETVALUE(x,S_MC_QUEUE_SIZE,M_MC_QUEUE_SIZE)
107 #define V_MC_QUEUE_SIZE_DEFAULT V_MC_QUEUE_SIZE(0x0A)
108
109 #define S_MC_AGE_LIMIT 44
110 #define M_MC_AGE_LIMIT _SB_MAKEMASK(4,S_MC_AGE_LIMIT)
111 #define V_MC_AGE_LIMIT(x) _SB_MAKEVALUE(x,S_MC_AGE_LIMIT)
112 #define G_MC_AGE_LIMIT(x) _SB_GETVALUE(x,S_MC_AGE_LIMIT,M_MC_AGE_LIMIT)
113 #define V_MC_AGE_LIMIT_DEFAULT V_MC_AGE_LIMIT(8)
114
115 #define S_MC_WR_LIMIT 48
116 #define M_MC_WR_LIMIT _SB_MAKEMASK(4,S_MC_WR_LIMIT)
117 #define V_MC_WR_LIMIT(x) _SB_MAKEVALUE(x,S_MC_WR_LIMIT)
118 #define G_MC_WR_LIMIT(x) _SB_GETVALUE(x,S_MC_WR_LIMIT,M_MC_WR_LIMIT)
119 #define V_MC_WR_LIMIT_DEFAULT V_MC_WR_LIMIT(5)
120
121 #define M_MC_IOB1HIGHPRIORITY _SB_MAKEMASK1(52)
122
123 #define M_MC_RESERVED2 _SB_MAKEMASK(3,53)
124
125 #define S_MC_CS_MODE 56
126 #define M_MC_CS_MODE _SB_MAKEMASK(4,S_MC_CS_MODE)
127 #define V_MC_CS_MODE(x) _SB_MAKEVALUE(x,S_MC_CS_MODE)
128 #define G_MC_CS_MODE(x) _SB_GETVALUE(x,S_MC_CS_MODE,M_MC_CS_MODE)
129
130 #define K_MC_CS_MODE_MSB_CS 0
131 #define K_MC_CS_MODE_INTLV_CS 15
132 #define K_MC_CS_MODE_MIXED_CS_10 12
133 #define K_MC_CS_MODE_MIXED_CS_30 6
134 #define K_MC_CS_MODE_MIXED_CS_32 3
135
136 #define V_MC_CS_MODE_MSB_CS V_MC_CS_MODE(K_MC_CS_MODE_MSB_CS)
137 #define V_MC_CS_MODE_INTLV_CS V_MC_CS_MODE(K_MC_CS_MODE_INTLV_CS)
138 #define V_MC_CS_MODE_MIXED_CS_10 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_10)
139 #define V_MC_CS_MODE_MIXED_CS_30 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_30)
140 #define V_MC_CS_MODE_MIXED_CS_32 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_32)
141
142 #define M_MC_ECC_DISABLE _SB_MAKEMASK1(60)
143 #define M_MC_BERR_DISABLE _SB_MAKEMASK1(61)
144 #define M_MC_FORCE_SEQ _SB_MAKEMASK1(62)
145 #define M_MC_DEBUG _SB_MAKEMASK1(63)
146
147 #define V_MC_CONFIG_DEFAULT V_MC_WR_LIMIT_DEFAULT | V_MC_AGE_LIMIT_DEFAULT | \
148 V_MC_BANK0_MAP_DEFAULT | V_MC_BANK1_MAP_DEFAULT | \
149 V_MC_BANK2_MAP_DEFAULT | V_MC_BANK3_MAP_DEFAULT | V_MC_CHANNEL_SEL(0) | \
150 M_MC_IOB1HIGHPRIORITY | V_MC_QUEUE_SIZE_DEFAULT
151
152
153 /*
154 * Memory clock config register (Table 6-15)
155 *
156 * Note: this field has been updated to be consistent with the errata to 0.2
157 */
158
159 #define S_MC_CLK_RATIO 0
160 #define M_MC_CLK_RATIO _SB_MAKEMASK(4,S_MC_CLK_RATIO)
161 #define V_MC_CLK_RATIO(x) _SB_MAKEVALUE(x,S_MC_CLK_RATIO)
162 #define G_MC_CLK_RATIO(x) _SB_GETVALUE(x,S_MC_CLK_RATIO,M_MC_CLK_RATIO)
163
164 #define K_MC_CLK_RATIO_2X 4
165 #define K_MC_CLK_RATIO_25X 5
166 #define K_MC_CLK_RATIO_3X 6
167 #define K_MC_CLK_RATIO_35X 7
168 #define K_MC_CLK_RATIO_4X 8
169 #define K_MC_CLK_RATIO_45X 9
170
171 #define V_MC_CLK_RATIO_2X V_MC_CLK_RATIO(K_MC_CLK_RATIO_2X)
172 #define V_MC_CLK_RATIO_25X V_MC_CLK_RATIO(K_MC_CLK_RATIO_25X)
173 #define V_MC_CLK_RATIO_3X V_MC_CLK_RATIO(K_MC_CLK_RATIO_3X)
174 #define V_MC_CLK_RATIO_35X V_MC_CLK_RATIO(K_MC_CLK_RATIO_35X)
175 #define V_MC_CLK_RATIO_4X V_MC_CLK_RATIO(K_MC_CLK_RATIO_4X)
176 #define V_MC_CLK_RATIO_45X V_MC_CLK_RATIO(K_MC_CLK_RATIO_45X)
177 #define V_MC_CLK_RATIO_DEFAULT V_MC_CLK_RATIO_25X
178
179 #define S_MC_REF_RATE 8
180 #define M_MC_REF_RATE _SB_MAKEMASK(8,S_MC_REF_RATE)
181 #define V_MC_REF_RATE(x) _SB_MAKEVALUE(x,S_MC_REF_RATE)
182 #define G_MC_REF_RATE(x) _SB_GETVALUE(x,S_MC_REF_RATE,M_MC_REF_RATE)
183
184 #define K_MC_REF_RATE_100MHz 0x62
185 #define K_MC_REF_RATE_133MHz 0x81
186 #define K_MC_REF_RATE_200MHz 0xC4
187
188 #define V_MC_REF_RATE_100MHz V_MC_REF_RATE(K_MC_REF_RATE_100MHz)
189 #define V_MC_REF_RATE_133MHz V_MC_REF_RATE(K_MC_REF_RATE_133MHz)
190 #define V_MC_REF_RATE_200MHz V_MC_REF_RATE(K_MC_REF_RATE_200MHz)
191 #define V_MC_REF_RATE_DEFAULT V_MC_REF_RATE_100MHz
192
193 #define S_MC_CLOCK_DRIVE 16
194 #define M_MC_CLOCK_DRIVE _SB_MAKEMASK(4,S_MC_CLOCK_DRIVE)
195 #define V_MC_CLOCK_DRIVE(x) _SB_MAKEVALUE(x,S_MC_CLOCK_DRIVE)
196 #define G_MC_CLOCK_DRIVE(x) _SB_GETVALUE(x,S_MC_CLOCK_DRIVE,M_MC_CLOCK_DRIVE)
197 #define V_MC_CLOCK_DRIVE_DEFAULT V_MC_CLOCK_DRIVE(0xF)
198
199 #define S_MC_DATA_DRIVE 20
200 #define M_MC_DATA_DRIVE _SB_MAKEMASK(4,S_MC_DATA_DRIVE)
201 #define V_MC_DATA_DRIVE(x) _SB_MAKEVALUE(x,S_MC_DATA_DRIVE)
202 #define G_MC_DATA_DRIVE(x) _SB_GETVALUE(x,S_MC_DATA_DRIVE,M_MC_DATA_DRIVE)
203 #define V_MC_DATA_DRIVE_DEFAULT V_MC_DATA_DRIVE(0x0)
204
205 #define S_MC_ADDR_DRIVE 24
206 #define M_MC_ADDR_DRIVE _SB_MAKEMASK(4,S_MC_ADDR_DRIVE)
207 #define V_MC_ADDR_DRIVE(x) _SB_MAKEVALUE(x,S_MC_ADDR_DRIVE)
208 #define G_MC_ADDR_DRIVE(x) _SB_GETVALUE(x,S_MC_ADDR_DRIVE,M_MC_ADDR_DRIVE)
209 #define V_MC_ADDR_DRIVE_DEFAULT V_MC_ADDR_DRIVE(0x0)
210
211 #if SIBYTE_HDR_FEATURE(112x, PASS1)
212 #define M_MC_REF_DISABLE _SB_MAKEMASK1(30)
213 #endif /* 112x PASS1 */
214
215 #define M_MC_DLL_BYPASS _SB_MAKEMASK1(31)
216
217 #define S_MC_DQI_SKEW 32
218 #define M_MC_DQI_SKEW _SB_MAKEMASK(8,S_MC_DQI_SKEW)
219 #define V_MC_DQI_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQI_SKEW)
220 #define G_MC_DQI_SKEW(x) _SB_GETVALUE(x,S_MC_DQI_SKEW,M_MC_DQI_SKEW)
221 #define V_MC_DQI_SKEW_DEFAULT V_MC_DQI_SKEW(0)
222
223 #define S_MC_DQO_SKEW 40
224 #define M_MC_DQO_SKEW _SB_MAKEMASK(8,S_MC_DQO_SKEW)
225 #define V_MC_DQO_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQO_SKEW)
226 #define G_MC_DQO_SKEW(x) _SB_GETVALUE(x,S_MC_DQO_SKEW,M_MC_DQO_SKEW)
227 #define V_MC_DQO_SKEW_DEFAULT V_MC_DQO_SKEW(0)
228
229 #define S_MC_ADDR_SKEW 48
230 #define M_MC_ADDR_SKEW _SB_MAKEMASK(8,S_MC_ADDR_SKEW)
231 #define V_MC_ADDR_SKEW(x) _SB_MAKEVALUE(x,S_MC_ADDR_SKEW)
232 #define G_MC_ADDR_SKEW(x) _SB_GETVALUE(x,S_MC_ADDR_SKEW,M_MC_ADDR_SKEW)
233 #define V_MC_ADDR_SKEW_DEFAULT V_MC_ADDR_SKEW(0x0F)
234
235 #define S_MC_DLL_DEFAULT 56
236 #define M_MC_DLL_DEFAULT _SB_MAKEMASK(8,S_MC_DLL_DEFAULT)
237 #define V_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x,S_MC_DLL_DEFAULT)
238 #define G_MC_DLL_DEFAULT(x) _SB_GETVALUE(x,S_MC_DLL_DEFAULT,M_MC_DLL_DEFAULT)
239 #define V_MC_DLL_DEFAULT_DEFAULT V_MC_DLL_DEFAULT(0x10)
240
241 #define V_MC_CLKCONFIG_DEFAULT V_MC_DLL_DEFAULT_DEFAULT | \
242 V_MC_ADDR_SKEW_DEFAULT | \
243 V_MC_DQO_SKEW_DEFAULT | \
244 V_MC_DQI_SKEW_DEFAULT | \
245 V_MC_ADDR_DRIVE_DEFAULT | \
246 V_MC_DATA_DRIVE_DEFAULT | \
247 V_MC_CLOCK_DRIVE_DEFAULT | \
248 V_MC_REF_RATE_DEFAULT
249
250
251
252 /*
253 * DRAM Command Register (Table 6-13)
254 */
255
256 #define S_MC_COMMAND 0
257 #define M_MC_COMMAND _SB_MAKEMASK(4,S_MC_COMMAND)
258 #define V_MC_COMMAND(x) _SB_MAKEVALUE(x,S_MC_COMMAND)
259 #define G_MC_COMMAND(x) _SB_GETVALUE(x,S_MC_COMMAND,M_MC_COMMAND)
260
261 #define K_MC_COMMAND_EMRS 0
262 #define K_MC_COMMAND_MRS 1
263 #define K_MC_COMMAND_PRE 2
264 #define K_MC_COMMAND_AR 3
265 #define K_MC_COMMAND_SETRFSH 4
266 #define K_MC_COMMAND_CLRRFSH 5
267 #define K_MC_COMMAND_SETPWRDN 6
268 #define K_MC_COMMAND_CLRPWRDN 7
269
270 #define V_MC_COMMAND_EMRS V_MC_COMMAND(K_MC_COMMAND_EMRS)
271 #define V_MC_COMMAND_MRS V_MC_COMMAND(K_MC_COMMAND_MRS)
272 #define V_MC_COMMAND_PRE V_MC_COMMAND(K_MC_COMMAND_PRE)
273 #define V_MC_COMMAND_AR V_MC_COMMAND(K_MC_COMMAND_AR)
274 #define V_MC_COMMAND_SETRFSH V_MC_COMMAND(K_MC_COMMAND_SETRFSH)
275 #define V_MC_COMMAND_CLRRFSH V_MC_COMMAND(K_MC_COMMAND_CLRRFSH)
276 #define V_MC_COMMAND_SETPWRDN V_MC_COMMAND(K_MC_COMMAND_SETPWRDN)
277 #define V_MC_COMMAND_CLRPWRDN V_MC_COMMAND(K_MC_COMMAND_CLRPWRDN)
278
279 #define M_MC_CS0 _SB_MAKEMASK1(4)
280 #define M_MC_CS1 _SB_MAKEMASK1(5)
281 #define M_MC_CS2 _SB_MAKEMASK1(6)
282 #define M_MC_CS3 _SB_MAKEMASK1(7)
283
284 /*
285 * DRAM Mode Register (Table 6-14)
286 */
287
288 #define S_MC_EMODE 0
289 #define M_MC_EMODE _SB_MAKEMASK(15,S_MC_EMODE)
290 #define V_MC_EMODE(x) _SB_MAKEVALUE(x,S_MC_EMODE)
291 #define G_MC_EMODE(x) _SB_GETVALUE(x,S_MC_EMODE,M_MC_EMODE)
292 #define V_MC_EMODE_DEFAULT V_MC_EMODE(0)
293
294 #define S_MC_MODE 16
295 #define M_MC_MODE _SB_MAKEMASK(15,S_MC_MODE)
296 #define V_MC_MODE(x) _SB_MAKEVALUE(x,S_MC_MODE)
297 #define G_MC_MODE(x) _SB_GETVALUE(x,S_MC_MODE,M_MC_MODE)
298 #define V_MC_MODE_DEFAULT V_MC_MODE(0x22)
299
300 #define S_MC_DRAM_TYPE 32
301 #define M_MC_DRAM_TYPE _SB_MAKEMASK(3,S_MC_DRAM_TYPE)
302 #define V_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x,S_MC_DRAM_TYPE)
303 #define G_MC_DRAM_TYPE(x) _SB_GETVALUE(x,S_MC_DRAM_TYPE,M_MC_DRAM_TYPE)
304
305 #define K_MC_DRAM_TYPE_JEDEC 0
306 #define K_MC_DRAM_TYPE_FCRAM 1
307 #define K_MC_DRAM_TYPE_SGRAM 2
308
309 #define V_MC_DRAM_TYPE_JEDEC V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_JEDEC)
310 #define V_MC_DRAM_TYPE_FCRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_FCRAM)
311 #define V_MC_DRAM_TYPE_SGRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_SGRAM)
312
313 #define M_MC_EXTERNALDECODE _SB_MAKEMASK1(35)
314
315 #if SIBYTE_HDR_FEATURE(112x, PASS1)
316 #define M_MC_PRE_ON_A8 _SB_MAKEMASK1(36)
317 #define M_MC_RAM_WITH_A13 _SB_MAKEMASK1(38)
318 #endif /* 112x PASS1 */
319
320
321
322 /*
323 * SDRAM Timing Register (Table 6-15)
324 */
325
326 #define M_MC_w2rIDLE_TWOCYCLES _SB_MAKEMASK1(60)
327 #define M_MC_r2wIDLE_TWOCYCLES _SB_MAKEMASK1(61)
328 #define M_MC_r2rIDLE_TWOCYCLES _SB_MAKEMASK1(62)
329
330 #define S_MC_tFIFO 56
331 #define M_MC_tFIFO _SB_MAKEMASK(4,S_MC_tFIFO)
332 #define V_MC_tFIFO(x) _SB_MAKEVALUE(x,S_MC_tFIFO)
333 #define G_MC_tFIFO(x) _SB_GETVALUE(x,S_MC_tFIFO,M_MC_tFIFO)
334 #define K_MC_tFIFO_DEFAULT 1
335 #define V_MC_tFIFO_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT)
336
337 #define S_MC_tRFC 52
338 #define M_MC_tRFC _SB_MAKEMASK(4,S_MC_tRFC)
339 #define V_MC_tRFC(x) _SB_MAKEVALUE(x,S_MC_tRFC)
340 #define G_MC_tRFC(x) _SB_GETVALUE(x,S_MC_tRFC,M_MC_tRFC)
341 #define K_MC_tRFC_DEFAULT 12
342 #define V_MC_tRFC_DEFAULT V_MC_tRFC(K_MC_tRFC_DEFAULT)
343
344 #define S_MC_tCwCr 40
345 #define M_MC_tCwCr _SB_MAKEMASK(4,S_MC_tCwCr)
346 #define V_MC_tCwCr(x) _SB_MAKEVALUE(x,S_MC_tCwCr)
347 #define G_MC_tCwCr(x) _SB_GETVALUE(x,S_MC_tCwCr,M_MC_tCwCr)
348 #define K_MC_tCwCr_DEFAULT 4
349 #define V_MC_tCwCr_DEFAULT V_MC_tCwCr(K_MC_tCwCr_DEFAULT)
350
351 #define S_MC_tRCr 28
352 #define M_MC_tRCr _SB_MAKEMASK(4,S_MC_tRCr)
353 #define V_MC_tRCr(x) _SB_MAKEVALUE(x,S_MC_tRCr)
354 #define G_MC_tRCr(x) _SB_GETVALUE(x,S_MC_tRCr,M_MC_tRCr)
355 #define K_MC_tRCr_DEFAULT 9
356 #define V_MC_tRCr_DEFAULT V_MC_tRCr(K_MC_tRCr_DEFAULT)
357
358 #define S_MC_tRCw 24
359 #define M_MC_tRCw _SB_MAKEMASK(4,S_MC_tRCw)
360 #define V_MC_tRCw(x) _SB_MAKEVALUE(x,S_MC_tRCw)
361 #define G_MC_tRCw(x) _SB_GETVALUE(x,S_MC_tRCw,M_MC_tRCw)
362 #define K_MC_tRCw_DEFAULT 10
363 #define V_MC_tRCw_DEFAULT V_MC_tRCw(K_MC_tRCw_DEFAULT)
364
365 #define S_MC_tRRD 20
366 #define M_MC_tRRD _SB_MAKEMASK(4,S_MC_tRRD)
367 #define V_MC_tRRD(x) _SB_MAKEVALUE(x,S_MC_tRRD)
368 #define G_MC_tRRD(x) _SB_GETVALUE(x,S_MC_tRRD,M_MC_tRRD)
369 #define K_MC_tRRD_DEFAULT 2
370 #define V_MC_tRRD_DEFAULT V_MC_tRRD(K_MC_tRRD_DEFAULT)
371
372 #define S_MC_tRP 16
373 #define M_MC_tRP _SB_MAKEMASK(4,S_MC_tRP)
374 #define V_MC_tRP(x) _SB_MAKEVALUE(x,S_MC_tRP)
375 #define G_MC_tRP(x) _SB_GETVALUE(x,S_MC_tRP,M_MC_tRP)
376 #define K_MC_tRP_DEFAULT 4
377 #define V_MC_tRP_DEFAULT V_MC_tRP(K_MC_tRP_DEFAULT)
378
379 #define S_MC_tCwD 8
380 #define M_MC_tCwD _SB_MAKEMASK(4,S_MC_tCwD)
381 #define V_MC_tCwD(x) _SB_MAKEVALUE(x,S_MC_tCwD)
382 #define G_MC_tCwD(x) _SB_GETVALUE(x,S_MC_tCwD,M_MC_tCwD)
383 #define K_MC_tCwD_DEFAULT 1
384 #define V_MC_tCwD_DEFAULT V_MC_tCwD(K_MC_tCwD_DEFAULT)
385
386 #define M_tCrDh _SB_MAKEMASK1(7)
387 #define M_MC_tCrDh M_tCrDh
388
389 #define S_MC_tCrD 4
390 #define M_MC_tCrD _SB_MAKEMASK(3,S_MC_tCrD)
391 #define V_MC_tCrD(x) _SB_MAKEVALUE(x,S_MC_tCrD)
392 #define G_MC_tCrD(x) _SB_GETVALUE(x,S_MC_tCrD,M_MC_tCrD)
393 #define K_MC_tCrD_DEFAULT 2
394 #define V_MC_tCrD_DEFAULT V_MC_tCrD(K_MC_tCrD_DEFAULT)
395
396 #define S_MC_tRCD 0
397 #define M_MC_tRCD _SB_MAKEMASK(4,S_MC_tRCD)
398 #define V_MC_tRCD(x) _SB_MAKEVALUE(x,S_MC_tRCD)
399 #define G_MC_tRCD(x) _SB_GETVALUE(x,S_MC_tRCD,M_MC_tRCD)
400 #define K_MC_tRCD_DEFAULT 3
401 #define V_MC_tRCD_DEFAULT V_MC_tRCD(K_MC_tRCD_DEFAULT)
402
403 #define V_MC_TIMING_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT) | \
404 V_MC_tRFC(K_MC_tRFC_DEFAULT) | \
405 V_MC_tCwCr(K_MC_tCwCr_DEFAULT) | \
406 V_MC_tRCr(K_MC_tRCr_DEFAULT) | \
407 V_MC_tRCw(K_MC_tRCw_DEFAULT) | \
408 V_MC_tRRD(K_MC_tRRD_DEFAULT) | \
409 V_MC_tRP(K_MC_tRP_DEFAULT) | \
410 V_MC_tCwD(K_MC_tCwD_DEFAULT) | \
411 V_MC_tCrD(K_MC_tCrD_DEFAULT) | \
412 V_MC_tRCD(K_MC_tRCD_DEFAULT) | \
413 M_MC_r2rIDLE_TWOCYCLES
414
415 /*
416 * Errata says these are not the default
417 * M_MC_w2rIDLE_TWOCYCLES | \
418 * M_MC_r2wIDLE_TWOCYCLES | \
419 */
420
421
422 /*
423 * Chip Select Start Address Register (Table 6-17)
424 */
425
426 #define S_MC_CS0_START 0
427 #define M_MC_CS0_START _SB_MAKEMASK(16,S_MC_CS0_START)
428 #define V_MC_CS0_START(x) _SB_MAKEVALUE(x,S_MC_CS0_START)
429 #define G_MC_CS0_START(x) _SB_GETVALUE(x,S_MC_CS0_START,M_MC_CS0_START)
430
431 #define S_MC_CS1_START 16
432 #define M_MC_CS1_START _SB_MAKEMASK(16,S_MC_CS1_START)
433 #define V_MC_CS1_START(x) _SB_MAKEVALUE(x,S_MC_CS1_START)
434 #define G_MC_CS1_START(x) _SB_GETVALUE(x,S_MC_CS1_START,M_MC_CS1_START)
435
436 #define S_MC_CS2_START 32
437 #define M_MC_CS2_START _SB_MAKEMASK(16,S_MC_CS2_START)
438 #define V_MC_CS2_START(x) _SB_MAKEVALUE(x,S_MC_CS2_START)
439 #define G_MC_CS2_START(x) _SB_GETVALUE(x,S_MC_CS2_START,M_MC_CS2_START)
440
441 #define S_MC_CS3_START 48
442 #define M_MC_CS3_START _SB_MAKEMASK(16,S_MC_CS3_START)
443 #define V_MC_CS3_START(x) _SB_MAKEVALUE(x,S_MC_CS3_START)
444 #define G_MC_CS3_START(x) _SB_GETVALUE(x,S_MC_CS3_START,M_MC_CS3_START)
445
446 /*
447 * Chip Select End Address Register (Table 6-18)
448 */
449
450 #define S_MC_CS0_END 0
451 #define M_MC_CS0_END _SB_MAKEMASK(16,S_MC_CS0_END)
452 #define V_MC_CS0_END(x) _SB_MAKEVALUE(x,S_MC_CS0_END)
453 #define G_MC_CS0_END(x) _SB_GETVALUE(x,S_MC_CS0_END,M_MC_CS0_END)
454
455 #define S_MC_CS1_END 16
456 #define M_MC_CS1_END _SB_MAKEMASK(16,S_MC_CS1_END)
457 #define V_MC_CS1_END(x) _SB_MAKEVALUE(x,S_MC_CS1_END)
458 #define G_MC_CS1_END(x) _SB_GETVALUE(x,S_MC_CS1_END,M_MC_CS1_END)
459
460 #define S_MC_CS2_END 32
461 #define M_MC_CS2_END _SB_MAKEMASK(16,S_MC_CS2_END)
462 #define V_MC_CS2_END(x) _SB_MAKEVALUE(x,S_MC_CS2_END)
463 #define G_MC_CS2_END(x) _SB_GETVALUE(x,S_MC_CS2_END,M_MC_CS2_END)
464
465 #define S_MC_CS3_END 48
466 #define M_MC_CS3_END _SB_MAKEMASK(16,S_MC_CS3_END)
467 #define V_MC_CS3_END(x) _SB_MAKEVALUE(x,S_MC_CS3_END)
468 #define G_MC_CS3_END(x) _SB_GETVALUE(x,S_MC_CS3_END,M_MC_CS3_END)
469
470 /*
471 * Chip Select Interleave Register (Table 6-19)
472 */
473
474 #define S_MC_INTLV_RESERVED 0
475 #define M_MC_INTLV_RESERVED _SB_MAKEMASK(5,S_MC_INTLV_RESERVED)
476
477 #define S_MC_INTERLEAVE 7
478 #define M_MC_INTERLEAVE _SB_MAKEMASK(18,S_MC_INTERLEAVE)
479 #define V_MC_INTERLEAVE(x) _SB_MAKEVALUE(x,S_MC_INTERLEAVE)
480
481 #define S_MC_INTLV_MBZ 25
482 #define M_MC_INTLV_MBZ _SB_MAKEMASK(39,S_MC_INTLV_MBZ)
483
484 /*
485 * Row Address Bits Register (Table 6-20)
486 */
487
488 #define S_MC_RAS_RESERVED 0
489 #define M_MC_RAS_RESERVED _SB_MAKEMASK(5,S_MC_RAS_RESERVED)
490
491 #define S_MC_RAS_SELECT 12
492 #define M_MC_RAS_SELECT _SB_MAKEMASK(25,S_MC_RAS_SELECT)
493 #define V_MC_RAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_RAS_SELECT)
494
495 #define S_MC_RAS_MBZ 37
496 #define M_MC_RAS_MBZ _SB_MAKEMASK(27,S_MC_RAS_MBZ)
497
498
499 /*
500 * Column Address Bits Register (Table 6-21)
501 */
502
503 #define S_MC_CAS_RESERVED 0
504 #define M_MC_CAS_RESERVED _SB_MAKEMASK(5,S_MC_CAS_RESERVED)
505
506 #define S_MC_CAS_SELECT 5
507 #define M_MC_CAS_SELECT _SB_MAKEMASK(18,S_MC_CAS_SELECT)
508 #define V_MC_CAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_CAS_SELECT)
509
510 #define S_MC_CAS_MBZ 23
511 #define M_MC_CAS_MBZ _SB_MAKEMASK(41,S_MC_CAS_MBZ)
512
513
514 /*
515 * Bank Address Address Bits Register (Table 6-22)
516 */
517
518 #define S_MC_BA_RESERVED 0
519 #define M_MC_BA_RESERVED _SB_MAKEMASK(5,S_MC_BA_RESERVED)
520
521 #define S_MC_BA_SELECT 5
522 #define M_MC_BA_SELECT _SB_MAKEMASK(20,S_MC_BA_SELECT)
523 #define V_MC_BA_SELECT(x) _SB_MAKEVALUE(x,S_MC_BA_SELECT)
524
525 #define S_MC_BA_MBZ 25
526 #define M_MC_BA_MBZ _SB_MAKEMASK(39,S_MC_BA_MBZ)
527
528 /*
529 * Chip Select Attribute Register (Table 6-23)
530 */
531
532 #define K_MC_CS_ATTR_CLOSED 0
533 #define K_MC_CS_ATTR_CASCHECK 1
534 #define K_MC_CS_ATTR_HINT 2
535 #define K_MC_CS_ATTR_OPEN 3
536
537 #define S_MC_CS0_PAGE 0
538 #define M_MC_CS0_PAGE _SB_MAKEMASK(2,S_MC_CS0_PAGE)
539 #define V_MC_CS0_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS0_PAGE)
540 #define G_MC_CS0_PAGE(x) _SB_GETVALUE(x,S_MC_CS0_PAGE,M_MC_CS0_PAGE)
541
542 #define S_MC_CS1_PAGE 16
543 #define M_MC_CS1_PAGE _SB_MAKEMASK(2,S_MC_CS1_PAGE)
544 #define V_MC_CS1_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS1_PAGE)
545 #define G_MC_CS1_PAGE(x) _SB_GETVALUE(x,S_MC_CS1_PAGE,M_MC_CS1_PAGE)
546
547 #define S_MC_CS2_PAGE 32
548 #define M_MC_CS2_PAGE _SB_MAKEMASK(2,S_MC_CS2_PAGE)
549 #define V_MC_CS2_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS2_PAGE)
550 #define G_MC_CS2_PAGE(x) _SB_GETVALUE(x,S_MC_CS2_PAGE,M_MC_CS2_PAGE)
551
552 #define S_MC_CS3_PAGE 48
553 #define M_MC_CS3_PAGE _SB_MAKEMASK(2,S_MC_CS3_PAGE)
554 #define V_MC_CS3_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS3_PAGE)
555 #define G_MC_CS3_PAGE(x) _SB_GETVALUE(x,S_MC_CS3_PAGE,M_MC_CS3_PAGE)
556
557 /*
558 * ECC Test ECC Register (Table 6-25)
559 */
560
561 #define S_MC_ECC_INVERT 0
562 #define M_MC_ECC_INVERT _SB_MAKEMASK(8,S_MC_ECC_INVERT)
563
564
565 #endif
566