1 1.1 simonb /* ********************************************************************* 2 1.1 simonb * SB1250 Board Support Package 3 1.4 simonb * 4 1.4 simonb * Register Definitions File: sb1250_regs.h 5 1.4 simonb * 6 1.1 simonb * This module contains the addresses of the on-chip peripherals 7 1.1 simonb * on the SB1250. 8 1.4 simonb * 9 1.4 simonb * SB1250 specification level: 01/02/2002 10 1.4 simonb * 11 1.4 simonb ********************************************************************* 12 1.1 simonb * 13 1.8 simonb * Copyright 2000,2001,2002,2003,2004 14 1.1 simonb * Broadcom Corporation. All rights reserved. 15 1.4 simonb * 16 1.4 simonb * This software is furnished under license and may be used and 17 1.4 simonb * copied only in accordance with the following terms and 18 1.4 simonb * conditions. Subject to these conditions, you may download, 19 1.4 simonb * copy, install, use, modify and distribute modified or unmodified 20 1.4 simonb * copies of this software in source and/or binary form. No title 21 1.1 simonb * or ownership is transferred hereby. 22 1.4 simonb * 23 1.4 simonb * 1) Any source code used, modified or distributed must reproduce 24 1.6 cgd * and retain this copyright notice and list of conditions 25 1.6 cgd * as they appear in the source file. 26 1.4 simonb * 27 1.4 simonb * 2) No right is granted to use any trade name, trademark, or 28 1.6 cgd * logo of Broadcom Corporation. The "Broadcom Corporation" 29 1.6 cgd * name may not be used to endorse or promote products derived 30 1.6 cgd * from this software without the prior written permission of 31 1.6 cgd * Broadcom Corporation. 32 1.4 simonb * 33 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR 34 1.6 cgd * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED 35 1.4 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR 36 1.4 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT 37 1.4 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN 38 1.6 cgd * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT, 39 1.4 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 40 1.6 cgd * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE 41 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR 42 1.4 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY 43 1.4 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR 44 1.4 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF 45 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE. 46 1.1 simonb ********************************************************************* */ 47 1.1 simonb 48 1.1 simonb 49 1.1 simonb #ifndef _SB1250_REGS_H 50 1.4 simonb #define _SB1250_REGS_H 51 1.1 simonb 52 1.1 simonb #include "sb1250_defs.h" 53 1.1 simonb 54 1.1 simonb 55 1.1 simonb /* ********************************************************************* 56 1.1 simonb * Some general notes: 57 1.4 simonb * 58 1.1 simonb * For the most part, when there is more than one peripheral 59 1.1 simonb * of the same type on the SOC, the constants below will be 60 1.1 simonb * offsets from the base of each peripheral. For example, 61 1.1 simonb * the MAC registers are described as offsets from the first 62 1.1 simonb * MAC register, and there will be a MAC_REGISTER() macro 63 1.4 simonb * to calculate the base address of a given MAC. 64 1.4 simonb * 65 1.1 simonb * The information in this file is based on the SB1250 SOC 66 1.1 simonb * manual version 0.2, July 2000. 67 1.1 simonb ********************************************************************* */ 68 1.1 simonb 69 1.1 simonb 70 1.4 simonb /* ********************************************************************* 71 1.1 simonb * Memory Controller Registers 72 1.1 simonb ********************************************************************* */ 73 1.1 simonb 74 1.5 cgd /* 75 1.5 cgd * XXX: can't remove MC base 0 if 112x, since it's used by other macros, 76 1.5 cgd * since there is one reg there (but it could get its addr/offset constant). 77 1.5 cgd */ 78 1.8 simonb 79 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */ 80 1.4 simonb #define A_MC_BASE_0 0x0010051000 81 1.4 simonb #define A_MC_BASE_1 0x0010052000 82 1.4 simonb #define MC_REGISTER_SPACING 0x1000 83 1.4 simonb 84 1.4 simonb #define A_MC_BASE(ctlid) ((ctlid)*MC_REGISTER_SPACING+A_MC_BASE_0) 85 1.4 simonb #define A_MC_REGISTER(ctlid,reg) (A_MC_BASE(ctlid)+(reg)) 86 1.4 simonb 87 1.4 simonb #define R_MC_CONFIG 0x0000000100 88 1.4 simonb #define R_MC_DRAMCMD 0x0000000120 89 1.4 simonb #define R_MC_DRAMMODE 0x0000000140 90 1.4 simonb #define R_MC_TIMING1 0x0000000160 91 1.4 simonb #define R_MC_TIMING2 0x0000000180 92 1.4 simonb #define R_MC_CS_START 0x00000001A0 93 1.4 simonb #define R_MC_CS_END 0x00000001C0 94 1.4 simonb #define R_MC_CS_INTERLEAVE 0x00000001E0 95 1.4 simonb #define S_MC_CS_STARTEND 16 96 1.4 simonb 97 1.4 simonb #define R_MC_CSX_BASE 0x0000000200 98 1.4 simonb #define R_MC_CSX_ROW 0x0000000000 /* relative to CSX_BASE, above */ 99 1.4 simonb #define R_MC_CSX_COL 0x0000000020 /* relative to CSX_BASE, above */ 100 1.4 simonb #define R_MC_CSX_BA 0x0000000040 /* relative to CSX_BASE, above */ 101 1.4 simonb #define MC_CSX_SPACING 0x0000000060 /* relative to CSX_BASE, above */ 102 1.4 simonb 103 1.4 simonb #define R_MC_CS0_ROW 0x0000000200 104 1.4 simonb #define R_MC_CS0_COL 0x0000000220 105 1.4 simonb #define R_MC_CS0_BA 0x0000000240 106 1.4 simonb #define R_MC_CS1_ROW 0x0000000260 107 1.4 simonb #define R_MC_CS1_COL 0x0000000280 108 1.4 simonb #define R_MC_CS1_BA 0x00000002A0 109 1.4 simonb #define R_MC_CS2_ROW 0x00000002C0 110 1.4 simonb #define R_MC_CS2_COL 0x00000002E0 111 1.4 simonb #define R_MC_CS2_BA 0x0000000300 112 1.4 simonb #define R_MC_CS3_ROW 0x0000000320 113 1.4 simonb #define R_MC_CS3_COL 0x0000000340 114 1.4 simonb #define R_MC_CS3_BA 0x0000000360 115 1.4 simonb #define R_MC_CS_ATTR 0x0000000380 116 1.4 simonb #define R_MC_TEST_DATA 0x0000000400 117 1.4 simonb #define R_MC_TEST_ECC 0x0000000420 118 1.4 simonb #define R_MC_MCLK_CFG 0x0000000500 119 1.1 simonb 120 1.8 simonb #endif /* 1250 & 112x */ 121 1.8 simonb 122 1.4 simonb /* ********************************************************************* 123 1.1 simonb * L2 Cache Control Registers 124 1.1 simonb ********************************************************************* */ 125 1.1 simonb 126 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* This L2C only on 1250/112x */ 127 1.8 simonb 128 1.5 cgd #define A_L2_READ_TAG 0x0010040018 129 1.5 cgd #define A_L2_ECC_TAG 0x0010040038 130 1.7 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) 131 1.5 cgd #define A_L2_READ_MISC 0x0010040058 132 1.7 cgd #endif /* 1250 PASS3 || 112x PASS1 */ 133 1.4 simonb #define A_L2_WAY_DISABLE 0x0010041000 134 1.4 simonb #define A_L2_MAKEDISABLE(x) (A_L2_WAY_DISABLE | (((~(x))&0x0F) << 8)) 135 1.4 simonb #define A_L2_MGMT_TAG_BASE 0x00D0000000 136 1.4 simonb 137 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) 138 1.5 cgd #define A_L2_CACHE_DISABLE 0x0010042000 139 1.5 cgd #define A_L2_MAKECACHEDISABLE(x) (A_L2_CACHE_DISABLE | (((x)&0x0F) << 8)) 140 1.5 cgd #define A_L2_MISC_CONFIG 0x0010043000 141 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */ 142 1.5 cgd 143 1.5 cgd /* Backward-compatibility definitions. */ 144 1.5 cgd /* XXX: discourage people from using these constants. */ 145 1.5 cgd #define A_L2_READ_ADDRESS A_L2_READ_TAG 146 1.5 cgd #define A_L2_EEC_ADDRESS A_L2_ECC_TAG 147 1.4 simonb 148 1.8 simonb #endif 149 1.8 simonb 150 1.1 simonb 151 1.4 simonb /* ********************************************************************* 152 1.1 simonb * PCI Interface Registers 153 1.1 simonb ********************************************************************* */ 154 1.1 simonb 155 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* This PCI/HT only on 1250/112x */ 156 1.4 simonb #define A_PCI_TYPE00_HEADER 0x00DE000000 157 1.4 simonb #define A_PCI_TYPE01_HEADER 0x00DE000800 158 1.8 simonb #endif 159 1.1 simonb 160 1.1 simonb 161 1.4 simonb /* ********************************************************************* 162 1.1 simonb * Ethernet DMA and MACs 163 1.1 simonb ********************************************************************* */ 164 1.1 simonb 165 1.4 simonb #define A_MAC_BASE_0 0x0010064000 166 1.4 simonb #define A_MAC_BASE_1 0x0010065000 167 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1250) 168 1.4 simonb #define A_MAC_BASE_2 0x0010066000 169 1.5 cgd #endif /* 1250 */ 170 1.4 simonb 171 1.4 simonb #define MAC_SPACING 0x1000 172 1.4 simonb #define MAC_DMA_TXRX_SPACING 0x0400 173 1.4 simonb #define MAC_DMA_CHANNEL_SPACING 0x0100 174 1.4 simonb #define DMA_RX 0 175 1.4 simonb #define DMA_TX 1 176 1.4 simonb #define MAC_NUM_DMACHAN 2 /* channels per direction */ 177 1.4 simonb 178 1.5 cgd /* XXX: not correct; depends on SOC type. */ 179 1.4 simonb #define MAC_NUM_PORTS 3 180 1.4 simonb 181 1.4 simonb #define A_MAC_CHANNEL_BASE(macnum) \ 182 1.4 simonb (A_MAC_BASE_0 + \ 183 1.4 simonb MAC_SPACING*(macnum)) 184 1.4 simonb 185 1.4 simonb #define A_MAC_REGISTER(macnum,reg) \ 186 1.4 simonb (A_MAC_BASE_0 + \ 187 1.4 simonb MAC_SPACING*(macnum) + (reg)) 188 1.4 simonb 189 1.4 simonb 190 1.4 simonb #define R_MAC_DMA_CHANNELS 0x800 /* Relative to A_MAC_CHANNEL_BASE */ 191 1.4 simonb 192 1.4 simonb #define A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) \ 193 1.4 simonb ((A_MAC_CHANNEL_BASE(macnum)) + \ 194 1.4 simonb R_MAC_DMA_CHANNELS + \ 195 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \ 196 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan))) 197 1.4 simonb 198 1.4 simonb #define R_MAC_DMA_CHANNEL_BASE(txrx,chan) \ 199 1.4 simonb (R_MAC_DMA_CHANNELS + \ 200 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \ 201 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan))) 202 1.4 simonb 203 1.4 simonb #define A_MAC_DMA_REGISTER(macnum,txrx,chan,reg) \ 204 1.4 simonb (A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) + \ 205 1.4 simonb (reg)) 206 1.4 simonb 207 1.4 simonb #define R_MAC_DMA_REGISTER(txrx,chan,reg) \ 208 1.4 simonb (R_MAC_DMA_CHANNEL_BASE(txrx,chan) + \ 209 1.4 simonb (reg)) 210 1.1 simonb 211 1.4 simonb /* 212 1.1 simonb * DMA channel registers, relative to A_MAC_DMA_CHANNEL_BASE 213 1.1 simonb */ 214 1.1 simonb 215 1.4 simonb #define R_MAC_DMA_CONFIG0 0x00000000 216 1.4 simonb #define R_MAC_DMA_CONFIG1 0x00000008 217 1.4 simonb #define R_MAC_DMA_DSCR_BASE 0x00000010 218 1.4 simonb #define R_MAC_DMA_DSCR_CNT 0x00000018 219 1.4 simonb #define R_MAC_DMA_CUR_DSCRA 0x00000020 220 1.4 simonb #define R_MAC_DMA_CUR_DSCRB 0x00000028 221 1.4 simonb #define R_MAC_DMA_CUR_DSCRADDR 0x00000030 222 1.7 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) 223 1.5 cgd #define R_MAC_DMA_OODPKTLOST_RX 0x00000038 /* rx only */ 224 1.7 cgd #endif /* 1250 PASS3 || 112x PASS1 */ 225 1.1 simonb 226 1.1 simonb /* 227 1.1 simonb * RMON Counters 228 1.1 simonb */ 229 1.1 simonb 230 1.4 simonb #define R_MAC_RMON_TX_BYTES 0x00000000 231 1.4 simonb #define R_MAC_RMON_COLLISIONS 0x00000008 232 1.4 simonb #define R_MAC_RMON_LATE_COL 0x00000010 233 1.4 simonb #define R_MAC_RMON_EX_COL 0x00000018 234 1.4 simonb #define R_MAC_RMON_FCS_ERROR 0x00000020 235 1.4 simonb #define R_MAC_RMON_TX_ABORT 0x00000028 236 1.1 simonb /* Counter #6 (0x30) now reserved */ 237 1.4 simonb #define R_MAC_RMON_TX_BAD 0x00000038 238 1.4 simonb #define R_MAC_RMON_TX_GOOD 0x00000040 239 1.4 simonb #define R_MAC_RMON_TX_RUNT 0x00000048 240 1.4 simonb #define R_MAC_RMON_TX_OVERSIZE 0x00000050 241 1.4 simonb #define R_MAC_RMON_RX_BYTES 0x00000080 242 1.4 simonb #define R_MAC_RMON_RX_MCAST 0x00000088 243 1.4 simonb #define R_MAC_RMON_RX_BCAST 0x00000090 244 1.4 simonb #define R_MAC_RMON_RX_BAD 0x00000098 245 1.4 simonb #define R_MAC_RMON_RX_GOOD 0x000000A0 246 1.4 simonb #define R_MAC_RMON_RX_RUNT 0x000000A8 247 1.4 simonb #define R_MAC_RMON_RX_OVERSIZE 0x000000B0 248 1.4 simonb #define R_MAC_RMON_RX_FCS_ERROR 0x000000B8 249 1.4 simonb #define R_MAC_RMON_RX_LENGTH_ERROR 0x000000C0 250 1.4 simonb #define R_MAC_RMON_RX_CODE_ERROR 0x000000C8 251 1.4 simonb #define R_MAC_RMON_RX_ALIGN_ERROR 0x000000D0 252 1.1 simonb 253 1.1 simonb /* Updated to spec 0.2 */ 254 1.4 simonb #define R_MAC_CFG 0x00000100 255 1.4 simonb #define R_MAC_THRSH_CFG 0x00000108 256 1.4 simonb #define R_MAC_VLANTAG 0x00000110 257 1.4 simonb #define R_MAC_FRAMECFG 0x00000118 258 1.4 simonb #define R_MAC_EOPCNT 0x00000120 259 1.8 simonb #define R_MAC_FIFO_PTRS 0x00000128 260 1.4 simonb #define R_MAC_ADFILTER_CFG 0x00000200 261 1.4 simonb #define R_MAC_ETHERNET_ADDR 0x00000208 262 1.4 simonb #define R_MAC_PKT_TYPE 0x00000210 263 1.8 simonb #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 264 1.5 cgd #define R_MAC_ADMASK0 0x00000218 265 1.5 cgd #define R_MAC_ADMASK1 0x00000220 266 1.8 simonb #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 267 1.4 simonb #define R_MAC_HASH_BASE 0x00000240 268 1.4 simonb #define R_MAC_ADDR_BASE 0x00000280 269 1.4 simonb #define R_MAC_CHLO0_BASE 0x00000300 270 1.4 simonb #define R_MAC_CHUP0_BASE 0x00000320 271 1.4 simonb #define R_MAC_ENABLE 0x00000400 272 1.4 simonb #define R_MAC_STATUS 0x00000408 273 1.4 simonb #define R_MAC_INT_MASK 0x00000410 274 1.4 simonb #define R_MAC_TXD_CTL 0x00000420 275 1.4 simonb #define R_MAC_MDIO 0x00000428 276 1.8 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 277 1.5 cgd #define R_MAC_STATUS1 0x00000430 278 1.8 simonb #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 279 1.4 simonb #define R_MAC_DEBUG_STATUS 0x00000448 280 1.4 simonb 281 1.4 simonb #define MAC_HASH_COUNT 8 282 1.4 simonb #define MAC_ADDR_COUNT 8 283 1.4 simonb #define MAC_CHMAP_COUNT 4 284 1.1 simonb 285 1.1 simonb 286 1.4 simonb /* ********************************************************************* 287 1.1 simonb * DUART Registers 288 1.1 simonb ********************************************************************* */ 289 1.1 simonb 290 1.1 simonb 291 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */ 292 1.4 simonb #define R_DUART_NUM_PORTS 2 293 1.4 simonb 294 1.4 simonb #define A_DUART 0x0010060000 295 1.1 simonb 296 1.4 simonb #define DUART_CHANREG_SPACING 0x100 297 1.4 simonb #define A_DUART_CHANREG(chan,reg) (A_DUART + DUART_CHANREG_SPACING*(chan) + (reg)) 298 1.4 simonb #define R_DUART_CHANREG(chan,reg) (DUART_CHANREG_SPACING*(chan) + (reg)) 299 1.8 simonb #endif /* 1250 & 112x */ 300 1.4 simonb 301 1.4 simonb #define R_DUART_MODE_REG_1 0x100 302 1.4 simonb #define R_DUART_MODE_REG_2 0x110 303 1.4 simonb #define R_DUART_STATUS 0x120 304 1.4 simonb #define R_DUART_CLK_SEL 0x130 305 1.4 simonb #define R_DUART_CMD 0x150 306 1.4 simonb #define R_DUART_RX_HOLD 0x160 307 1.4 simonb #define R_DUART_TX_HOLD 0x170 308 1.9 simonb #define R_DUART_REGBASE R_DUART_MODE_REG_1 /* Added for NetBSD */ 309 1.4 simonb 310 1.8 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 311 1.5 cgd #define R_DUART_FULL_CTL 0x140 312 1.5 cgd #define R_DUART_OPCR_X 0x180 313 1.5 cgd #define R_DUART_AUXCTL_X 0x190 314 1.8 simonb #endif /* 1250 PASS2 || 112x PASS1 || 1480*/ 315 1.1 simonb 316 1.1 simonb 317 1.1 simonb /* 318 1.1 simonb * The IMR and ISR can't be addressed with A_DUART_CHANREG, 319 1.1 simonb * so use this macro instead. 320 1.1 simonb */ 321 1.1 simonb 322 1.4 simonb #define R_DUART_AUX_CTRL 0x310 323 1.4 simonb #define R_DUART_ISR_A 0x320 324 1.4 simonb #define R_DUART_IMR_A 0x330 325 1.4 simonb #define R_DUART_ISR_B 0x340 326 1.4 simonb #define R_DUART_IMR_B 0x350 327 1.4 simonb #define R_DUART_OUT_PORT 0x360 328 1.4 simonb #define R_DUART_OPCR 0x370 329 1.8 simonb #define R_DUART_IN_PORT 0x380 330 1.4 simonb 331 1.4 simonb #define R_DUART_SET_OPR 0x3B0 332 1.4 simonb #define R_DUART_CLEAR_OPR 0x3C0 333 1.4 simonb 334 1.4 simonb #define DUART_IMRISR_SPACING 0x20 335 1.4 simonb 336 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */ 337 1.4 simonb #define R_DUART_IMRREG(chan) (R_DUART_IMR_A + (chan)*DUART_IMRISR_SPACING) 338 1.4 simonb #define R_DUART_ISRREG(chan) (R_DUART_ISR_A + (chan)*DUART_IMRISR_SPACING) 339 1.4 simonb 340 1.4 simonb #define A_DUART_IMRREG(chan) (A_DUART + R_DUART_IMRREG(chan)) 341 1.4 simonb #define A_DUART_ISRREG(chan) (A_DUART + R_DUART_ISRREG(chan)) 342 1.8 simonb #endif /* 1250 & 112x */ 343 1.4 simonb 344 1.4 simonb 345 1.1 simonb 346 1.1 simonb 347 1.1 simonb /* 348 1.1 simonb * These constants are the absolute addresses. 349 1.1 simonb */ 350 1.1 simonb 351 1.4 simonb #define A_DUART_MODE_REG_1_A 0x0010060100 352 1.4 simonb #define A_DUART_MODE_REG_2_A 0x0010060110 353 1.4 simonb #define A_DUART_STATUS_A 0x0010060120 354 1.4 simonb #define A_DUART_CLK_SEL_A 0x0010060130 355 1.4 simonb #define A_DUART_CMD_A 0x0010060150 356 1.4 simonb #define A_DUART_RX_HOLD_A 0x0010060160 357 1.4 simonb #define A_DUART_TX_HOLD_A 0x0010060170 358 1.4 simonb 359 1.4 simonb #define A_DUART_MODE_REG_1_B 0x0010060200 360 1.4 simonb #define A_DUART_MODE_REG_2_B 0x0010060210 361 1.4 simonb #define A_DUART_STATUS_B 0x0010060220 362 1.4 simonb #define A_DUART_CLK_SEL_B 0x0010060230 363 1.4 simonb #define A_DUART_CMD_B 0x0010060250 364 1.4 simonb #define A_DUART_RX_HOLD_B 0x0010060260 365 1.4 simonb #define A_DUART_TX_HOLD_B 0x0010060270 366 1.4 simonb 367 1.4 simonb #define A_DUART_INPORT_CHNG 0x0010060300 368 1.4 simonb #define A_DUART_AUX_CTRL 0x0010060310 369 1.4 simonb #define A_DUART_ISR_A 0x0010060320 370 1.4 simonb #define A_DUART_IMR_A 0x0010060330 371 1.4 simonb #define A_DUART_ISR_B 0x0010060340 372 1.4 simonb #define A_DUART_IMR_B 0x0010060350 373 1.4 simonb #define A_DUART_OUT_PORT 0x0010060360 374 1.4 simonb #define A_DUART_OPCR 0x0010060370 375 1.4 simonb #define A_DUART_IN_PORT 0x0010060380 376 1.4 simonb #define A_DUART_ISR 0x0010060390 377 1.4 simonb #define A_DUART_IMR 0x00100603A0 378 1.4 simonb #define A_DUART_SET_OPR 0x00100603B0 379 1.4 simonb #define A_DUART_CLEAR_OPR 0x00100603C0 380 1.4 simonb #define A_DUART_INPORT_CHNG_A 0x00100603D0 381 1.4 simonb #define A_DUART_INPORT_CHNG_B 0x00100603E0 382 1.4 simonb 383 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) 384 1.5 cgd #define A_DUART_FULL_CTL_A 0x0010060140 385 1.5 cgd #define A_DUART_FULL_CTL_B 0x0010060240 386 1.1 simonb 387 1.5 cgd #define A_DUART_OPCR_A 0x0010060180 388 1.5 cgd #define A_DUART_OPCR_B 0x0010060280 389 1.4 simonb 390 1.5 cgd #define A_DUART_INPORT_CHNG_DEBUG 0x00100603F0 391 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */ 392 1.4 simonb 393 1.4 simonb 394 1.4 simonb /* ********************************************************************* 395 1.1 simonb * Synchronous Serial Registers 396 1.1 simonb ********************************************************************* */ 397 1.1 simonb 398 1.1 simonb 399 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x /* sync serial only on 1250/112x */ 400 1.8 simonb 401 1.4 simonb #define A_SER_BASE_0 0x0010060400 402 1.4 simonb #define A_SER_BASE_1 0x0010060800 403 1.4 simonb #define SER_SPACING 0x400 404 1.1 simonb 405 1.4 simonb #define SER_DMA_TXRX_SPACING 0x80 406 1.1 simonb 407 1.4 simonb #define SER_NUM_PORTS 2 408 1.1 simonb 409 1.4 simonb #define A_SER_CHANNEL_BASE(sernum) \ 410 1.4 simonb (A_SER_BASE_0 + \ 411 1.4 simonb SER_SPACING*(sernum)) 412 1.1 simonb 413 1.4 simonb #define A_SER_REGISTER(sernum,reg) \ 414 1.4 simonb (A_SER_BASE_0 + \ 415 1.4 simonb SER_SPACING*(sernum) + (reg)) 416 1.1 simonb 417 1.1 simonb 418 1.4 simonb #define R_SER_DMA_CHANNELS 0 /* Relative to A_SER_BASE_x */ 419 1.1 simonb 420 1.4 simonb #define A_SER_DMA_CHANNEL_BASE(sernum,txrx) \ 421 1.4 simonb ((A_SER_CHANNEL_BASE(sernum)) + \ 422 1.4 simonb R_SER_DMA_CHANNELS + \ 423 1.4 simonb (SER_DMA_TXRX_SPACING*(txrx))) 424 1.1 simonb 425 1.4 simonb #define A_SER_DMA_REGISTER(sernum,txrx,reg) \ 426 1.4 simonb (A_SER_DMA_CHANNEL_BASE(sernum,txrx) + \ 427 1.4 simonb (reg)) 428 1.1 simonb 429 1.1 simonb 430 1.4 simonb /* 431 1.1 simonb * DMA channel registers, relative to A_SER_DMA_CHANNEL_BASE 432 1.1 simonb */ 433 1.1 simonb 434 1.4 simonb #define R_SER_DMA_CONFIG0 0x00000000 435 1.4 simonb #define R_SER_DMA_CONFIG1 0x00000008 436 1.4 simonb #define R_SER_DMA_DSCR_BASE 0x00000010 437 1.4 simonb #define R_SER_DMA_DSCR_CNT 0x00000018 438 1.4 simonb #define R_SER_DMA_CUR_DSCRA 0x00000020 439 1.4 simonb #define R_SER_DMA_CUR_DSCRB 0x00000028 440 1.4 simonb #define R_SER_DMA_CUR_DSCRADDR 0x00000030 441 1.4 simonb 442 1.4 simonb #define R_SER_DMA_CONFIG0_RX 0x00000000 443 1.4 simonb #define R_SER_DMA_CONFIG1_RX 0x00000008 444 1.4 simonb #define R_SER_DMA_DSCR_BASE_RX 0x00000010 445 1.4 simonb #define R_SER_DMA_DSCR_COUNT_RX 0x00000018 446 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_RX 0x00000020 447 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_RX 0x00000028 448 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_RX 0x00000030 449 1.4 simonb 450 1.4 simonb #define R_SER_DMA_CONFIG0_TX 0x00000080 451 1.4 simonb #define R_SER_DMA_CONFIG1_TX 0x00000088 452 1.4 simonb #define R_SER_DMA_DSCR_BASE_TX 0x00000090 453 1.4 simonb #define R_SER_DMA_DSCR_COUNT_TX 0x00000098 454 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_TX 0x000000A0 455 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_TX 0x000000A8 456 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_TX 0x000000B0 457 1.4 simonb 458 1.4 simonb #define R_SER_MODE 0x00000100 459 1.4 simonb #define R_SER_MINFRM_SZ 0x00000108 460 1.4 simonb #define R_SER_MAXFRM_SZ 0x00000110 461 1.4 simonb #define R_SER_ADDR 0x00000118 462 1.4 simonb #define R_SER_USR0_ADDR 0x00000120 463 1.4 simonb #define R_SER_USR1_ADDR 0x00000128 464 1.4 simonb #define R_SER_USR2_ADDR 0x00000130 465 1.4 simonb #define R_SER_USR3_ADDR 0x00000138 466 1.4 simonb #define R_SER_CMD 0x00000140 467 1.4 simonb #define R_SER_TX_RD_THRSH 0x00000160 468 1.4 simonb #define R_SER_TX_WR_THRSH 0x00000168 469 1.4 simonb #define R_SER_RX_RD_THRSH 0x00000170 470 1.4 simonb #define R_SER_LINE_MODE 0x00000178 471 1.4 simonb #define R_SER_DMA_ENABLE 0x00000180 472 1.4 simonb #define R_SER_INT_MASK 0x00000190 473 1.4 simonb #define R_SER_STATUS 0x00000188 474 1.4 simonb #define R_SER_STATUS_DEBUG 0x000001A8 475 1.4 simonb #define R_SER_RX_TABLE_BASE 0x00000200 476 1.4 simonb #define SER_RX_TABLE_COUNT 16 477 1.4 simonb #define R_SER_TX_TABLE_BASE 0x00000300 478 1.4 simonb #define SER_TX_TABLE_COUNT 16 479 1.1 simonb 480 1.1 simonb /* RMON Counters */ 481 1.4 simonb #define R_SER_RMON_TX_BYTE_LO 0x000001C0 482 1.4 simonb #define R_SER_RMON_TX_BYTE_HI 0x000001C8 483 1.4 simonb #define R_SER_RMON_RX_BYTE_LO 0x000001D0 484 1.4 simonb #define R_SER_RMON_RX_BYTE_HI 0x000001D8 485 1.4 simonb #define R_SER_RMON_TX_UNDERRUN 0x000001E0 486 1.4 simonb #define R_SER_RMON_RX_OVERFLOW 0x000001E8 487 1.4 simonb #define R_SER_RMON_RX_ERRORS 0x000001F0 488 1.4 simonb #define R_SER_RMON_RX_BADADDR 0x000001F8 489 1.1 simonb 490 1.8 simonb #endif /* 1250/112x */ 491 1.8 simonb 492 1.4 simonb /* ********************************************************************* 493 1.1 simonb * Generic Bus Registers 494 1.1 simonb ********************************************************************* */ 495 1.1 simonb 496 1.4 simonb #define IO_EXT_CFG_COUNT 8 497 1.1 simonb 498 1.4 simonb #define A_IO_EXT_BASE 0x0010061000 499 1.4 simonb #define A_IO_EXT_REG(r) (A_IO_EXT_BASE + (r)) 500 1.1 simonb 501 1.4 simonb #define A_IO_EXT_CFG_BASE 0x0010061000 502 1.4 simonb #define A_IO_EXT_MULT_SIZE_BASE 0x0010061100 503 1.4 simonb #define A_IO_EXT_START_ADDR_BASE 0x0010061200 504 1.4 simonb #define A_IO_EXT_TIME_CFG0_BASE 0x0010061600 505 1.4 simonb #define A_IO_EXT_TIME_CFG1_BASE 0x0010061700 506 1.4 simonb 507 1.4 simonb #define IO_EXT_REGISTER_SPACING 8 508 1.4 simonb #define A_IO_EXT_CS_BASE(cs) (A_IO_EXT_CFG_BASE+IO_EXT_REGISTER_SPACING*(cs)) 509 1.4 simonb #define R_IO_EXT_REG(reg,cs) ((cs)*IO_EXT_REGISTER_SPACING + (reg)) 510 1.4 simonb 511 1.4 simonb #define R_IO_EXT_CFG 0x0000 512 1.4 simonb #define R_IO_EXT_MULT_SIZE 0x0100 513 1.4 simonb #define R_IO_EXT_START_ADDR 0x0200 514 1.4 simonb #define R_IO_EXT_TIME_CFG0 0x0600 515 1.4 simonb #define R_IO_EXT_TIME_CFG1 0x0700 516 1.4 simonb 517 1.4 simonb 518 1.4 simonb #define A_IO_INTERRUPT_STATUS 0x0010061A00 519 1.4 simonb #define A_IO_INTERRUPT_DATA0 0x0010061A10 520 1.4 simonb #define A_IO_INTERRUPT_DATA1 0x0010061A18 521 1.4 simonb #define A_IO_INTERRUPT_DATA2 0x0010061A20 522 1.4 simonb #define A_IO_INTERRUPT_DATA3 0x0010061A28 523 1.4 simonb #define A_IO_INTERRUPT_ADDR0 0x0010061A30 524 1.4 simonb #define A_IO_INTERRUPT_ADDR1 0x0010061A40 525 1.4 simonb #define A_IO_INTERRUPT_PARITY 0x0010061A50 526 1.4 simonb #define A_IO_PCMCIA_CFG 0x0010061A60 527 1.4 simonb #define A_IO_PCMCIA_STATUS 0x0010061A70 528 1.4 simonb #define A_IO_DRIVE_0 0x0010061300 529 1.4 simonb #define A_IO_DRIVE_1 0x0010061308 530 1.4 simonb #define A_IO_DRIVE_2 0x0010061310 531 1.4 simonb #define A_IO_DRIVE_3 0x0010061318 532 1.5 cgd #define A_IO_DRIVE_BASE A_IO_DRIVE_0 533 1.5 cgd #define IO_DRIVE_REGISTER_SPACING 8 534 1.5 cgd #define R_IO_DRIVE(x) ((x)*IO_DRIVE_REGISTER_SPACING) 535 1.5 cgd #define A_IO_DRIVE(x) (A_IO_DRIVE_BASE + R_IO_DRIVE(x)) 536 1.4 simonb 537 1.4 simonb #define R_IO_INTERRUPT_STATUS 0x0A00 538 1.4 simonb #define R_IO_INTERRUPT_DATA0 0x0A10 539 1.4 simonb #define R_IO_INTERRUPT_DATA1 0x0A18 540 1.4 simonb #define R_IO_INTERRUPT_DATA2 0x0A20 541 1.4 simonb #define R_IO_INTERRUPT_DATA3 0x0A28 542 1.4 simonb #define R_IO_INTERRUPT_ADDR0 0x0A30 543 1.4 simonb #define R_IO_INTERRUPT_ADDR1 0x0A40 544 1.4 simonb #define R_IO_INTERRUPT_PARITY 0x0A50 545 1.4 simonb #define R_IO_PCMCIA_CFG 0x0A60 546 1.4 simonb #define R_IO_PCMCIA_STATUS 0x0A70 547 1.1 simonb 548 1.4 simonb /* ********************************************************************* 549 1.1 simonb * GPIO Registers 550 1.1 simonb ********************************************************************* */ 551 1.1 simonb 552 1.4 simonb #define A_GPIO_CLR_EDGE 0x0010061A80 553 1.4 simonb #define A_GPIO_INT_TYPE 0x0010061A88 554 1.4 simonb #define A_GPIO_INPUT_INVERT 0x0010061A90 555 1.4 simonb #define A_GPIO_GLITCH 0x0010061A98 556 1.4 simonb #define A_GPIO_READ 0x0010061AA0 557 1.4 simonb #define A_GPIO_DIRECTION 0x0010061AA8 558 1.4 simonb #define A_GPIO_PIN_CLR 0x0010061AB0 559 1.4 simonb #define A_GPIO_PIN_SET 0x0010061AB8 560 1.4 simonb 561 1.4 simonb #define A_GPIO_BASE 0x0010061A80 562 1.4 simonb 563 1.4 simonb #define R_GPIO_CLR_EDGE 0x00 564 1.4 simonb #define R_GPIO_INT_TYPE 0x08 565 1.4 simonb #define R_GPIO_INPUT_INVERT 0x10 566 1.4 simonb #define R_GPIO_GLITCH 0x18 567 1.4 simonb #define R_GPIO_READ 0x20 568 1.4 simonb #define R_GPIO_DIRECTION 0x28 569 1.4 simonb #define R_GPIO_PIN_CLR 0x30 570 1.4 simonb #define R_GPIO_PIN_SET 0x38 571 1.1 simonb 572 1.4 simonb /* ********************************************************************* 573 1.1 simonb * SMBus Registers 574 1.1 simonb ********************************************************************* */ 575 1.1 simonb 576 1.4 simonb #define A_SMB_XTRA_0 0x0010060000 577 1.4 simonb #define A_SMB_XTRA_1 0x0010060008 578 1.4 simonb #define A_SMB_FREQ_0 0x0010060010 579 1.4 simonb #define A_SMB_FREQ_1 0x0010060018 580 1.4 simonb #define A_SMB_STATUS_0 0x0010060020 581 1.4 simonb #define A_SMB_STATUS_1 0x0010060028 582 1.4 simonb #define A_SMB_CMD_0 0x0010060030 583 1.4 simonb #define A_SMB_CMD_1 0x0010060038 584 1.4 simonb #define A_SMB_START_0 0x0010060040 585 1.4 simonb #define A_SMB_START_1 0x0010060048 586 1.4 simonb #define A_SMB_DATA_0 0x0010060050 587 1.4 simonb #define A_SMB_DATA_1 0x0010060058 588 1.4 simonb #define A_SMB_CONTROL_0 0x0010060060 589 1.4 simonb #define A_SMB_CONTROL_1 0x0010060068 590 1.4 simonb #define A_SMB_PEC_0 0x0010060070 591 1.4 simonb #define A_SMB_PEC_1 0x0010060078 592 1.4 simonb 593 1.4 simonb #define A_SMB_0 0x0010060000 594 1.4 simonb #define A_SMB_1 0x0010060008 595 1.4 simonb #define SMB_REGISTER_SPACING 0x8 596 1.4 simonb #define A_SMB_BASE(idx) (A_SMB_0+(idx)*SMB_REGISTER_SPACING) 597 1.4 simonb #define A_SMB_REGISTER(idx,reg) (A_SMB_BASE(idx)+(reg)) 598 1.4 simonb 599 1.4 simonb #define R_SMB_XTRA 0x0000000000 600 1.4 simonb #define R_SMB_FREQ 0x0000000010 601 1.4 simonb #define R_SMB_STATUS 0x0000000020 602 1.4 simonb #define R_SMB_CMD 0x0000000030 603 1.4 simonb #define R_SMB_START 0x0000000040 604 1.4 simonb #define R_SMB_DATA 0x0000000050 605 1.4 simonb #define R_SMB_CONTROL 0x0000000060 606 1.4 simonb #define R_SMB_PEC 0x0000000070 607 1.1 simonb 608 1.4 simonb /* ********************************************************************* 609 1.1 simonb * Timer Registers 610 1.1 simonb ********************************************************************* */ 611 1.1 simonb 612 1.1 simonb /* 613 1.1 simonb * Watchdog timers 614 1.1 simonb */ 615 1.1 simonb 616 1.4 simonb #define A_SCD_WDOG_0 0x0010020050 617 1.4 simonb #define A_SCD_WDOG_1 0x0010020150 618 1.4 simonb #define SCD_WDOG_SPACING 0x100 619 1.4 simonb #define SCD_NUM_WDOGS 2 620 1.4 simonb #define A_SCD_WDOG_BASE(w) (A_SCD_WDOG_0+SCD_WDOG_SPACING*(w)) 621 1.4 simonb #define A_SCD_WDOG_REGISTER(w,r) (A_SCD_WDOG_BASE(w) + (r)) 622 1.4 simonb 623 1.4 simonb #define R_SCD_WDOG_INIT 0x0000000000 624 1.4 simonb #define R_SCD_WDOG_CNT 0x0000000008 625 1.4 simonb #define R_SCD_WDOG_CFG 0x0000000010 626 1.4 simonb 627 1.4 simonb #define A_SCD_WDOG_INIT_0 0x0010020050 628 1.4 simonb #define A_SCD_WDOG_CNT_0 0x0010020058 629 1.4 simonb #define A_SCD_WDOG_CFG_0 0x0010020060 630 1.4 simonb 631 1.4 simonb #define A_SCD_WDOG_INIT_1 0x0010020150 632 1.4 simonb #define A_SCD_WDOG_CNT_1 0x0010020158 633 1.4 simonb #define A_SCD_WDOG_CFG_1 0x0010020160 634 1.1 simonb 635 1.1 simonb /* 636 1.1 simonb * Generic timers 637 1.1 simonb */ 638 1.1 simonb 639 1.4 simonb #define A_SCD_TIMER_0 0x0010020070 640 1.4 simonb #define A_SCD_TIMER_1 0x0010020078 641 1.4 simonb #define A_SCD_TIMER_2 0x0010020170 642 1.4 simonb #define A_SCD_TIMER_3 0x0010020178 643 1.4 simonb #define SCD_NUM_TIMERS 4 644 1.4 simonb #define A_SCD_TIMER_BASE(w) (A_SCD_TIMER_0+0x08*((w)&1)+0x100*(((w)&2)>>1)) 645 1.4 simonb #define A_SCD_TIMER_REGISTER(w,r) (A_SCD_TIMER_BASE(w) + (r)) 646 1.4 simonb 647 1.4 simonb #define R_SCD_TIMER_INIT 0x0000000000 648 1.4 simonb #define R_SCD_TIMER_CNT 0x0000000010 649 1.4 simonb #define R_SCD_TIMER_CFG 0x0000000020 650 1.4 simonb 651 1.4 simonb #define A_SCD_TIMER_INIT_0 0x0010020070 652 1.4 simonb #define A_SCD_TIMER_CNT_0 0x0010020080 653 1.4 simonb #define A_SCD_TIMER_CFG_0 0x0010020090 654 1.4 simonb 655 1.4 simonb #define A_SCD_TIMER_INIT_1 0x0010020078 656 1.4 simonb #define A_SCD_TIMER_CNT_1 0x0010020088 657 1.4 simonb #define A_SCD_TIMER_CFG_1 0x0010020098 658 1.4 simonb 659 1.4 simonb #define A_SCD_TIMER_INIT_2 0x0010020170 660 1.4 simonb #define A_SCD_TIMER_CNT_2 0x0010020180 661 1.4 simonb #define A_SCD_TIMER_CFG_2 0x0010020190 662 1.4 simonb 663 1.4 simonb #define A_SCD_TIMER_INIT_3 0x0010020178 664 1.4 simonb #define A_SCD_TIMER_CNT_3 0x0010020188 665 1.4 simonb #define A_SCD_TIMER_CFG_3 0x0010020198 666 1.4 simonb 667 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) 668 1.5 cgd #define A_SCD_SCRATCH 0x0010020C10 669 1.8 simonb #endif /* 1250 PASS2 || 112x PASS1 */ 670 1.4 simonb 671 1.8 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 672 1.5 cgd #define A_SCD_ZBBUS_CYCLE_COUNT 0x0010030000 673 1.5 cgd #define A_SCD_ZBBUS_CYCLE_CP0 0x0010020C00 674 1.5 cgd #define A_SCD_ZBBUS_CYCLE_CP1 0x0010020C08 675 1.8 simonb #endif 676 1.4 simonb 677 1.4 simonb /* ********************************************************************* 678 1.1 simonb * System Control Registers 679 1.1 simonb ********************************************************************* */ 680 1.1 simonb 681 1.4 simonb #define A_SCD_SYSTEM_REVISION 0x0010020000 682 1.4 simonb #define A_SCD_SYSTEM_CFG 0x0010020008 683 1.7 cgd #define A_SCD_SYSTEM_MANUF 0x0010038000 684 1.1 simonb 685 1.4 simonb /* ********************************************************************* 686 1.1 simonb * System Address Trap Registers 687 1.1 simonb ********************************************************************* */ 688 1.1 simonb 689 1.4 simonb #define A_ADDR_TRAP_INDEX 0x00100200B0 690 1.4 simonb #define A_ADDR_TRAP_REG 0x00100200B8 691 1.4 simonb #define A_ADDR_TRAP_UP_0 0x0010020400 692 1.4 simonb #define A_ADDR_TRAP_UP_1 0x0010020408 693 1.4 simonb #define A_ADDR_TRAP_UP_2 0x0010020410 694 1.4 simonb #define A_ADDR_TRAP_UP_3 0x0010020418 695 1.4 simonb #define A_ADDR_TRAP_DOWN_0 0x0010020420 696 1.4 simonb #define A_ADDR_TRAP_DOWN_1 0x0010020428 697 1.4 simonb #define A_ADDR_TRAP_DOWN_2 0x0010020430 698 1.4 simonb #define A_ADDR_TRAP_DOWN_3 0x0010020438 699 1.4 simonb #define A_ADDR_TRAP_CFG_0 0x0010020440 700 1.4 simonb #define A_ADDR_TRAP_CFG_1 0x0010020448 701 1.4 simonb #define A_ADDR_TRAP_CFG_2 0x0010020450 702 1.4 simonb #define A_ADDR_TRAP_CFG_3 0x0010020458 703 1.8 simonb #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 704 1.5 cgd #define A_ADDR_TRAP_REG_DEBUG 0x0010020460 705 1.8 simonb #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 706 1.8 simonb 707 1.8 simonb #define ADDR_TRAP_SPACING 8 708 1.8 simonb #define NUM_ADDR_TRAP 4 709 1.8 simonb #define A_ADDR_TRAP_UP(n) (A_ADDR_TRAP_UP_0 + ((n) * ADDR_TRAP_SPACING)) 710 1.8 simonb #define A_ADDR_TRAP_DOWN(n) (A_ADDR_TRAP_DOWN_0 + ((n) * ADDR_TRAP_SPACING)) 711 1.8 simonb #define A_ADDR_TRAP_CFG(n) (A_ADDR_TRAP_CFG_0 + ((n) * ADDR_TRAP_SPACING)) 712 1.1 simonb 713 1.1 simonb 714 1.4 simonb /* ********************************************************************* 715 1.1 simonb * System Interrupt Mapper Registers 716 1.1 simonb ********************************************************************* */ 717 1.1 simonb 718 1.4 simonb #define A_IMR_CPU0_BASE 0x0010020000 719 1.4 simonb #define A_IMR_CPU1_BASE 0x0010022000 720 1.4 simonb #define IMR_REGISTER_SPACING 0x2000 721 1.5 cgd #define IMR_REGISTER_SPACING_SHIFT 13 722 1.4 simonb 723 1.4 simonb #define A_IMR_MAPPER(cpu) (A_IMR_CPU0_BASE+(cpu)*IMR_REGISTER_SPACING) 724 1.4 simonb #define A_IMR_REGISTER(cpu,reg) (A_IMR_MAPPER(cpu)+(reg)) 725 1.4 simonb 726 1.4 simonb #define R_IMR_INTERRUPT_DIAG 0x0010 727 1.8 simonb #define R_IMR_INTERRUPT_LDT 0x0018 728 1.4 simonb #define R_IMR_INTERRUPT_MASK 0x0028 729 1.4 simonb #define R_IMR_INTERRUPT_TRACE 0x0038 730 1.4 simonb #define R_IMR_INTERRUPT_SOURCE_STATUS 0x0040 731 1.4 simonb #define R_IMR_LDT_INTERRUPT_SET 0x0048 732 1.4 simonb #define R_IMR_LDT_INTERRUPT 0x0018 733 1.4 simonb #define R_IMR_LDT_INTERRUPT_CLR 0x0020 734 1.4 simonb #define R_IMR_MAILBOX_CPU 0x00c0 735 1.4 simonb #define R_IMR_ALIAS_MAILBOX_CPU 0x1000 736 1.4 simonb #define R_IMR_MAILBOX_SET_CPU 0x00C8 737 1.4 simonb #define R_IMR_ALIAS_MAILBOX_SET_CPU 0x1008 738 1.4 simonb #define R_IMR_MAILBOX_CLR_CPU 0x00D0 739 1.4 simonb #define R_IMR_INTERRUPT_STATUS_BASE 0x0100 740 1.4 simonb #define R_IMR_INTERRUPT_STATUS_COUNT 7 741 1.4 simonb #define R_IMR_INTERRUPT_MAP_BASE 0x0200 742 1.4 simonb #define R_IMR_INTERRUPT_MAP_COUNT 64 743 1.1 simonb 744 1.8 simonb /* 745 1.8 simonb * these macros work together to build the address of a mailbox 746 1.8 simonb * register, e.g., A_MAILBOX_REGISTER(R_IMR_MAILBOX_SET_CPU,1) 747 1.8 simonb * for mbox_0_set_cpu2 returns 0x00100240C8 748 1.8 simonb */ 749 1.8 simonb #define A_MAILBOX_REGISTER(reg,cpu) \ 750 1.8 simonb (A_IMR_CPU0_BASE + (cpu * IMR_REGISTER_SPACING) + reg) 751 1.8 simonb 752 1.4 simonb /* ********************************************************************* 753 1.1 simonb * System Performance Counter Registers 754 1.1 simonb ********************************************************************* */ 755 1.1 simonb 756 1.4 simonb #define A_SCD_PERF_CNT_CFG 0x00100204C0 757 1.4 simonb #define A_SCD_PERF_CNT_0 0x00100204D0 758 1.4 simonb #define A_SCD_PERF_CNT_1 0x00100204D8 759 1.4 simonb #define A_SCD_PERF_CNT_2 0x00100204E0 760 1.4 simonb #define A_SCD_PERF_CNT_3 0x00100204E8 761 1.1 simonb 762 1.8 simonb #define SCD_NUM_PERF_CNT 4 763 1.8 simonb #define SCD_PERF_CNT_SPACING 8 764 1.8 simonb #define A_SCD_PERF_CNT(n) (A_SCD_PERF_CNT_0+(n*SCD_PERF_CNT_SPACING)) 765 1.8 simonb 766 1.4 simonb /* ********************************************************************* 767 1.1 simonb * System Bus Watcher Registers 768 1.1 simonb ********************************************************************* */ 769 1.1 simonb 770 1.4 simonb #define A_SCD_BUS_ERR_STATUS 0x0010020880 771 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) 772 1.5 cgd #define A_SCD_BUS_ERR_STATUS_DEBUG 0x00100208D0 773 1.8 simonb #define A_BUS_ERR_STATUS_DEBUG 0x00100208D0 774 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */ 775 1.4 simonb #define A_BUS_ERR_DATA_0 0x00100208A0 776 1.4 simonb #define A_BUS_ERR_DATA_1 0x00100208A8 777 1.4 simonb #define A_BUS_ERR_DATA_2 0x00100208B0 778 1.4 simonb #define A_BUS_ERR_DATA_3 0x00100208B8 779 1.4 simonb #define A_BUS_L2_ERRORS 0x00100208C0 780 1.4 simonb #define A_BUS_MEM_IO_ERRORS 0x00100208C8 781 1.1 simonb 782 1.4 simonb /* ********************************************************************* 783 1.1 simonb * System Debug Controller Registers 784 1.1 simonb ********************************************************************* */ 785 1.1 simonb 786 1.4 simonb #define A_SCD_JTAG_BASE 0x0010000000 787 1.1 simonb 788 1.4 simonb /* ********************************************************************* 789 1.1 simonb * System Trace Buffer Registers 790 1.1 simonb ********************************************************************* */ 791 1.1 simonb 792 1.4 simonb #define A_SCD_TRACE_CFG 0x0010020A00 793 1.4 simonb #define A_SCD_TRACE_READ 0x0010020A08 794 1.4 simonb #define A_SCD_TRACE_EVENT_0 0x0010020A20 795 1.4 simonb #define A_SCD_TRACE_EVENT_1 0x0010020A28 796 1.4 simonb #define A_SCD_TRACE_EVENT_2 0x0010020A30 797 1.4 simonb #define A_SCD_TRACE_EVENT_3 0x0010020A38 798 1.4 simonb #define A_SCD_TRACE_SEQUENCE_0 0x0010020A40 799 1.4 simonb #define A_SCD_TRACE_SEQUENCE_1 0x0010020A48 800 1.4 simonb #define A_SCD_TRACE_SEQUENCE_2 0x0010020A50 801 1.4 simonb #define A_SCD_TRACE_SEQUENCE_3 0x0010020A58 802 1.4 simonb #define A_SCD_TRACE_EVENT_4 0x0010020A60 803 1.4 simonb #define A_SCD_TRACE_EVENT_5 0x0010020A68 804 1.4 simonb #define A_SCD_TRACE_EVENT_6 0x0010020A70 805 1.4 simonb #define A_SCD_TRACE_EVENT_7 0x0010020A78 806 1.4 simonb #define A_SCD_TRACE_SEQUENCE_4 0x0010020A80 807 1.4 simonb #define A_SCD_TRACE_SEQUENCE_5 0x0010020A88 808 1.4 simonb #define A_SCD_TRACE_SEQUENCE_6 0x0010020A90 809 1.4 simonb #define A_SCD_TRACE_SEQUENCE_7 0x0010020A98 810 1.1 simonb 811 1.8 simonb #define TRACE_REGISTER_SPACING 8 812 1.8 simonb #define TRACE_NUM_REGISTERS 8 813 1.8 simonb #define A_SCD_TRACE_EVENT(n) (((n) & 4) ? \ 814 1.8 simonb (A_SCD_TRACE_EVENT_4 + (((n) & 3) * TRACE_REGISTER_SPACING)) : \ 815 1.8 simonb (A_SCD_TRACE_EVENT_0 + ((n) * TRACE_REGISTER_SPACING))) 816 1.8 simonb #define A_SCD_TRACE_SEQUENCE(n) (((n) & 4) ? \ 817 1.8 simonb (A_SCD_TRACE_SEQUENCE_4 + (((n) & 3) * TRACE_REGISTER_SPACING)) : \ 818 1.8 simonb (A_SCD_TRACE_SEQUENCE_0 + ((n) * TRACE_REGISTER_SPACING))) 819 1.8 simonb 820 1.4 simonb /* ********************************************************************* 821 1.1 simonb * System Generic DMA Registers 822 1.1 simonb ********************************************************************* */ 823 1.1 simonb 824 1.4 simonb #define A_DM_0 0x0010020B00 825 1.4 simonb #define A_DM_1 0x0010020B20 826 1.4 simonb #define A_DM_2 0x0010020B40 827 1.4 simonb #define A_DM_3 0x0010020B60 828 1.4 simonb #define DM_REGISTER_SPACING 0x20 829 1.4 simonb #define DM_NUM_CHANNELS 4 830 1.4 simonb #define A_DM_BASE(idx) (A_DM_0 + ((idx) * DM_REGISTER_SPACING)) 831 1.4 simonb #define A_DM_REGISTER(idx,reg) (A_DM_BASE(idx) + (reg)) 832 1.4 simonb 833 1.4 simonb #define R_DM_DSCR_BASE 0x0000000000 834 1.4 simonb #define R_DM_DSCR_COUNT 0x0000000008 835 1.4 simonb #define R_DM_CUR_DSCR_ADDR 0x0000000010 836 1.4 simonb #define R_DM_DSCR_BASE_DEBUG 0x0000000018 837 1.1 simonb 838 1.7 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) 839 1.5 cgd #define A_DM_PARTIAL_0 0x0010020ba0 840 1.5 cgd #define A_DM_PARTIAL_1 0x0010020ba8 841 1.5 cgd #define A_DM_PARTIAL_2 0x0010020bb0 842 1.5 cgd #define A_DM_PARTIAL_3 0x0010020bb8 843 1.5 cgd #define DM_PARTIAL_REGISTER_SPACING 0x8 844 1.5 cgd #define A_DM_PARTIAL(idx) (A_DM_PARTIAL_0 + ((idx) * DM_PARTIAL_REGISTER_SPACING)) 845 1.7 cgd #endif /* 1250 PASS3 || 112x PASS1 */ 846 1.5 cgd 847 1.7 cgd #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) 848 1.5 cgd #define A_DM_CRC_0 0x0010020b80 849 1.5 cgd #define A_DM_CRC_1 0x0010020b90 850 1.5 cgd #define DM_CRC_REGISTER_SPACING 0x10 851 1.5 cgd #define DM_CRC_NUM_CHANNELS 2 852 1.5 cgd #define A_DM_CRC_BASE(idx) (A_DM_CRC_0 + ((idx) * DM_CRC_REGISTER_SPACING)) 853 1.5 cgd #define A_DM_CRC_REGISTER(idx,reg) (A_DM_CRC_BASE(idx) + (reg)) 854 1.5 cgd 855 1.5 cgd #define R_CRC_DEF_0 0x00 856 1.5 cgd #define R_CTCP_DEF_0 0x08 857 1.7 cgd #endif /* 1250 PASS3 || 112x PASS1 */ 858 1.1 simonb 859 1.1 simonb /* ********************************************************************* 860 1.1 simonb * Physical Address Map 861 1.1 simonb ********************************************************************* */ 862 1.1 simonb 863 1.8 simonb #if SIBYTE_HDR_FEATURE_1250_112x 864 1.4 simonb #define A_PHYS_MEMORY_0 _SB_MAKE64(0x0000000000) 865 1.4 simonb #define A_PHYS_MEMORY_SIZE _SB_MAKE64((256*1024*1024)) 866 1.4 simonb #define A_PHYS_SYSTEM_CTL _SB_MAKE64(0x0010000000) 867 1.4 simonb #define A_PHYS_IO_SYSTEM _SB_MAKE64(0x0010060000) 868 1.4 simonb #define A_PHYS_GENBUS _SB_MAKE64(0x0010090000) 869 1.4 simonb #define A_PHYS_GENBUS_END _SB_MAKE64(0x0040000000) 870 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES_32 _SB_MAKE64(0x0040000000) 871 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS_32 _SB_MAKE64(0x0060000000) 872 1.4 simonb #define A_PHYS_MEMORY_1 _SB_MAKE64(0x0080000000) 873 1.4 simonb #define A_PHYS_MEMORY_2 _SB_MAKE64(0x0090000000) 874 1.4 simonb #define A_PHYS_MEMORY_3 _SB_MAKE64(0x00C0000000) 875 1.4 simonb #define A_PHYS_L2_CACHE_TEST _SB_MAKE64(0x00D0000000) 876 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BYTES _SB_MAKE64(0x00D8000000) 877 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES _SB_MAKE64(0x00DC000000) 878 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BYTES _SB_MAKE64(0x00DE000000) 879 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BITS _SB_MAKE64(0x00F8000000) 880 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS _SB_MAKE64(0x00FC000000) 881 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BITS _SB_MAKE64(0x00FE000000) 882 1.4 simonb #define A_PHYS_MEMORY_EXP _SB_MAKE64(0x0100000000) 883 1.4 simonb #define A_PHYS_MEMORY_EXP_SIZE _SB_MAKE64((508*1024*1024*1024)) 884 1.4 simonb #define A_PHYS_LDT_EXP _SB_MAKE64(0x8000000000) 885 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BYTES _SB_MAKE64(0xF000000000) 886 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BITS _SB_MAKE64(0xF100000000) 887 1.4 simonb #define A_PHYS_RESERVED _SB_MAKE64(0xF200000000) 888 1.4 simonb #define A_PHYS_RESERVED_SPECIAL_LDT _SB_MAKE64(0xFD00000000) 889 1.4 simonb 890 1.4 simonb #define A_PHYS_L2CACHE_WAY_SIZE _SB_MAKE64(0x0000020000) 891 1.4 simonb #define PHYS_L2CACHE_NUM_WAYS 4 892 1.4 simonb #define A_PHYS_L2CACHE_TOTAL_SIZE _SB_MAKE64(0x0000080000) 893 1.4 simonb #define A_PHYS_L2CACHE_WAY0 _SB_MAKE64(0x00D0180000) 894 1.4 simonb #define A_PHYS_L2CACHE_WAY1 _SB_MAKE64(0x00D01A0000) 895 1.4 simonb #define A_PHYS_L2CACHE_WAY2 _SB_MAKE64(0x00D01C0000) 896 1.4 simonb #define A_PHYS_L2CACHE_WAY3 _SB_MAKE64(0x00D01E0000) 897 1.8 simonb #endif 898 1.4 simonb 899 1.1 simonb 900 1.4 simonb #endif 901