sb1250_regs.h revision 1.4 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.4 simonb *
4 1.4 simonb * Register Definitions File: sb1250_regs.h
5 1.4 simonb *
6 1.1 simonb * This module contains the addresses of the on-chip peripherals
7 1.1 simonb * on the SB1250.
8 1.4 simonb *
9 1.4 simonb * SB1250 specification level: 01/02/2002
10 1.4 simonb *
11 1.4 simonb * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.4 simonb *
13 1.4 simonb *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.4 simonb *
18 1.4 simonb * This software is furnished under license and may be used and
19 1.4 simonb * copied only in accordance with the following terms and
20 1.4 simonb * conditions. Subject to these conditions, you may download,
21 1.4 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.4 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.4 simonb *
25 1.4 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.4 simonb * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.4 simonb *
29 1.4 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.4 simonb * logo of Broadcom Corporation. Neither the "Broadcom
31 1.4 simonb * Corporation" name nor any trademark or logo of Broadcom
32 1.4 simonb * Corporation may be used to endorse or promote products
33 1.4 simonb * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.4 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.4 simonb * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.4 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.4 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.4 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.4 simonb * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.4 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.4 simonb * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.4 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.4 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.4 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_REGS_H
53 1.4 simonb #define _SB1250_REGS_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb
58 1.1 simonb /* *********************************************************************
59 1.1 simonb * Some general notes:
60 1.4 simonb *
61 1.1 simonb * For the most part, when there is more than one peripheral
62 1.1 simonb * of the same type on the SOC, the constants below will be
63 1.1 simonb * offsets from the base of each peripheral. For example,
64 1.1 simonb * the MAC registers are described as offsets from the first
65 1.1 simonb * MAC register, and there will be a MAC_REGISTER() macro
66 1.4 simonb * to calculate the base address of a given MAC.
67 1.4 simonb *
68 1.1 simonb * The information in this file is based on the SB1250 SOC
69 1.1 simonb * manual version 0.2, July 2000.
70 1.1 simonb ********************************************************************* */
71 1.1 simonb
72 1.1 simonb
73 1.4 simonb /* *********************************************************************
74 1.1 simonb * Memory Controller Registers
75 1.1 simonb ********************************************************************* */
76 1.1 simonb
77 1.4 simonb #define A_MC_BASE_0 0x0010051000
78 1.4 simonb #define A_MC_BASE_1 0x0010052000
79 1.4 simonb #define MC_REGISTER_SPACING 0x1000
80 1.4 simonb
81 1.4 simonb #define A_MC_BASE(ctlid) ((ctlid)*MC_REGISTER_SPACING+A_MC_BASE_0)
82 1.4 simonb #define A_MC_REGISTER(ctlid,reg) (A_MC_BASE(ctlid)+(reg))
83 1.4 simonb
84 1.4 simonb #define R_MC_CONFIG 0x0000000100
85 1.4 simonb #define R_MC_DRAMCMD 0x0000000120
86 1.4 simonb #define R_MC_DRAMMODE 0x0000000140
87 1.4 simonb #define R_MC_TIMING1 0x0000000160
88 1.4 simonb #define R_MC_TIMING2 0x0000000180
89 1.4 simonb #define R_MC_CS_START 0x00000001A0
90 1.4 simonb #define R_MC_CS_END 0x00000001C0
91 1.4 simonb #define R_MC_CS_INTERLEAVE 0x00000001E0
92 1.4 simonb #define S_MC_CS_STARTEND 16
93 1.4 simonb
94 1.4 simonb #define R_MC_CSX_BASE 0x0000000200
95 1.4 simonb #define R_MC_CSX_ROW 0x0000000000 /* relative to CSX_BASE, above */
96 1.4 simonb #define R_MC_CSX_COL 0x0000000020 /* relative to CSX_BASE, above */
97 1.4 simonb #define R_MC_CSX_BA 0x0000000040 /* relative to CSX_BASE, above */
98 1.4 simonb #define MC_CSX_SPACING 0x0000000060 /* relative to CSX_BASE, above */
99 1.4 simonb
100 1.4 simonb #define R_MC_CS0_ROW 0x0000000200
101 1.4 simonb #define R_MC_CS0_COL 0x0000000220
102 1.4 simonb #define R_MC_CS0_BA 0x0000000240
103 1.4 simonb #define R_MC_CS1_ROW 0x0000000260
104 1.4 simonb #define R_MC_CS1_COL 0x0000000280
105 1.4 simonb #define R_MC_CS1_BA 0x00000002A0
106 1.4 simonb #define R_MC_CS2_ROW 0x00000002C0
107 1.4 simonb #define R_MC_CS2_COL 0x00000002E0
108 1.4 simonb #define R_MC_CS2_BA 0x0000000300
109 1.4 simonb #define R_MC_CS3_ROW 0x0000000320
110 1.4 simonb #define R_MC_CS3_COL 0x0000000340
111 1.4 simonb #define R_MC_CS3_BA 0x0000000360
112 1.4 simonb #define R_MC_CS_ATTR 0x0000000380
113 1.4 simonb #define R_MC_TEST_DATA 0x0000000400
114 1.4 simonb #define R_MC_TEST_ECC 0x0000000420
115 1.4 simonb #define R_MC_MCLK_CFG 0x0000000500
116 1.1 simonb
117 1.4 simonb /* *********************************************************************
118 1.1 simonb * L2 Cache Control Registers
119 1.1 simonb ********************************************************************* */
120 1.1 simonb
121 1.4 simonb #define A_L2_READ_ADDRESS 0x0010040018
122 1.4 simonb #define A_L2_EEC_ADDRESS 0x0010040038
123 1.4 simonb #define A_L2_WAY_DISABLE 0x0010041000
124 1.4 simonb #define A_L2_MAKEDISABLE(x) (A_L2_WAY_DISABLE | (((~(x))&0x0F) << 8))
125 1.4 simonb #define A_L2_MGMT_TAG_BASE 0x00D0000000
126 1.4 simonb
127 1.4 simonb #define A_L2_CACHE_DISABLE 0x0010042000 /* PASS2 */
128 1.4 simonb #define A_L2_MAKECACHEDISABLE(x) (A_L2_CACHE_DISABLE | (((x)&0x0F) << 8)) /* PASS2 */
129 1.4 simonb #define A_L2_MISC_CONFIG 0x0010043000 /* PASS2 */
130 1.4 simonb
131 1.1 simonb
132 1.4 simonb /* *********************************************************************
133 1.1 simonb * PCI Interface Registers
134 1.1 simonb ********************************************************************* */
135 1.1 simonb
136 1.4 simonb #define A_PCI_TYPE00_HEADER 0x00DE000000
137 1.4 simonb #define A_PCI_TYPE01_HEADER 0x00DE000800
138 1.1 simonb
139 1.1 simonb
140 1.4 simonb /* *********************************************************************
141 1.1 simonb * Ethernet DMA and MACs
142 1.1 simonb ********************************************************************* */
143 1.1 simonb
144 1.4 simonb #define A_MAC_BASE_0 0x0010064000
145 1.4 simonb #define A_MAC_BASE_1 0x0010065000
146 1.4 simonb #define A_MAC_BASE_2 0x0010066000
147 1.4 simonb
148 1.4 simonb #define MAC_SPACING 0x1000
149 1.4 simonb #define MAC_DMA_TXRX_SPACING 0x0400
150 1.4 simonb #define MAC_DMA_CHANNEL_SPACING 0x0100
151 1.4 simonb #define DMA_RX 0
152 1.4 simonb #define DMA_TX 1
153 1.4 simonb #define MAC_NUM_DMACHAN 2 /* channels per direction */
154 1.4 simonb
155 1.4 simonb #define MAC_NUM_PORTS 3
156 1.4 simonb
157 1.4 simonb #define A_MAC_CHANNEL_BASE(macnum) \
158 1.4 simonb (A_MAC_BASE_0 + \
159 1.4 simonb MAC_SPACING*(macnum))
160 1.4 simonb
161 1.4 simonb #define A_MAC_REGISTER(macnum,reg) \
162 1.4 simonb (A_MAC_BASE_0 + \
163 1.4 simonb MAC_SPACING*(macnum) + (reg))
164 1.4 simonb
165 1.4 simonb
166 1.4 simonb #define R_MAC_DMA_CHANNELS 0x800 /* Relative to A_MAC_CHANNEL_BASE */
167 1.4 simonb
168 1.4 simonb #define A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) \
169 1.4 simonb ((A_MAC_CHANNEL_BASE(macnum)) + \
170 1.4 simonb R_MAC_DMA_CHANNELS + \
171 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \
172 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan)))
173 1.4 simonb
174 1.4 simonb #define R_MAC_DMA_CHANNEL_BASE(txrx,chan) \
175 1.4 simonb (R_MAC_DMA_CHANNELS + \
176 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \
177 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan)))
178 1.4 simonb
179 1.4 simonb #define A_MAC_DMA_REGISTER(macnum,txrx,chan,reg) \
180 1.4 simonb (A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) + \
181 1.4 simonb (reg))
182 1.4 simonb
183 1.4 simonb #define R_MAC_DMA_REGISTER(txrx,chan,reg) \
184 1.4 simonb (R_MAC_DMA_CHANNEL_BASE(txrx,chan) + \
185 1.4 simonb (reg))
186 1.1 simonb
187 1.4 simonb /*
188 1.1 simonb * DMA channel registers, relative to A_MAC_DMA_CHANNEL_BASE
189 1.1 simonb */
190 1.1 simonb
191 1.4 simonb #define R_MAC_DMA_CONFIG0 0x00000000
192 1.4 simonb #define R_MAC_DMA_CONFIG1 0x00000008
193 1.4 simonb #define R_MAC_DMA_DSCR_BASE 0x00000010
194 1.4 simonb #define R_MAC_DMA_DSCR_CNT 0x00000018
195 1.4 simonb #define R_MAC_DMA_CUR_DSCRA 0x00000020
196 1.4 simonb #define R_MAC_DMA_CUR_DSCRB 0x00000028
197 1.4 simonb #define R_MAC_DMA_CUR_DSCRADDR 0x00000030
198 1.1 simonb
199 1.1 simonb /*
200 1.1 simonb * RMON Counters
201 1.1 simonb */
202 1.1 simonb
203 1.4 simonb #define R_MAC_RMON_TX_BYTES 0x00000000
204 1.4 simonb #define R_MAC_RMON_COLLISIONS 0x00000008
205 1.4 simonb #define R_MAC_RMON_LATE_COL 0x00000010
206 1.4 simonb #define R_MAC_RMON_EX_COL 0x00000018
207 1.4 simonb #define R_MAC_RMON_FCS_ERROR 0x00000020
208 1.4 simonb #define R_MAC_RMON_TX_ABORT 0x00000028
209 1.1 simonb /* Counter #6 (0x30) now reserved */
210 1.4 simonb #define R_MAC_RMON_TX_BAD 0x00000038
211 1.4 simonb #define R_MAC_RMON_TX_GOOD 0x00000040
212 1.4 simonb #define R_MAC_RMON_TX_RUNT 0x00000048
213 1.4 simonb #define R_MAC_RMON_TX_OVERSIZE 0x00000050
214 1.4 simonb #define R_MAC_RMON_RX_BYTES 0x00000080
215 1.4 simonb #define R_MAC_RMON_RX_MCAST 0x00000088
216 1.4 simonb #define R_MAC_RMON_RX_BCAST 0x00000090
217 1.4 simonb #define R_MAC_RMON_RX_BAD 0x00000098
218 1.4 simonb #define R_MAC_RMON_RX_GOOD 0x000000A0
219 1.4 simonb #define R_MAC_RMON_RX_RUNT 0x000000A8
220 1.4 simonb #define R_MAC_RMON_RX_OVERSIZE 0x000000B0
221 1.4 simonb #define R_MAC_RMON_RX_FCS_ERROR 0x000000B8
222 1.4 simonb #define R_MAC_RMON_RX_LENGTH_ERROR 0x000000C0
223 1.4 simonb #define R_MAC_RMON_RX_CODE_ERROR 0x000000C8
224 1.4 simonb #define R_MAC_RMON_RX_ALIGN_ERROR 0x000000D0
225 1.1 simonb
226 1.1 simonb /* Updated to spec 0.2 */
227 1.4 simonb #define R_MAC_CFG 0x00000100
228 1.4 simonb #define R_MAC_THRSH_CFG 0x00000108
229 1.4 simonb #define R_MAC_VLANTAG 0x00000110
230 1.4 simonb #define R_MAC_FRAMECFG 0x00000118
231 1.4 simonb #define R_MAC_EOPCNT 0x00000120
232 1.4 simonb #define R_MAC_FIFO_PTRS 0x00000130
233 1.4 simonb #define R_MAC_ADFILTER_CFG 0x00000200
234 1.4 simonb #define R_MAC_ETHERNET_ADDR 0x00000208
235 1.4 simonb #define R_MAC_PKT_TYPE 0x00000210
236 1.4 simonb #define R_MAC_HASH_BASE 0x00000240
237 1.4 simonb #define R_MAC_ADDR_BASE 0x00000280
238 1.4 simonb #define R_MAC_CHLO0_BASE 0x00000300
239 1.4 simonb #define R_MAC_CHUP0_BASE 0x00000320
240 1.4 simonb #define R_MAC_ENABLE 0x00000400
241 1.4 simonb #define R_MAC_STATUS 0x00000408
242 1.4 simonb #define R_MAC_INT_MASK 0x00000410
243 1.4 simonb #define R_MAC_TXD_CTL 0x00000420
244 1.4 simonb #define R_MAC_MDIO 0x00000428
245 1.4 simonb #define R_MAC_STATUS1 0x00000430 /* PASS2 */
246 1.4 simonb #define R_MAC_DEBUG_STATUS 0x00000448
247 1.4 simonb
248 1.4 simonb #define MAC_HASH_COUNT 8
249 1.4 simonb #define MAC_ADDR_COUNT 8
250 1.4 simonb #define MAC_CHMAP_COUNT 4
251 1.1 simonb
252 1.1 simonb
253 1.4 simonb /* *********************************************************************
254 1.1 simonb * DUART Registers
255 1.1 simonb ********************************************************************* */
256 1.1 simonb
257 1.1 simonb
258 1.4 simonb #define R_DUART_NUM_PORTS 2
259 1.4 simonb
260 1.4 simonb #define A_DUART 0x0010060000
261 1.1 simonb
262 1.4 simonb #define A_DUART_REG(r)
263 1.1 simonb
264 1.4 simonb #define DUART_CHANREG_SPACING 0x100
265 1.4 simonb #define A_DUART_CHANREG(chan,reg) (A_DUART + DUART_CHANREG_SPACING*(chan) + (reg))
266 1.4 simonb #define R_DUART_CHANREG(chan,reg) (DUART_CHANREG_SPACING*(chan) + (reg))
267 1.4 simonb
268 1.4 simonb #define R_DUART_MODE_REG_1 0x100
269 1.4 simonb #define R_DUART_MODE_REG_2 0x110
270 1.4 simonb #define R_DUART_STATUS 0x120
271 1.4 simonb #define R_DUART_CLK_SEL 0x130
272 1.4 simonb #define R_DUART_CMD 0x150
273 1.4 simonb #define R_DUART_RX_HOLD 0x160
274 1.4 simonb #define R_DUART_TX_HOLD 0x170
275 1.4 simonb
276 1.4 simonb #define R_DUART_FULL_CTL 0x140 /* PASS2 */
277 1.4 simonb #define R_DUART_OPCR_X 0x180 /* PASS2 */
278 1.4 simonb #define R_DUART_AUXCTL_X 0x190 /* PASS2 */
279 1.1 simonb
280 1.1 simonb
281 1.1 simonb /*
282 1.1 simonb * The IMR and ISR can't be addressed with A_DUART_CHANREG,
283 1.1 simonb * so use this macro instead.
284 1.1 simonb */
285 1.1 simonb
286 1.4 simonb #define R_DUART_AUX_CTRL 0x310
287 1.4 simonb #define R_DUART_ISR_A 0x320
288 1.4 simonb #define R_DUART_IMR_A 0x330
289 1.4 simonb #define R_DUART_ISR_B 0x340
290 1.4 simonb #define R_DUART_IMR_B 0x350
291 1.4 simonb #define R_DUART_OUT_PORT 0x360
292 1.4 simonb #define R_DUART_OPCR 0x370
293 1.4 simonb
294 1.4 simonb #define R_DUART_SET_OPR 0x3B0
295 1.4 simonb #define R_DUART_CLEAR_OPR 0x3C0
296 1.4 simonb
297 1.4 simonb #define DUART_IMRISR_SPACING 0x20
298 1.4 simonb
299 1.4 simonb #define R_DUART_IMRREG(chan) (R_DUART_IMR_A + (chan)*DUART_IMRISR_SPACING)
300 1.4 simonb #define R_DUART_ISRREG(chan) (R_DUART_ISR_A + (chan)*DUART_IMRISR_SPACING)
301 1.4 simonb
302 1.4 simonb #define A_DUART_IMRREG(chan) (A_DUART + R_DUART_IMRREG(chan))
303 1.4 simonb #define A_DUART_ISRREG(chan) (A_DUART + R_DUART_ISRREG(chan))
304 1.4 simonb
305 1.4 simonb
306 1.1 simonb
307 1.1 simonb
308 1.1 simonb /*
309 1.1 simonb * These constants are the absolute addresses.
310 1.1 simonb */
311 1.1 simonb
312 1.4 simonb #define A_DUART_MODE_REG_1_A 0x0010060100
313 1.4 simonb #define A_DUART_MODE_REG_2_A 0x0010060110
314 1.4 simonb #define A_DUART_STATUS_A 0x0010060120
315 1.4 simonb #define A_DUART_CLK_SEL_A 0x0010060130
316 1.4 simonb #define A_DUART_CMD_A 0x0010060150
317 1.4 simonb #define A_DUART_RX_HOLD_A 0x0010060160
318 1.4 simonb #define A_DUART_TX_HOLD_A 0x0010060170
319 1.4 simonb
320 1.4 simonb #define A_DUART_MODE_REG_1_B 0x0010060200
321 1.4 simonb #define A_DUART_MODE_REG_2_B 0x0010060210
322 1.4 simonb #define A_DUART_STATUS_B 0x0010060220
323 1.4 simonb #define A_DUART_CLK_SEL_B 0x0010060230
324 1.4 simonb #define A_DUART_CMD_B 0x0010060250
325 1.4 simonb #define A_DUART_RX_HOLD_B 0x0010060260
326 1.4 simonb #define A_DUART_TX_HOLD_B 0x0010060270
327 1.4 simonb
328 1.4 simonb #define A_DUART_INPORT_CHNG 0x0010060300
329 1.4 simonb #define A_DUART_AUX_CTRL 0x0010060310
330 1.4 simonb #define A_DUART_ISR_A 0x0010060320
331 1.4 simonb #define A_DUART_IMR_A 0x0010060330
332 1.4 simonb #define A_DUART_ISR_B 0x0010060340
333 1.4 simonb #define A_DUART_IMR_B 0x0010060350
334 1.4 simonb #define A_DUART_OUT_PORT 0x0010060360
335 1.4 simonb #define A_DUART_OPCR 0x0010060370
336 1.4 simonb #define A_DUART_IN_PORT 0x0010060380
337 1.4 simonb #define A_DUART_ISR 0x0010060390
338 1.4 simonb #define A_DUART_IMR 0x00100603A0
339 1.4 simonb #define A_DUART_SET_OPR 0x00100603B0
340 1.4 simonb #define A_DUART_CLEAR_OPR 0x00100603C0
341 1.4 simonb #define A_DUART_INPORT_CHNG_A 0x00100603D0
342 1.4 simonb #define A_DUART_INPORT_CHNG_B 0x00100603E0
343 1.4 simonb
344 1.4 simonb #define A_DUART_FULL_CTL_A 0x0010060140 /* PASS2 */
345 1.4 simonb #define A_DUART_FULL_CTL_B 0x0010060240 /* PASS2 */
346 1.1 simonb
347 1.4 simonb #define A_DUART_OPCR_A 0x0010060180 /* PASS2 */
348 1.4 simonb #define A_DUART_OPCR_B 0x0010060280 /* PASS2 */
349 1.4 simonb
350 1.4 simonb #define A_DUART_INPORT_CHNG_DEBUG 0x00100603F0 /* PASS2 */
351 1.4 simonb
352 1.4 simonb
353 1.4 simonb /* *********************************************************************
354 1.1 simonb * Synchronous Serial Registers
355 1.1 simonb ********************************************************************* */
356 1.1 simonb
357 1.1 simonb
358 1.4 simonb #define A_SER_BASE_0 0x0010060400
359 1.4 simonb #define A_SER_BASE_1 0x0010060800
360 1.4 simonb #define SER_SPACING 0x400
361 1.1 simonb
362 1.4 simonb #define SER_DMA_TXRX_SPACING 0x80
363 1.1 simonb
364 1.4 simonb #define SER_NUM_PORTS 2
365 1.1 simonb
366 1.4 simonb #define A_SER_CHANNEL_BASE(sernum) \
367 1.4 simonb (A_SER_BASE_0 + \
368 1.4 simonb SER_SPACING*(sernum))
369 1.1 simonb
370 1.4 simonb #define A_SER_REGISTER(sernum,reg) \
371 1.4 simonb (A_SER_BASE_0 + \
372 1.4 simonb SER_SPACING*(sernum) + (reg))
373 1.1 simonb
374 1.1 simonb
375 1.4 simonb #define R_SER_DMA_CHANNELS 0 /* Relative to A_SER_BASE_x */
376 1.1 simonb
377 1.4 simonb #define A_SER_DMA_CHANNEL_BASE(sernum,txrx) \
378 1.4 simonb ((A_SER_CHANNEL_BASE(sernum)) + \
379 1.4 simonb R_SER_DMA_CHANNELS + \
380 1.4 simonb (SER_DMA_TXRX_SPACING*(txrx)))
381 1.1 simonb
382 1.4 simonb #define A_SER_DMA_REGISTER(sernum,txrx,reg) \
383 1.4 simonb (A_SER_DMA_CHANNEL_BASE(sernum,txrx) + \
384 1.4 simonb (reg))
385 1.1 simonb
386 1.1 simonb
387 1.4 simonb /*
388 1.1 simonb * DMA channel registers, relative to A_SER_DMA_CHANNEL_BASE
389 1.1 simonb */
390 1.1 simonb
391 1.4 simonb #define R_SER_DMA_CONFIG0 0x00000000
392 1.4 simonb #define R_SER_DMA_CONFIG1 0x00000008
393 1.4 simonb #define R_SER_DMA_DSCR_BASE 0x00000010
394 1.4 simonb #define R_SER_DMA_DSCR_CNT 0x00000018
395 1.4 simonb #define R_SER_DMA_CUR_DSCRA 0x00000020
396 1.4 simonb #define R_SER_DMA_CUR_DSCRB 0x00000028
397 1.4 simonb #define R_SER_DMA_CUR_DSCRADDR 0x00000030
398 1.4 simonb
399 1.4 simonb #define R_SER_DMA_CONFIG0_RX 0x00000000
400 1.4 simonb #define R_SER_DMA_CONFIG1_RX 0x00000008
401 1.4 simonb #define R_SER_DMA_DSCR_BASE_RX 0x00000010
402 1.4 simonb #define R_SER_DMA_DSCR_COUNT_RX 0x00000018
403 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_RX 0x00000020
404 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_RX 0x00000028
405 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_RX 0x00000030
406 1.4 simonb
407 1.4 simonb #define R_SER_DMA_CONFIG0_TX 0x00000080
408 1.4 simonb #define R_SER_DMA_CONFIG1_TX 0x00000088
409 1.4 simonb #define R_SER_DMA_DSCR_BASE_TX 0x00000090
410 1.4 simonb #define R_SER_DMA_DSCR_COUNT_TX 0x00000098
411 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_TX 0x000000A0
412 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_TX 0x000000A8
413 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_TX 0x000000B0
414 1.4 simonb
415 1.4 simonb #define R_SER_MODE 0x00000100
416 1.4 simonb #define R_SER_MINFRM_SZ 0x00000108
417 1.4 simonb #define R_SER_MAXFRM_SZ 0x00000110
418 1.4 simonb #define R_SER_ADDR 0x00000118
419 1.4 simonb #define R_SER_USR0_ADDR 0x00000120
420 1.4 simonb #define R_SER_USR1_ADDR 0x00000128
421 1.4 simonb #define R_SER_USR2_ADDR 0x00000130
422 1.4 simonb #define R_SER_USR3_ADDR 0x00000138
423 1.4 simonb #define R_SER_CMD 0x00000140
424 1.4 simonb #define R_SER_TX_RD_THRSH 0x00000160
425 1.4 simonb #define R_SER_TX_WR_THRSH 0x00000168
426 1.4 simonb #define R_SER_RX_RD_THRSH 0x00000170
427 1.4 simonb #define R_SER_LINE_MODE 0x00000178
428 1.4 simonb #define R_SER_DMA_ENABLE 0x00000180
429 1.4 simonb #define R_SER_INT_MASK 0x00000190
430 1.4 simonb #define R_SER_STATUS 0x00000188
431 1.4 simonb #define R_SER_STATUS_DEBUG 0x000001A8
432 1.4 simonb #define R_SER_RX_TABLE_BASE 0x00000200
433 1.4 simonb #define SER_RX_TABLE_COUNT 16
434 1.4 simonb #define R_SER_TX_TABLE_BASE 0x00000300
435 1.4 simonb #define SER_TX_TABLE_COUNT 16
436 1.1 simonb
437 1.1 simonb /* RMON Counters */
438 1.4 simonb #define R_SER_RMON_TX_BYTE_LO 0x000001C0
439 1.4 simonb #define R_SER_RMON_TX_BYTE_HI 0x000001C8
440 1.4 simonb #define R_SER_RMON_RX_BYTE_LO 0x000001D0
441 1.4 simonb #define R_SER_RMON_RX_BYTE_HI 0x000001D8
442 1.4 simonb #define R_SER_RMON_TX_UNDERRUN 0x000001E0
443 1.4 simonb #define R_SER_RMON_RX_OVERFLOW 0x000001E8
444 1.4 simonb #define R_SER_RMON_RX_ERRORS 0x000001F0
445 1.4 simonb #define R_SER_RMON_RX_BADADDR 0x000001F8
446 1.1 simonb
447 1.4 simonb /* *********************************************************************
448 1.1 simonb * Generic Bus Registers
449 1.1 simonb ********************************************************************* */
450 1.1 simonb
451 1.4 simonb #define IO_EXT_CFG_COUNT 8
452 1.1 simonb
453 1.4 simonb #define A_IO_EXT_BASE 0x0010061000
454 1.4 simonb #define A_IO_EXT_REG(r) (A_IO_EXT_BASE + (r))
455 1.1 simonb
456 1.4 simonb #define A_IO_EXT_CFG_BASE 0x0010061000
457 1.4 simonb #define A_IO_EXT_MULT_SIZE_BASE 0x0010061100
458 1.4 simonb #define A_IO_EXT_START_ADDR_BASE 0x0010061200
459 1.4 simonb #define A_IO_EXT_TIME_CFG0_BASE 0x0010061600
460 1.4 simonb #define A_IO_EXT_TIME_CFG1_BASE 0x0010061700
461 1.4 simonb
462 1.4 simonb #define IO_EXT_REGISTER_SPACING 8
463 1.4 simonb #define A_IO_EXT_CS_BASE(cs) (A_IO_EXT_CFG_BASE+IO_EXT_REGISTER_SPACING*(cs))
464 1.4 simonb #define R_IO_EXT_REG(reg,cs) ((cs)*IO_EXT_REGISTER_SPACING + (reg))
465 1.4 simonb
466 1.4 simonb #define R_IO_EXT_CFG 0x0000
467 1.4 simonb #define R_IO_EXT_MULT_SIZE 0x0100
468 1.4 simonb #define R_IO_EXT_START_ADDR 0x0200
469 1.4 simonb #define R_IO_EXT_TIME_CFG0 0x0600
470 1.4 simonb #define R_IO_EXT_TIME_CFG1 0x0700
471 1.4 simonb
472 1.4 simonb
473 1.4 simonb #define A_IO_INTERRUPT_STATUS 0x0010061A00
474 1.4 simonb #define A_IO_INTERRUPT_DATA0 0x0010061A10
475 1.4 simonb #define A_IO_INTERRUPT_DATA1 0x0010061A18
476 1.4 simonb #define A_IO_INTERRUPT_DATA2 0x0010061A20
477 1.4 simonb #define A_IO_INTERRUPT_DATA3 0x0010061A28
478 1.4 simonb #define A_IO_INTERRUPT_ADDR0 0x0010061A30
479 1.4 simonb #define A_IO_INTERRUPT_ADDR1 0x0010061A40
480 1.4 simonb #define A_IO_INTERRUPT_PARITY 0x0010061A50
481 1.4 simonb #define A_IO_PCMCIA_CFG 0x0010061A60
482 1.4 simonb #define A_IO_PCMCIA_STATUS 0x0010061A70
483 1.4 simonb #define A_IO_DRIVE_0 0x0010061300
484 1.4 simonb #define A_IO_DRIVE_1 0x0010061308
485 1.4 simonb #define A_IO_DRIVE_2 0x0010061310
486 1.4 simonb #define A_IO_DRIVE_3 0x0010061318
487 1.4 simonb
488 1.4 simonb #define R_IO_INTERRUPT_STATUS 0x0A00
489 1.4 simonb #define R_IO_INTERRUPT_DATA0 0x0A10
490 1.4 simonb #define R_IO_INTERRUPT_DATA1 0x0A18
491 1.4 simonb #define R_IO_INTERRUPT_DATA2 0x0A20
492 1.4 simonb #define R_IO_INTERRUPT_DATA3 0x0A28
493 1.4 simonb #define R_IO_INTERRUPT_ADDR0 0x0A30
494 1.4 simonb #define R_IO_INTERRUPT_ADDR1 0x0A40
495 1.4 simonb #define R_IO_INTERRUPT_PARITY 0x0A50
496 1.4 simonb #define R_IO_PCMCIA_CFG 0x0A60
497 1.4 simonb #define R_IO_PCMCIA_STATUS 0x0A70
498 1.1 simonb
499 1.4 simonb /* *********************************************************************
500 1.1 simonb * GPIO Registers
501 1.1 simonb ********************************************************************* */
502 1.1 simonb
503 1.4 simonb #define A_GPIO_CLR_EDGE 0x0010061A80
504 1.4 simonb #define A_GPIO_INT_TYPE 0x0010061A88
505 1.4 simonb #define A_GPIO_INPUT_INVERT 0x0010061A90
506 1.4 simonb #define A_GPIO_GLITCH 0x0010061A98
507 1.4 simonb #define A_GPIO_READ 0x0010061AA0
508 1.4 simonb #define A_GPIO_DIRECTION 0x0010061AA8
509 1.4 simonb #define A_GPIO_PIN_CLR 0x0010061AB0
510 1.4 simonb #define A_GPIO_PIN_SET 0x0010061AB8
511 1.4 simonb
512 1.4 simonb #define A_GPIO_BASE 0x0010061A80
513 1.4 simonb
514 1.4 simonb #define R_GPIO_CLR_EDGE 0x00
515 1.4 simonb #define R_GPIO_INT_TYPE 0x08
516 1.4 simonb #define R_GPIO_INPUT_INVERT 0x10
517 1.4 simonb #define R_GPIO_GLITCH 0x18
518 1.4 simonb #define R_GPIO_READ 0x20
519 1.4 simonb #define R_GPIO_DIRECTION 0x28
520 1.4 simonb #define R_GPIO_PIN_CLR 0x30
521 1.4 simonb #define R_GPIO_PIN_SET 0x38
522 1.1 simonb
523 1.4 simonb /* *********************************************************************
524 1.1 simonb * SMBus Registers
525 1.1 simonb ********************************************************************* */
526 1.1 simonb
527 1.4 simonb #define A_SMB_XTRA_0 0x0010060000
528 1.4 simonb #define A_SMB_XTRA_1 0x0010060008
529 1.4 simonb #define A_SMB_FREQ_0 0x0010060010
530 1.4 simonb #define A_SMB_FREQ_1 0x0010060018
531 1.4 simonb #define A_SMB_STATUS_0 0x0010060020
532 1.4 simonb #define A_SMB_STATUS_1 0x0010060028
533 1.4 simonb #define A_SMB_CMD_0 0x0010060030
534 1.4 simonb #define A_SMB_CMD_1 0x0010060038
535 1.4 simonb #define A_SMB_START_0 0x0010060040
536 1.4 simonb #define A_SMB_START_1 0x0010060048
537 1.4 simonb #define A_SMB_DATA_0 0x0010060050
538 1.4 simonb #define A_SMB_DATA_1 0x0010060058
539 1.4 simonb #define A_SMB_CONTROL_0 0x0010060060
540 1.4 simonb #define A_SMB_CONTROL_1 0x0010060068
541 1.4 simonb #define A_SMB_PEC_0 0x0010060070
542 1.4 simonb #define A_SMB_PEC_1 0x0010060078
543 1.4 simonb
544 1.4 simonb #define A_SMB_0 0x0010060000
545 1.4 simonb #define A_SMB_1 0x0010060008
546 1.4 simonb #define SMB_REGISTER_SPACING 0x8
547 1.4 simonb #define A_SMB_BASE(idx) (A_SMB_0+(idx)*SMB_REGISTER_SPACING)
548 1.4 simonb #define A_SMB_REGISTER(idx,reg) (A_SMB_BASE(idx)+(reg))
549 1.4 simonb
550 1.4 simonb #define R_SMB_XTRA 0x0000000000
551 1.4 simonb #define R_SMB_FREQ 0x0000000010
552 1.4 simonb #define R_SMB_STATUS 0x0000000020
553 1.4 simonb #define R_SMB_CMD 0x0000000030
554 1.4 simonb #define R_SMB_START 0x0000000040
555 1.4 simonb #define R_SMB_DATA 0x0000000050
556 1.4 simonb #define R_SMB_CONTROL 0x0000000060
557 1.4 simonb #define R_SMB_PEC 0x0000000070
558 1.1 simonb
559 1.4 simonb /* *********************************************************************
560 1.1 simonb * Timer Registers
561 1.1 simonb ********************************************************************* */
562 1.1 simonb
563 1.1 simonb /*
564 1.1 simonb * Watchdog timers
565 1.1 simonb */
566 1.1 simonb
567 1.4 simonb #define A_SCD_WDOG_0 0x0010020050
568 1.4 simonb #define A_SCD_WDOG_1 0x0010020150
569 1.4 simonb #define SCD_WDOG_SPACING 0x100
570 1.4 simonb #define SCD_NUM_WDOGS 2
571 1.4 simonb #define A_SCD_WDOG_BASE(w) (A_SCD_WDOG_0+SCD_WDOG_SPACING*(w))
572 1.4 simonb #define A_SCD_WDOG_REGISTER(w,r) (A_SCD_WDOG_BASE(w) + (r))
573 1.4 simonb
574 1.4 simonb #define R_SCD_WDOG_INIT 0x0000000000
575 1.4 simonb #define R_SCD_WDOG_CNT 0x0000000008
576 1.4 simonb #define R_SCD_WDOG_CFG 0x0000000010
577 1.4 simonb
578 1.4 simonb #define A_SCD_WDOG_INIT_0 0x0010020050
579 1.4 simonb #define A_SCD_WDOG_CNT_0 0x0010020058
580 1.4 simonb #define A_SCD_WDOG_CFG_0 0x0010020060
581 1.4 simonb
582 1.4 simonb #define A_SCD_WDOG_INIT_1 0x0010020150
583 1.4 simonb #define A_SCD_WDOG_CNT_1 0x0010020158
584 1.4 simonb #define A_SCD_WDOG_CFG_1 0x0010020160
585 1.1 simonb
586 1.1 simonb /*
587 1.1 simonb * Generic timers
588 1.1 simonb */
589 1.1 simonb
590 1.4 simonb #define A_SCD_TIMER_0 0x0010020070
591 1.4 simonb #define A_SCD_TIMER_1 0x0010020078
592 1.4 simonb #define A_SCD_TIMER_2 0x0010020170
593 1.4 simonb #define A_SCD_TIMER_3 0x0010020178
594 1.4 simonb #define SCD_NUM_TIMERS 4
595 1.4 simonb #define A_SCD_TIMER_BASE(w) (A_SCD_TIMER_0+0x08*((w)&1)+0x100*(((w)&2)>>1))
596 1.4 simonb #define A_SCD_TIMER_REGISTER(w,r) (A_SCD_TIMER_BASE(w) + (r))
597 1.4 simonb
598 1.4 simonb #define R_SCD_TIMER_INIT 0x0000000000
599 1.4 simonb #define R_SCD_TIMER_CNT 0x0000000010
600 1.4 simonb #define R_SCD_TIMER_CFG 0x0000000020
601 1.4 simonb
602 1.4 simonb #define A_SCD_TIMER_INIT_0 0x0010020070
603 1.4 simonb #define A_SCD_TIMER_CNT_0 0x0010020080
604 1.4 simonb #define A_SCD_TIMER_CFG_0 0x0010020090
605 1.4 simonb
606 1.4 simonb #define A_SCD_TIMER_INIT_1 0x0010020078
607 1.4 simonb #define A_SCD_TIMER_CNT_1 0x0010020088
608 1.4 simonb #define A_SCD_TIMER_CFG_1 0x0010020098
609 1.4 simonb
610 1.4 simonb #define A_SCD_TIMER_INIT_2 0x0010020170
611 1.4 simonb #define A_SCD_TIMER_CNT_2 0x0010020180
612 1.4 simonb #define A_SCD_TIMER_CFG_2 0x0010020190
613 1.4 simonb
614 1.4 simonb #define A_SCD_TIMER_INIT_3 0x0010020178
615 1.4 simonb #define A_SCD_TIMER_CNT_3 0x0010020188
616 1.4 simonb #define A_SCD_TIMER_CFG_3 0x0010020198
617 1.4 simonb
618 1.4 simonb #define A_SCD_SCRATCH 0x0010020C10 /* PASS2 */
619 1.4 simonb
620 1.4 simonb #define A_SCD_ZBBUS_CYCLE_COUNT 0x0010030000 /* PASS2 */
621 1.4 simonb #define A_SCD_ZBBUS_CYCLE_CP0 0x0010020C00 /* PASS2 */
622 1.4 simonb #define A_SCD_ZBBUS_CYCLE_CP1 0x0010020C08 /* PASS2 */
623 1.1 simonb
624 1.4 simonb
625 1.4 simonb /* *********************************************************************
626 1.1 simonb * System Control Registers
627 1.1 simonb ********************************************************************* */
628 1.1 simonb
629 1.4 simonb #define A_SCD_SYSTEM_REVISION 0x0010020000
630 1.4 simonb #define A_SCD_SYSTEM_CFG 0x0010020008
631 1.1 simonb
632 1.4 simonb /* *********************************************************************
633 1.1 simonb * System Address Trap Registers
634 1.1 simonb ********************************************************************* */
635 1.1 simonb
636 1.4 simonb #define A_ADDR_TRAP_INDEX 0x00100200B0
637 1.4 simonb #define A_ADDR_TRAP_REG 0x00100200B8
638 1.4 simonb #define A_ADDR_TRAP_UP_0 0x0010020400
639 1.4 simonb #define A_ADDR_TRAP_UP_1 0x0010020408
640 1.4 simonb #define A_ADDR_TRAP_UP_2 0x0010020410
641 1.4 simonb #define A_ADDR_TRAP_UP_3 0x0010020418
642 1.4 simonb #define A_ADDR_TRAP_DOWN_0 0x0010020420
643 1.4 simonb #define A_ADDR_TRAP_DOWN_1 0x0010020428
644 1.4 simonb #define A_ADDR_TRAP_DOWN_2 0x0010020430
645 1.4 simonb #define A_ADDR_TRAP_DOWN_3 0x0010020438
646 1.4 simonb #define A_ADDR_TRAP_CFG_0 0x0010020440
647 1.4 simonb #define A_ADDR_TRAP_CFG_1 0x0010020448
648 1.4 simonb #define A_ADDR_TRAP_CFG_2 0x0010020450
649 1.4 simonb #define A_ADDR_TRAP_CFG_3 0x0010020458
650 1.4 simonb #define A_ADDR_TRAP_REG_DEBUG 0x0010020460 /* PASS2 */
651 1.1 simonb
652 1.1 simonb
653 1.4 simonb /* *********************************************************************
654 1.1 simonb * System Interrupt Mapper Registers
655 1.1 simonb ********************************************************************* */
656 1.1 simonb
657 1.4 simonb #define A_IMR_CPU0_BASE 0x0010020000
658 1.4 simonb #define A_IMR_CPU1_BASE 0x0010022000
659 1.4 simonb #define IMR_REGISTER_SPACING 0x2000
660 1.4 simonb
661 1.4 simonb #define A_IMR_MAPPER(cpu) (A_IMR_CPU0_BASE+(cpu)*IMR_REGISTER_SPACING)
662 1.4 simonb #define A_IMR_REGISTER(cpu,reg) (A_IMR_MAPPER(cpu)+(reg))
663 1.4 simonb
664 1.4 simonb #define R_IMR_INTERRUPT_DIAG 0x0010
665 1.4 simonb #define R_IMR_INTERRUPT_MASK 0x0028
666 1.4 simonb #define R_IMR_INTERRUPT_TRACE 0x0038
667 1.4 simonb #define R_IMR_INTERRUPT_SOURCE_STATUS 0x0040
668 1.4 simonb #define R_IMR_LDT_INTERRUPT_SET 0x0048
669 1.4 simonb #define R_IMR_LDT_INTERRUPT 0x0018
670 1.4 simonb #define R_IMR_LDT_INTERRUPT_CLR 0x0020
671 1.4 simonb #define R_IMR_MAILBOX_CPU 0x00c0
672 1.4 simonb #define R_IMR_ALIAS_MAILBOX_CPU 0x1000
673 1.4 simonb #define R_IMR_MAILBOX_SET_CPU 0x00C8
674 1.4 simonb #define R_IMR_ALIAS_MAILBOX_SET_CPU 0x1008
675 1.4 simonb #define R_IMR_MAILBOX_CLR_CPU 0x00D0
676 1.4 simonb #define R_IMR_INTERRUPT_STATUS_BASE 0x0100
677 1.4 simonb #define R_IMR_INTERRUPT_STATUS_COUNT 7
678 1.4 simonb #define R_IMR_INTERRUPT_MAP_BASE 0x0200
679 1.4 simonb #define R_IMR_INTERRUPT_MAP_COUNT 64
680 1.1 simonb
681 1.4 simonb /* *********************************************************************
682 1.1 simonb * System Performance Counter Registers
683 1.1 simonb ********************************************************************* */
684 1.1 simonb
685 1.4 simonb #define A_SCD_PERF_CNT_CFG 0x00100204C0
686 1.4 simonb #define A_SCD_PERF_CNT_0 0x00100204D0
687 1.4 simonb #define A_SCD_PERF_CNT_1 0x00100204D8
688 1.4 simonb #define A_SCD_PERF_CNT_2 0x00100204E0
689 1.4 simonb #define A_SCD_PERF_CNT_3 0x00100204E8
690 1.1 simonb
691 1.4 simonb /* *********************************************************************
692 1.1 simonb * System Bus Watcher Registers
693 1.1 simonb ********************************************************************* */
694 1.1 simonb
695 1.4 simonb #define A_SCD_BUS_ERR_STATUS 0x0010020880
696 1.4 simonb #define A_SCD_BUS_ERR_STATUS_DEBUG 0x00100208D0 /* PASS2 */
697 1.4 simonb #define A_BUS_ERR_DATA_0 0x00100208A0
698 1.4 simonb #define A_BUS_ERR_DATA_1 0x00100208A8
699 1.4 simonb #define A_BUS_ERR_DATA_2 0x00100208B0
700 1.4 simonb #define A_BUS_ERR_DATA_3 0x00100208B8
701 1.4 simonb #define A_BUS_L2_ERRORS 0x00100208C0
702 1.4 simonb #define A_BUS_MEM_IO_ERRORS 0x00100208C8
703 1.1 simonb
704 1.4 simonb /* *********************************************************************
705 1.1 simonb * System Debug Controller Registers
706 1.1 simonb ********************************************************************* */
707 1.1 simonb
708 1.4 simonb #define A_SCD_JTAG_BASE 0x0010000000
709 1.1 simonb
710 1.4 simonb /* *********************************************************************
711 1.1 simonb * System Trace Buffer Registers
712 1.1 simonb ********************************************************************* */
713 1.1 simonb
714 1.4 simonb #define A_SCD_TRACE_CFG 0x0010020A00
715 1.4 simonb #define A_SCD_TRACE_READ 0x0010020A08
716 1.4 simonb #define A_SCD_TRACE_EVENT_0 0x0010020A20
717 1.4 simonb #define A_SCD_TRACE_EVENT_1 0x0010020A28
718 1.4 simonb #define A_SCD_TRACE_EVENT_2 0x0010020A30
719 1.4 simonb #define A_SCD_TRACE_EVENT_3 0x0010020A38
720 1.4 simonb #define A_SCD_TRACE_SEQUENCE_0 0x0010020A40
721 1.4 simonb #define A_SCD_TRACE_SEQUENCE_1 0x0010020A48
722 1.4 simonb #define A_SCD_TRACE_SEQUENCE_2 0x0010020A50
723 1.4 simonb #define A_SCD_TRACE_SEQUENCE_3 0x0010020A58
724 1.4 simonb #define A_SCD_TRACE_EVENT_4 0x0010020A60
725 1.4 simonb #define A_SCD_TRACE_EVENT_5 0x0010020A68
726 1.4 simonb #define A_SCD_TRACE_EVENT_6 0x0010020A70
727 1.4 simonb #define A_SCD_TRACE_EVENT_7 0x0010020A78
728 1.4 simonb #define A_SCD_TRACE_SEQUENCE_4 0x0010020A80
729 1.4 simonb #define A_SCD_TRACE_SEQUENCE_5 0x0010020A88
730 1.4 simonb #define A_SCD_TRACE_SEQUENCE_6 0x0010020A90
731 1.4 simonb #define A_SCD_TRACE_SEQUENCE_7 0x0010020A98
732 1.1 simonb
733 1.4 simonb /* *********************************************************************
734 1.1 simonb * System Generic DMA Registers
735 1.1 simonb ********************************************************************* */
736 1.1 simonb
737 1.4 simonb #define A_DM_0 0x0010020B00
738 1.4 simonb #define A_DM_1 0x0010020B20
739 1.4 simonb #define A_DM_2 0x0010020B40
740 1.4 simonb #define A_DM_3 0x0010020B60
741 1.4 simonb #define DM_REGISTER_SPACING 0x20
742 1.4 simonb #define DM_NUM_CHANNELS 4
743 1.4 simonb #define A_DM_BASE(idx) (A_DM_0 + ((idx) * DM_REGISTER_SPACING))
744 1.4 simonb #define A_DM_REGISTER(idx,reg) (A_DM_BASE(idx) + (reg))
745 1.4 simonb
746 1.4 simonb #define R_DM_DSCR_BASE 0x0000000000
747 1.4 simonb #define R_DM_DSCR_COUNT 0x0000000008
748 1.4 simonb #define R_DM_CUR_DSCR_ADDR 0x0000000010
749 1.4 simonb #define R_DM_DSCR_BASE_DEBUG 0x0000000018
750 1.1 simonb
751 1.1 simonb
752 1.1 simonb /* *********************************************************************
753 1.1 simonb * Physical Address Map
754 1.1 simonb ********************************************************************* */
755 1.1 simonb
756 1.4 simonb #define A_PHYS_MEMORY_0 _SB_MAKE64(0x0000000000)
757 1.4 simonb #define A_PHYS_MEMORY_SIZE _SB_MAKE64((256*1024*1024))
758 1.4 simonb #define A_PHYS_SYSTEM_CTL _SB_MAKE64(0x0010000000)
759 1.4 simonb #define A_PHYS_IO_SYSTEM _SB_MAKE64(0x0010060000)
760 1.4 simonb #define A_PHYS_GENBUS _SB_MAKE64(0x0010090000)
761 1.4 simonb #define A_PHYS_GENBUS_END _SB_MAKE64(0x0040000000)
762 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES_32 _SB_MAKE64(0x0040000000)
763 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS_32 _SB_MAKE64(0x0060000000)
764 1.4 simonb #define A_PHYS_MEMORY_1 _SB_MAKE64(0x0080000000)
765 1.4 simonb #define A_PHYS_MEMORY_2 _SB_MAKE64(0x0090000000)
766 1.4 simonb #define A_PHYS_MEMORY_3 _SB_MAKE64(0x00C0000000)
767 1.4 simonb #define A_PHYS_L2_CACHE_TEST _SB_MAKE64(0x00D0000000)
768 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BYTES _SB_MAKE64(0x00D8000000)
769 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES _SB_MAKE64(0x00DC000000)
770 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BYTES _SB_MAKE64(0x00DE000000)
771 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BITS _SB_MAKE64(0x00F8000000)
772 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS _SB_MAKE64(0x00FC000000)
773 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BITS _SB_MAKE64(0x00FE000000)
774 1.4 simonb #define A_PHYS_MEMORY_EXP _SB_MAKE64(0x0100000000)
775 1.4 simonb #define A_PHYS_MEMORY_EXP_SIZE _SB_MAKE64((508*1024*1024*1024))
776 1.4 simonb #define A_PHYS_LDT_EXP _SB_MAKE64(0x8000000000)
777 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BYTES _SB_MAKE64(0xF000000000)
778 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BITS _SB_MAKE64(0xF100000000)
779 1.4 simonb #define A_PHYS_RESERVED _SB_MAKE64(0xF200000000)
780 1.4 simonb #define A_PHYS_RESERVED_SPECIAL_LDT _SB_MAKE64(0xFD00000000)
781 1.4 simonb
782 1.4 simonb #define A_PHYS_L2CACHE_WAY_SIZE _SB_MAKE64(0x0000020000)
783 1.4 simonb #define PHYS_L2CACHE_NUM_WAYS 4
784 1.4 simonb #define A_PHYS_L2CACHE_TOTAL_SIZE _SB_MAKE64(0x0000080000)
785 1.4 simonb #define A_PHYS_L2CACHE_WAY0 _SB_MAKE64(0x00D0180000)
786 1.4 simonb #define A_PHYS_L2CACHE_WAY1 _SB_MAKE64(0x00D01A0000)
787 1.4 simonb #define A_PHYS_L2CACHE_WAY2 _SB_MAKE64(0x00D01C0000)
788 1.4 simonb #define A_PHYS_L2CACHE_WAY3 _SB_MAKE64(0x00D01E0000)
789 1.4 simonb
790 1.1 simonb
791 1.4 simonb #endif
792