sb1250_regs.h revision 1.5 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.4 simonb *
4 1.4 simonb * Register Definitions File: sb1250_regs.h
5 1.4 simonb *
6 1.1 simonb * This module contains the addresses of the on-chip peripherals
7 1.1 simonb * on the SB1250.
8 1.4 simonb *
9 1.4 simonb * SB1250 specification level: 01/02/2002
10 1.4 simonb *
11 1.4 simonb * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.4 simonb *
13 1.4 simonb *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.4 simonb *
18 1.4 simonb * This software is furnished under license and may be used and
19 1.4 simonb * copied only in accordance with the following terms and
20 1.4 simonb * conditions. Subject to these conditions, you may download,
21 1.4 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.4 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.4 simonb *
25 1.4 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.4 simonb * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.4 simonb *
29 1.4 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.4 simonb * logo of Broadcom Corporation. Neither the "Broadcom
31 1.4 simonb * Corporation" name nor any trademark or logo of Broadcom
32 1.4 simonb * Corporation may be used to endorse or promote products
33 1.4 simonb * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.4 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.4 simonb * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.4 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.4 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.4 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.4 simonb * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.4 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.4 simonb * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.4 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.4 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.4 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb
52 1.1 simonb #ifndef _SB1250_REGS_H
53 1.4 simonb #define _SB1250_REGS_H
54 1.1 simonb
55 1.1 simonb #include "sb1250_defs.h"
56 1.1 simonb
57 1.1 simonb
58 1.1 simonb /* *********************************************************************
59 1.1 simonb * Some general notes:
60 1.4 simonb *
61 1.1 simonb * For the most part, when there is more than one peripheral
62 1.1 simonb * of the same type on the SOC, the constants below will be
63 1.1 simonb * offsets from the base of each peripheral. For example,
64 1.1 simonb * the MAC registers are described as offsets from the first
65 1.1 simonb * MAC register, and there will be a MAC_REGISTER() macro
66 1.4 simonb * to calculate the base address of a given MAC.
67 1.4 simonb *
68 1.1 simonb * The information in this file is based on the SB1250 SOC
69 1.1 simonb * manual version 0.2, July 2000.
70 1.1 simonb ********************************************************************* */
71 1.1 simonb
72 1.1 simonb
73 1.4 simonb /* *********************************************************************
74 1.1 simonb * Memory Controller Registers
75 1.1 simonb ********************************************************************* */
76 1.1 simonb
77 1.5 cgd /*
78 1.5 cgd * XXX: can't remove MC base 0 if 112x, since it's used by other macros,
79 1.5 cgd * since there is one reg there (but it could get its addr/offset constant).
80 1.5 cgd */
81 1.4 simonb #define A_MC_BASE_0 0x0010051000
82 1.4 simonb #define A_MC_BASE_1 0x0010052000
83 1.4 simonb #define MC_REGISTER_SPACING 0x1000
84 1.4 simonb
85 1.4 simonb #define A_MC_BASE(ctlid) ((ctlid)*MC_REGISTER_SPACING+A_MC_BASE_0)
86 1.4 simonb #define A_MC_REGISTER(ctlid,reg) (A_MC_BASE(ctlid)+(reg))
87 1.4 simonb
88 1.4 simonb #define R_MC_CONFIG 0x0000000100
89 1.4 simonb #define R_MC_DRAMCMD 0x0000000120
90 1.4 simonb #define R_MC_DRAMMODE 0x0000000140
91 1.4 simonb #define R_MC_TIMING1 0x0000000160
92 1.4 simonb #define R_MC_TIMING2 0x0000000180
93 1.4 simonb #define R_MC_CS_START 0x00000001A0
94 1.4 simonb #define R_MC_CS_END 0x00000001C0
95 1.4 simonb #define R_MC_CS_INTERLEAVE 0x00000001E0
96 1.4 simonb #define S_MC_CS_STARTEND 16
97 1.4 simonb
98 1.4 simonb #define R_MC_CSX_BASE 0x0000000200
99 1.4 simonb #define R_MC_CSX_ROW 0x0000000000 /* relative to CSX_BASE, above */
100 1.4 simonb #define R_MC_CSX_COL 0x0000000020 /* relative to CSX_BASE, above */
101 1.4 simonb #define R_MC_CSX_BA 0x0000000040 /* relative to CSX_BASE, above */
102 1.4 simonb #define MC_CSX_SPACING 0x0000000060 /* relative to CSX_BASE, above */
103 1.4 simonb
104 1.4 simonb #define R_MC_CS0_ROW 0x0000000200
105 1.4 simonb #define R_MC_CS0_COL 0x0000000220
106 1.4 simonb #define R_MC_CS0_BA 0x0000000240
107 1.4 simonb #define R_MC_CS1_ROW 0x0000000260
108 1.4 simonb #define R_MC_CS1_COL 0x0000000280
109 1.4 simonb #define R_MC_CS1_BA 0x00000002A0
110 1.4 simonb #define R_MC_CS2_ROW 0x00000002C0
111 1.4 simonb #define R_MC_CS2_COL 0x00000002E0
112 1.4 simonb #define R_MC_CS2_BA 0x0000000300
113 1.4 simonb #define R_MC_CS3_ROW 0x0000000320
114 1.4 simonb #define R_MC_CS3_COL 0x0000000340
115 1.4 simonb #define R_MC_CS3_BA 0x0000000360
116 1.4 simonb #define R_MC_CS_ATTR 0x0000000380
117 1.4 simonb #define R_MC_TEST_DATA 0x0000000400
118 1.4 simonb #define R_MC_TEST_ECC 0x0000000420
119 1.4 simonb #define R_MC_MCLK_CFG 0x0000000500
120 1.1 simonb
121 1.4 simonb /* *********************************************************************
122 1.1 simonb * L2 Cache Control Registers
123 1.1 simonb ********************************************************************* */
124 1.1 simonb
125 1.5 cgd #define A_L2_READ_TAG 0x0010040018
126 1.5 cgd #define A_L2_ECC_TAG 0x0010040038
127 1.5 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
128 1.5 cgd #define A_L2_READ_MISC 0x0010040058
129 1.5 cgd #endif /* 112x PASS1 */
130 1.4 simonb #define A_L2_WAY_DISABLE 0x0010041000
131 1.4 simonb #define A_L2_MAKEDISABLE(x) (A_L2_WAY_DISABLE | (((~(x))&0x0F) << 8))
132 1.4 simonb #define A_L2_MGMT_TAG_BASE 0x00D0000000
133 1.4 simonb
134 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
135 1.5 cgd #define A_L2_CACHE_DISABLE 0x0010042000
136 1.5 cgd #define A_L2_MAKECACHEDISABLE(x) (A_L2_CACHE_DISABLE | (((x)&0x0F) << 8))
137 1.5 cgd #define A_L2_MISC_CONFIG 0x0010043000
138 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
139 1.5 cgd
140 1.5 cgd /* Backward-compatibility definitions. */
141 1.5 cgd /* XXX: discourage people from using these constants. */
142 1.5 cgd #define A_L2_READ_ADDRESS A_L2_READ_TAG
143 1.5 cgd #define A_L2_EEC_ADDRESS A_L2_ECC_TAG
144 1.4 simonb
145 1.1 simonb
146 1.4 simonb /* *********************************************************************
147 1.1 simonb * PCI Interface Registers
148 1.1 simonb ********************************************************************* */
149 1.1 simonb
150 1.4 simonb #define A_PCI_TYPE00_HEADER 0x00DE000000
151 1.4 simonb #define A_PCI_TYPE01_HEADER 0x00DE000800
152 1.1 simonb
153 1.1 simonb
154 1.4 simonb /* *********************************************************************
155 1.1 simonb * Ethernet DMA and MACs
156 1.1 simonb ********************************************************************* */
157 1.1 simonb
158 1.4 simonb #define A_MAC_BASE_0 0x0010064000
159 1.4 simonb #define A_MAC_BASE_1 0x0010065000
160 1.5 cgd #if SIBYTE_HDR_FEATURE_CHIP(1250)
161 1.4 simonb #define A_MAC_BASE_2 0x0010066000
162 1.5 cgd #endif /* 1250 */
163 1.4 simonb
164 1.4 simonb #define MAC_SPACING 0x1000
165 1.4 simonb #define MAC_DMA_TXRX_SPACING 0x0400
166 1.4 simonb #define MAC_DMA_CHANNEL_SPACING 0x0100
167 1.4 simonb #define DMA_RX 0
168 1.4 simonb #define DMA_TX 1
169 1.4 simonb #define MAC_NUM_DMACHAN 2 /* channels per direction */
170 1.4 simonb
171 1.5 cgd /* XXX: not correct; depends on SOC type. */
172 1.4 simonb #define MAC_NUM_PORTS 3
173 1.4 simonb
174 1.4 simonb #define A_MAC_CHANNEL_BASE(macnum) \
175 1.4 simonb (A_MAC_BASE_0 + \
176 1.4 simonb MAC_SPACING*(macnum))
177 1.4 simonb
178 1.4 simonb #define A_MAC_REGISTER(macnum,reg) \
179 1.4 simonb (A_MAC_BASE_0 + \
180 1.4 simonb MAC_SPACING*(macnum) + (reg))
181 1.4 simonb
182 1.4 simonb
183 1.4 simonb #define R_MAC_DMA_CHANNELS 0x800 /* Relative to A_MAC_CHANNEL_BASE */
184 1.4 simonb
185 1.4 simonb #define A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) \
186 1.4 simonb ((A_MAC_CHANNEL_BASE(macnum)) + \
187 1.4 simonb R_MAC_DMA_CHANNELS + \
188 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \
189 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan)))
190 1.4 simonb
191 1.4 simonb #define R_MAC_DMA_CHANNEL_BASE(txrx,chan) \
192 1.4 simonb (R_MAC_DMA_CHANNELS + \
193 1.4 simonb (MAC_DMA_TXRX_SPACING*(txrx)) + \
194 1.4 simonb (MAC_DMA_CHANNEL_SPACING*(chan)))
195 1.4 simonb
196 1.4 simonb #define A_MAC_DMA_REGISTER(macnum,txrx,chan,reg) \
197 1.4 simonb (A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) + \
198 1.4 simonb (reg))
199 1.4 simonb
200 1.4 simonb #define R_MAC_DMA_REGISTER(txrx,chan,reg) \
201 1.4 simonb (R_MAC_DMA_CHANNEL_BASE(txrx,chan) + \
202 1.4 simonb (reg))
203 1.1 simonb
204 1.4 simonb /*
205 1.1 simonb * DMA channel registers, relative to A_MAC_DMA_CHANNEL_BASE
206 1.1 simonb */
207 1.1 simonb
208 1.4 simonb #define R_MAC_DMA_CONFIG0 0x00000000
209 1.4 simonb #define R_MAC_DMA_CONFIG1 0x00000008
210 1.4 simonb #define R_MAC_DMA_DSCR_BASE 0x00000010
211 1.4 simonb #define R_MAC_DMA_DSCR_CNT 0x00000018
212 1.4 simonb #define R_MAC_DMA_CUR_DSCRA 0x00000020
213 1.4 simonb #define R_MAC_DMA_CUR_DSCRB 0x00000028
214 1.4 simonb #define R_MAC_DMA_CUR_DSCRADDR 0x00000030
215 1.5 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
216 1.5 cgd #define R_MAC_DMA_OODPKTLOST_RX 0x00000038 /* rx only */
217 1.5 cgd #endif /* 112x PASS1 */
218 1.1 simonb
219 1.1 simonb /*
220 1.1 simonb * RMON Counters
221 1.1 simonb */
222 1.1 simonb
223 1.4 simonb #define R_MAC_RMON_TX_BYTES 0x00000000
224 1.4 simonb #define R_MAC_RMON_COLLISIONS 0x00000008
225 1.4 simonb #define R_MAC_RMON_LATE_COL 0x00000010
226 1.4 simonb #define R_MAC_RMON_EX_COL 0x00000018
227 1.4 simonb #define R_MAC_RMON_FCS_ERROR 0x00000020
228 1.4 simonb #define R_MAC_RMON_TX_ABORT 0x00000028
229 1.1 simonb /* Counter #6 (0x30) now reserved */
230 1.4 simonb #define R_MAC_RMON_TX_BAD 0x00000038
231 1.4 simonb #define R_MAC_RMON_TX_GOOD 0x00000040
232 1.4 simonb #define R_MAC_RMON_TX_RUNT 0x00000048
233 1.4 simonb #define R_MAC_RMON_TX_OVERSIZE 0x00000050
234 1.4 simonb #define R_MAC_RMON_RX_BYTES 0x00000080
235 1.4 simonb #define R_MAC_RMON_RX_MCAST 0x00000088
236 1.4 simonb #define R_MAC_RMON_RX_BCAST 0x00000090
237 1.4 simonb #define R_MAC_RMON_RX_BAD 0x00000098
238 1.4 simonb #define R_MAC_RMON_RX_GOOD 0x000000A0
239 1.4 simonb #define R_MAC_RMON_RX_RUNT 0x000000A8
240 1.4 simonb #define R_MAC_RMON_RX_OVERSIZE 0x000000B0
241 1.4 simonb #define R_MAC_RMON_RX_FCS_ERROR 0x000000B8
242 1.4 simonb #define R_MAC_RMON_RX_LENGTH_ERROR 0x000000C0
243 1.4 simonb #define R_MAC_RMON_RX_CODE_ERROR 0x000000C8
244 1.4 simonb #define R_MAC_RMON_RX_ALIGN_ERROR 0x000000D0
245 1.1 simonb
246 1.1 simonb /* Updated to spec 0.2 */
247 1.4 simonb #define R_MAC_CFG 0x00000100
248 1.4 simonb #define R_MAC_THRSH_CFG 0x00000108
249 1.4 simonb #define R_MAC_VLANTAG 0x00000110
250 1.4 simonb #define R_MAC_FRAMECFG 0x00000118
251 1.4 simonb #define R_MAC_EOPCNT 0x00000120
252 1.4 simonb #define R_MAC_FIFO_PTRS 0x00000130
253 1.4 simonb #define R_MAC_ADFILTER_CFG 0x00000200
254 1.4 simonb #define R_MAC_ETHERNET_ADDR 0x00000208
255 1.4 simonb #define R_MAC_PKT_TYPE 0x00000210
256 1.5 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
257 1.5 cgd #define R_MAC_ADMASK0 0x00000218
258 1.5 cgd #define R_MAC_ADMASK1 0x00000220
259 1.5 cgd #endif /* 112x PASS1 */
260 1.4 simonb #define R_MAC_HASH_BASE 0x00000240
261 1.4 simonb #define R_MAC_ADDR_BASE 0x00000280
262 1.4 simonb #define R_MAC_CHLO0_BASE 0x00000300
263 1.4 simonb #define R_MAC_CHUP0_BASE 0x00000320
264 1.4 simonb #define R_MAC_ENABLE 0x00000400
265 1.4 simonb #define R_MAC_STATUS 0x00000408
266 1.4 simonb #define R_MAC_INT_MASK 0x00000410
267 1.4 simonb #define R_MAC_TXD_CTL 0x00000420
268 1.4 simonb #define R_MAC_MDIO 0x00000428
269 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
270 1.5 cgd #define R_MAC_STATUS1 0x00000430
271 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
272 1.4 simonb #define R_MAC_DEBUG_STATUS 0x00000448
273 1.4 simonb
274 1.4 simonb #define MAC_HASH_COUNT 8
275 1.4 simonb #define MAC_ADDR_COUNT 8
276 1.4 simonb #define MAC_CHMAP_COUNT 4
277 1.1 simonb
278 1.1 simonb
279 1.4 simonb /* *********************************************************************
280 1.1 simonb * DUART Registers
281 1.1 simonb ********************************************************************* */
282 1.1 simonb
283 1.1 simonb
284 1.4 simonb #define R_DUART_NUM_PORTS 2
285 1.4 simonb
286 1.4 simonb #define A_DUART 0x0010060000
287 1.1 simonb
288 1.4 simonb #define A_DUART_REG(r)
289 1.1 simonb
290 1.4 simonb #define DUART_CHANREG_SPACING 0x100
291 1.4 simonb #define A_DUART_CHANREG(chan,reg) (A_DUART + DUART_CHANREG_SPACING*(chan) + (reg))
292 1.4 simonb #define R_DUART_CHANREG(chan,reg) (DUART_CHANREG_SPACING*(chan) + (reg))
293 1.4 simonb
294 1.4 simonb #define R_DUART_MODE_REG_1 0x100
295 1.4 simonb #define R_DUART_MODE_REG_2 0x110
296 1.4 simonb #define R_DUART_STATUS 0x120
297 1.4 simonb #define R_DUART_CLK_SEL 0x130
298 1.4 simonb #define R_DUART_CMD 0x150
299 1.4 simonb #define R_DUART_RX_HOLD 0x160
300 1.4 simonb #define R_DUART_TX_HOLD 0x170
301 1.4 simonb
302 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
303 1.5 cgd #define R_DUART_FULL_CTL 0x140
304 1.5 cgd #define R_DUART_OPCR_X 0x180
305 1.5 cgd #define R_DUART_AUXCTL_X 0x190
306 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
307 1.1 simonb
308 1.1 simonb
309 1.1 simonb /*
310 1.1 simonb * The IMR and ISR can't be addressed with A_DUART_CHANREG,
311 1.1 simonb * so use this macro instead.
312 1.1 simonb */
313 1.1 simonb
314 1.4 simonb #define R_DUART_AUX_CTRL 0x310
315 1.4 simonb #define R_DUART_ISR_A 0x320
316 1.4 simonb #define R_DUART_IMR_A 0x330
317 1.4 simonb #define R_DUART_ISR_B 0x340
318 1.4 simonb #define R_DUART_IMR_B 0x350
319 1.4 simonb #define R_DUART_OUT_PORT 0x360
320 1.4 simonb #define R_DUART_OPCR 0x370
321 1.4 simonb
322 1.4 simonb #define R_DUART_SET_OPR 0x3B0
323 1.4 simonb #define R_DUART_CLEAR_OPR 0x3C0
324 1.4 simonb
325 1.4 simonb #define DUART_IMRISR_SPACING 0x20
326 1.4 simonb
327 1.4 simonb #define R_DUART_IMRREG(chan) (R_DUART_IMR_A + (chan)*DUART_IMRISR_SPACING)
328 1.4 simonb #define R_DUART_ISRREG(chan) (R_DUART_ISR_A + (chan)*DUART_IMRISR_SPACING)
329 1.4 simonb
330 1.4 simonb #define A_DUART_IMRREG(chan) (A_DUART + R_DUART_IMRREG(chan))
331 1.4 simonb #define A_DUART_ISRREG(chan) (A_DUART + R_DUART_ISRREG(chan))
332 1.4 simonb
333 1.4 simonb
334 1.1 simonb
335 1.1 simonb
336 1.1 simonb /*
337 1.1 simonb * These constants are the absolute addresses.
338 1.1 simonb */
339 1.1 simonb
340 1.4 simonb #define A_DUART_MODE_REG_1_A 0x0010060100
341 1.4 simonb #define A_DUART_MODE_REG_2_A 0x0010060110
342 1.4 simonb #define A_DUART_STATUS_A 0x0010060120
343 1.4 simonb #define A_DUART_CLK_SEL_A 0x0010060130
344 1.4 simonb #define A_DUART_CMD_A 0x0010060150
345 1.4 simonb #define A_DUART_RX_HOLD_A 0x0010060160
346 1.4 simonb #define A_DUART_TX_HOLD_A 0x0010060170
347 1.4 simonb
348 1.4 simonb #define A_DUART_MODE_REG_1_B 0x0010060200
349 1.4 simonb #define A_DUART_MODE_REG_2_B 0x0010060210
350 1.4 simonb #define A_DUART_STATUS_B 0x0010060220
351 1.4 simonb #define A_DUART_CLK_SEL_B 0x0010060230
352 1.4 simonb #define A_DUART_CMD_B 0x0010060250
353 1.4 simonb #define A_DUART_RX_HOLD_B 0x0010060260
354 1.4 simonb #define A_DUART_TX_HOLD_B 0x0010060270
355 1.4 simonb
356 1.4 simonb #define A_DUART_INPORT_CHNG 0x0010060300
357 1.4 simonb #define A_DUART_AUX_CTRL 0x0010060310
358 1.4 simonb #define A_DUART_ISR_A 0x0010060320
359 1.4 simonb #define A_DUART_IMR_A 0x0010060330
360 1.4 simonb #define A_DUART_ISR_B 0x0010060340
361 1.4 simonb #define A_DUART_IMR_B 0x0010060350
362 1.4 simonb #define A_DUART_OUT_PORT 0x0010060360
363 1.4 simonb #define A_DUART_OPCR 0x0010060370
364 1.4 simonb #define A_DUART_IN_PORT 0x0010060380
365 1.4 simonb #define A_DUART_ISR 0x0010060390
366 1.4 simonb #define A_DUART_IMR 0x00100603A0
367 1.4 simonb #define A_DUART_SET_OPR 0x00100603B0
368 1.4 simonb #define A_DUART_CLEAR_OPR 0x00100603C0
369 1.4 simonb #define A_DUART_INPORT_CHNG_A 0x00100603D0
370 1.4 simonb #define A_DUART_INPORT_CHNG_B 0x00100603E0
371 1.4 simonb
372 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
373 1.5 cgd #define A_DUART_FULL_CTL_A 0x0010060140
374 1.5 cgd #define A_DUART_FULL_CTL_B 0x0010060240
375 1.1 simonb
376 1.5 cgd #define A_DUART_OPCR_A 0x0010060180
377 1.5 cgd #define A_DUART_OPCR_B 0x0010060280
378 1.4 simonb
379 1.5 cgd #define A_DUART_INPORT_CHNG_DEBUG 0x00100603F0
380 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
381 1.4 simonb
382 1.4 simonb
383 1.4 simonb /* *********************************************************************
384 1.1 simonb * Synchronous Serial Registers
385 1.1 simonb ********************************************************************* */
386 1.1 simonb
387 1.1 simonb
388 1.4 simonb #define A_SER_BASE_0 0x0010060400
389 1.4 simonb #define A_SER_BASE_1 0x0010060800
390 1.4 simonb #define SER_SPACING 0x400
391 1.1 simonb
392 1.4 simonb #define SER_DMA_TXRX_SPACING 0x80
393 1.1 simonb
394 1.4 simonb #define SER_NUM_PORTS 2
395 1.1 simonb
396 1.4 simonb #define A_SER_CHANNEL_BASE(sernum) \
397 1.4 simonb (A_SER_BASE_0 + \
398 1.4 simonb SER_SPACING*(sernum))
399 1.1 simonb
400 1.4 simonb #define A_SER_REGISTER(sernum,reg) \
401 1.4 simonb (A_SER_BASE_0 + \
402 1.4 simonb SER_SPACING*(sernum) + (reg))
403 1.1 simonb
404 1.1 simonb
405 1.4 simonb #define R_SER_DMA_CHANNELS 0 /* Relative to A_SER_BASE_x */
406 1.1 simonb
407 1.4 simonb #define A_SER_DMA_CHANNEL_BASE(sernum,txrx) \
408 1.4 simonb ((A_SER_CHANNEL_BASE(sernum)) + \
409 1.4 simonb R_SER_DMA_CHANNELS + \
410 1.4 simonb (SER_DMA_TXRX_SPACING*(txrx)))
411 1.1 simonb
412 1.4 simonb #define A_SER_DMA_REGISTER(sernum,txrx,reg) \
413 1.4 simonb (A_SER_DMA_CHANNEL_BASE(sernum,txrx) + \
414 1.4 simonb (reg))
415 1.1 simonb
416 1.1 simonb
417 1.4 simonb /*
418 1.1 simonb * DMA channel registers, relative to A_SER_DMA_CHANNEL_BASE
419 1.1 simonb */
420 1.1 simonb
421 1.4 simonb #define R_SER_DMA_CONFIG0 0x00000000
422 1.4 simonb #define R_SER_DMA_CONFIG1 0x00000008
423 1.4 simonb #define R_SER_DMA_DSCR_BASE 0x00000010
424 1.4 simonb #define R_SER_DMA_DSCR_CNT 0x00000018
425 1.4 simonb #define R_SER_DMA_CUR_DSCRA 0x00000020
426 1.4 simonb #define R_SER_DMA_CUR_DSCRB 0x00000028
427 1.4 simonb #define R_SER_DMA_CUR_DSCRADDR 0x00000030
428 1.4 simonb
429 1.4 simonb #define R_SER_DMA_CONFIG0_RX 0x00000000
430 1.4 simonb #define R_SER_DMA_CONFIG1_RX 0x00000008
431 1.4 simonb #define R_SER_DMA_DSCR_BASE_RX 0x00000010
432 1.4 simonb #define R_SER_DMA_DSCR_COUNT_RX 0x00000018
433 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_RX 0x00000020
434 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_RX 0x00000028
435 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_RX 0x00000030
436 1.4 simonb
437 1.4 simonb #define R_SER_DMA_CONFIG0_TX 0x00000080
438 1.4 simonb #define R_SER_DMA_CONFIG1_TX 0x00000088
439 1.4 simonb #define R_SER_DMA_DSCR_BASE_TX 0x00000090
440 1.4 simonb #define R_SER_DMA_DSCR_COUNT_TX 0x00000098
441 1.4 simonb #define R_SER_DMA_CUR_DSCR_A_TX 0x000000A0
442 1.4 simonb #define R_SER_DMA_CUR_DSCR_B_TX 0x000000A8
443 1.4 simonb #define R_SER_DMA_CUR_DSCR_ADDR_TX 0x000000B0
444 1.4 simonb
445 1.4 simonb #define R_SER_MODE 0x00000100
446 1.4 simonb #define R_SER_MINFRM_SZ 0x00000108
447 1.4 simonb #define R_SER_MAXFRM_SZ 0x00000110
448 1.4 simonb #define R_SER_ADDR 0x00000118
449 1.4 simonb #define R_SER_USR0_ADDR 0x00000120
450 1.4 simonb #define R_SER_USR1_ADDR 0x00000128
451 1.4 simonb #define R_SER_USR2_ADDR 0x00000130
452 1.4 simonb #define R_SER_USR3_ADDR 0x00000138
453 1.4 simonb #define R_SER_CMD 0x00000140
454 1.4 simonb #define R_SER_TX_RD_THRSH 0x00000160
455 1.4 simonb #define R_SER_TX_WR_THRSH 0x00000168
456 1.4 simonb #define R_SER_RX_RD_THRSH 0x00000170
457 1.4 simonb #define R_SER_LINE_MODE 0x00000178
458 1.4 simonb #define R_SER_DMA_ENABLE 0x00000180
459 1.4 simonb #define R_SER_INT_MASK 0x00000190
460 1.4 simonb #define R_SER_STATUS 0x00000188
461 1.4 simonb #define R_SER_STATUS_DEBUG 0x000001A8
462 1.4 simonb #define R_SER_RX_TABLE_BASE 0x00000200
463 1.4 simonb #define SER_RX_TABLE_COUNT 16
464 1.4 simonb #define R_SER_TX_TABLE_BASE 0x00000300
465 1.4 simonb #define SER_TX_TABLE_COUNT 16
466 1.1 simonb
467 1.1 simonb /* RMON Counters */
468 1.4 simonb #define R_SER_RMON_TX_BYTE_LO 0x000001C0
469 1.4 simonb #define R_SER_RMON_TX_BYTE_HI 0x000001C8
470 1.4 simonb #define R_SER_RMON_RX_BYTE_LO 0x000001D0
471 1.4 simonb #define R_SER_RMON_RX_BYTE_HI 0x000001D8
472 1.4 simonb #define R_SER_RMON_TX_UNDERRUN 0x000001E0
473 1.4 simonb #define R_SER_RMON_RX_OVERFLOW 0x000001E8
474 1.4 simonb #define R_SER_RMON_RX_ERRORS 0x000001F0
475 1.4 simonb #define R_SER_RMON_RX_BADADDR 0x000001F8
476 1.1 simonb
477 1.4 simonb /* *********************************************************************
478 1.1 simonb * Generic Bus Registers
479 1.1 simonb ********************************************************************* */
480 1.1 simonb
481 1.4 simonb #define IO_EXT_CFG_COUNT 8
482 1.1 simonb
483 1.4 simonb #define A_IO_EXT_BASE 0x0010061000
484 1.4 simonb #define A_IO_EXT_REG(r) (A_IO_EXT_BASE + (r))
485 1.1 simonb
486 1.4 simonb #define A_IO_EXT_CFG_BASE 0x0010061000
487 1.4 simonb #define A_IO_EXT_MULT_SIZE_BASE 0x0010061100
488 1.4 simonb #define A_IO_EXT_START_ADDR_BASE 0x0010061200
489 1.4 simonb #define A_IO_EXT_TIME_CFG0_BASE 0x0010061600
490 1.4 simonb #define A_IO_EXT_TIME_CFG1_BASE 0x0010061700
491 1.4 simonb
492 1.4 simonb #define IO_EXT_REGISTER_SPACING 8
493 1.4 simonb #define A_IO_EXT_CS_BASE(cs) (A_IO_EXT_CFG_BASE+IO_EXT_REGISTER_SPACING*(cs))
494 1.4 simonb #define R_IO_EXT_REG(reg,cs) ((cs)*IO_EXT_REGISTER_SPACING + (reg))
495 1.4 simonb
496 1.4 simonb #define R_IO_EXT_CFG 0x0000
497 1.4 simonb #define R_IO_EXT_MULT_SIZE 0x0100
498 1.4 simonb #define R_IO_EXT_START_ADDR 0x0200
499 1.4 simonb #define R_IO_EXT_TIME_CFG0 0x0600
500 1.4 simonb #define R_IO_EXT_TIME_CFG1 0x0700
501 1.4 simonb
502 1.4 simonb
503 1.4 simonb #define A_IO_INTERRUPT_STATUS 0x0010061A00
504 1.4 simonb #define A_IO_INTERRUPT_DATA0 0x0010061A10
505 1.4 simonb #define A_IO_INTERRUPT_DATA1 0x0010061A18
506 1.4 simonb #define A_IO_INTERRUPT_DATA2 0x0010061A20
507 1.4 simonb #define A_IO_INTERRUPT_DATA3 0x0010061A28
508 1.4 simonb #define A_IO_INTERRUPT_ADDR0 0x0010061A30
509 1.4 simonb #define A_IO_INTERRUPT_ADDR1 0x0010061A40
510 1.4 simonb #define A_IO_INTERRUPT_PARITY 0x0010061A50
511 1.4 simonb #define A_IO_PCMCIA_CFG 0x0010061A60
512 1.4 simonb #define A_IO_PCMCIA_STATUS 0x0010061A70
513 1.4 simonb #define A_IO_DRIVE_0 0x0010061300
514 1.4 simonb #define A_IO_DRIVE_1 0x0010061308
515 1.4 simonb #define A_IO_DRIVE_2 0x0010061310
516 1.4 simonb #define A_IO_DRIVE_3 0x0010061318
517 1.5 cgd #define A_IO_DRIVE_BASE A_IO_DRIVE_0
518 1.5 cgd #define IO_DRIVE_REGISTER_SPACING 8
519 1.5 cgd #define R_IO_DRIVE(x) ((x)*IO_DRIVE_REGISTER_SPACING)
520 1.5 cgd #define A_IO_DRIVE(x) (A_IO_DRIVE_BASE + R_IO_DRIVE(x))
521 1.4 simonb
522 1.4 simonb #define R_IO_INTERRUPT_STATUS 0x0A00
523 1.4 simonb #define R_IO_INTERRUPT_DATA0 0x0A10
524 1.4 simonb #define R_IO_INTERRUPT_DATA1 0x0A18
525 1.4 simonb #define R_IO_INTERRUPT_DATA2 0x0A20
526 1.4 simonb #define R_IO_INTERRUPT_DATA3 0x0A28
527 1.4 simonb #define R_IO_INTERRUPT_ADDR0 0x0A30
528 1.4 simonb #define R_IO_INTERRUPT_ADDR1 0x0A40
529 1.4 simonb #define R_IO_INTERRUPT_PARITY 0x0A50
530 1.4 simonb #define R_IO_PCMCIA_CFG 0x0A60
531 1.4 simonb #define R_IO_PCMCIA_STATUS 0x0A70
532 1.1 simonb
533 1.4 simonb /* *********************************************************************
534 1.1 simonb * GPIO Registers
535 1.1 simonb ********************************************************************* */
536 1.1 simonb
537 1.4 simonb #define A_GPIO_CLR_EDGE 0x0010061A80
538 1.4 simonb #define A_GPIO_INT_TYPE 0x0010061A88
539 1.4 simonb #define A_GPIO_INPUT_INVERT 0x0010061A90
540 1.4 simonb #define A_GPIO_GLITCH 0x0010061A98
541 1.4 simonb #define A_GPIO_READ 0x0010061AA0
542 1.4 simonb #define A_GPIO_DIRECTION 0x0010061AA8
543 1.4 simonb #define A_GPIO_PIN_CLR 0x0010061AB0
544 1.4 simonb #define A_GPIO_PIN_SET 0x0010061AB8
545 1.4 simonb
546 1.4 simonb #define A_GPIO_BASE 0x0010061A80
547 1.4 simonb
548 1.4 simonb #define R_GPIO_CLR_EDGE 0x00
549 1.4 simonb #define R_GPIO_INT_TYPE 0x08
550 1.4 simonb #define R_GPIO_INPUT_INVERT 0x10
551 1.4 simonb #define R_GPIO_GLITCH 0x18
552 1.4 simonb #define R_GPIO_READ 0x20
553 1.4 simonb #define R_GPIO_DIRECTION 0x28
554 1.4 simonb #define R_GPIO_PIN_CLR 0x30
555 1.4 simonb #define R_GPIO_PIN_SET 0x38
556 1.1 simonb
557 1.4 simonb /* *********************************************************************
558 1.1 simonb * SMBus Registers
559 1.1 simonb ********************************************************************* */
560 1.1 simonb
561 1.4 simonb #define A_SMB_XTRA_0 0x0010060000
562 1.4 simonb #define A_SMB_XTRA_1 0x0010060008
563 1.4 simonb #define A_SMB_FREQ_0 0x0010060010
564 1.4 simonb #define A_SMB_FREQ_1 0x0010060018
565 1.4 simonb #define A_SMB_STATUS_0 0x0010060020
566 1.4 simonb #define A_SMB_STATUS_1 0x0010060028
567 1.4 simonb #define A_SMB_CMD_0 0x0010060030
568 1.4 simonb #define A_SMB_CMD_1 0x0010060038
569 1.4 simonb #define A_SMB_START_0 0x0010060040
570 1.4 simonb #define A_SMB_START_1 0x0010060048
571 1.4 simonb #define A_SMB_DATA_0 0x0010060050
572 1.4 simonb #define A_SMB_DATA_1 0x0010060058
573 1.4 simonb #define A_SMB_CONTROL_0 0x0010060060
574 1.4 simonb #define A_SMB_CONTROL_1 0x0010060068
575 1.4 simonb #define A_SMB_PEC_0 0x0010060070
576 1.4 simonb #define A_SMB_PEC_1 0x0010060078
577 1.4 simonb
578 1.4 simonb #define A_SMB_0 0x0010060000
579 1.4 simonb #define A_SMB_1 0x0010060008
580 1.4 simonb #define SMB_REGISTER_SPACING 0x8
581 1.4 simonb #define A_SMB_BASE(idx) (A_SMB_0+(idx)*SMB_REGISTER_SPACING)
582 1.4 simonb #define A_SMB_REGISTER(idx,reg) (A_SMB_BASE(idx)+(reg))
583 1.4 simonb
584 1.4 simonb #define R_SMB_XTRA 0x0000000000
585 1.4 simonb #define R_SMB_FREQ 0x0000000010
586 1.4 simonb #define R_SMB_STATUS 0x0000000020
587 1.4 simonb #define R_SMB_CMD 0x0000000030
588 1.4 simonb #define R_SMB_START 0x0000000040
589 1.4 simonb #define R_SMB_DATA 0x0000000050
590 1.4 simonb #define R_SMB_CONTROL 0x0000000060
591 1.4 simonb #define R_SMB_PEC 0x0000000070
592 1.1 simonb
593 1.4 simonb /* *********************************************************************
594 1.1 simonb * Timer Registers
595 1.1 simonb ********************************************************************* */
596 1.1 simonb
597 1.1 simonb /*
598 1.1 simonb * Watchdog timers
599 1.1 simonb */
600 1.1 simonb
601 1.4 simonb #define A_SCD_WDOG_0 0x0010020050
602 1.4 simonb #define A_SCD_WDOG_1 0x0010020150
603 1.4 simonb #define SCD_WDOG_SPACING 0x100
604 1.4 simonb #define SCD_NUM_WDOGS 2
605 1.4 simonb #define A_SCD_WDOG_BASE(w) (A_SCD_WDOG_0+SCD_WDOG_SPACING*(w))
606 1.4 simonb #define A_SCD_WDOG_REGISTER(w,r) (A_SCD_WDOG_BASE(w) + (r))
607 1.4 simonb
608 1.4 simonb #define R_SCD_WDOG_INIT 0x0000000000
609 1.4 simonb #define R_SCD_WDOG_CNT 0x0000000008
610 1.4 simonb #define R_SCD_WDOG_CFG 0x0000000010
611 1.4 simonb
612 1.4 simonb #define A_SCD_WDOG_INIT_0 0x0010020050
613 1.4 simonb #define A_SCD_WDOG_CNT_0 0x0010020058
614 1.4 simonb #define A_SCD_WDOG_CFG_0 0x0010020060
615 1.4 simonb
616 1.4 simonb #define A_SCD_WDOG_INIT_1 0x0010020150
617 1.4 simonb #define A_SCD_WDOG_CNT_1 0x0010020158
618 1.4 simonb #define A_SCD_WDOG_CFG_1 0x0010020160
619 1.1 simonb
620 1.1 simonb /*
621 1.1 simonb * Generic timers
622 1.1 simonb */
623 1.1 simonb
624 1.4 simonb #define A_SCD_TIMER_0 0x0010020070
625 1.4 simonb #define A_SCD_TIMER_1 0x0010020078
626 1.4 simonb #define A_SCD_TIMER_2 0x0010020170
627 1.4 simonb #define A_SCD_TIMER_3 0x0010020178
628 1.4 simonb #define SCD_NUM_TIMERS 4
629 1.4 simonb #define A_SCD_TIMER_BASE(w) (A_SCD_TIMER_0+0x08*((w)&1)+0x100*(((w)&2)>>1))
630 1.4 simonb #define A_SCD_TIMER_REGISTER(w,r) (A_SCD_TIMER_BASE(w) + (r))
631 1.4 simonb
632 1.4 simonb #define R_SCD_TIMER_INIT 0x0000000000
633 1.4 simonb #define R_SCD_TIMER_CNT 0x0000000010
634 1.4 simonb #define R_SCD_TIMER_CFG 0x0000000020
635 1.4 simonb
636 1.4 simonb #define A_SCD_TIMER_INIT_0 0x0010020070
637 1.4 simonb #define A_SCD_TIMER_CNT_0 0x0010020080
638 1.4 simonb #define A_SCD_TIMER_CFG_0 0x0010020090
639 1.4 simonb
640 1.4 simonb #define A_SCD_TIMER_INIT_1 0x0010020078
641 1.4 simonb #define A_SCD_TIMER_CNT_1 0x0010020088
642 1.4 simonb #define A_SCD_TIMER_CFG_1 0x0010020098
643 1.4 simonb
644 1.4 simonb #define A_SCD_TIMER_INIT_2 0x0010020170
645 1.4 simonb #define A_SCD_TIMER_CNT_2 0x0010020180
646 1.4 simonb #define A_SCD_TIMER_CFG_2 0x0010020190
647 1.4 simonb
648 1.4 simonb #define A_SCD_TIMER_INIT_3 0x0010020178
649 1.4 simonb #define A_SCD_TIMER_CNT_3 0x0010020188
650 1.4 simonb #define A_SCD_TIMER_CFG_3 0x0010020198
651 1.4 simonb
652 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
653 1.5 cgd #define A_SCD_SCRATCH 0x0010020C10
654 1.4 simonb
655 1.5 cgd #define A_SCD_ZBBUS_CYCLE_COUNT 0x0010030000
656 1.5 cgd #define A_SCD_ZBBUS_CYCLE_CP0 0x0010020C00
657 1.5 cgd #define A_SCD_ZBBUS_CYCLE_CP1 0x0010020C08
658 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
659 1.1 simonb
660 1.4 simonb
661 1.4 simonb /* *********************************************************************
662 1.1 simonb * System Control Registers
663 1.1 simonb ********************************************************************* */
664 1.1 simonb
665 1.4 simonb #define A_SCD_SYSTEM_REVISION 0x0010020000
666 1.4 simonb #define A_SCD_SYSTEM_CFG 0x0010020008
667 1.1 simonb
668 1.4 simonb /* *********************************************************************
669 1.1 simonb * System Address Trap Registers
670 1.1 simonb ********************************************************************* */
671 1.1 simonb
672 1.4 simonb #define A_ADDR_TRAP_INDEX 0x00100200B0
673 1.4 simonb #define A_ADDR_TRAP_REG 0x00100200B8
674 1.4 simonb #define A_ADDR_TRAP_UP_0 0x0010020400
675 1.4 simonb #define A_ADDR_TRAP_UP_1 0x0010020408
676 1.4 simonb #define A_ADDR_TRAP_UP_2 0x0010020410
677 1.4 simonb #define A_ADDR_TRAP_UP_3 0x0010020418
678 1.4 simonb #define A_ADDR_TRAP_DOWN_0 0x0010020420
679 1.4 simonb #define A_ADDR_TRAP_DOWN_1 0x0010020428
680 1.4 simonb #define A_ADDR_TRAP_DOWN_2 0x0010020430
681 1.4 simonb #define A_ADDR_TRAP_DOWN_3 0x0010020438
682 1.4 simonb #define A_ADDR_TRAP_CFG_0 0x0010020440
683 1.4 simonb #define A_ADDR_TRAP_CFG_1 0x0010020448
684 1.4 simonb #define A_ADDR_TRAP_CFG_2 0x0010020450
685 1.4 simonb #define A_ADDR_TRAP_CFG_3 0x0010020458
686 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
687 1.5 cgd #define A_ADDR_TRAP_REG_DEBUG 0x0010020460
688 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
689 1.1 simonb
690 1.1 simonb
691 1.4 simonb /* *********************************************************************
692 1.1 simonb * System Interrupt Mapper Registers
693 1.1 simonb ********************************************************************* */
694 1.1 simonb
695 1.4 simonb #define A_IMR_CPU0_BASE 0x0010020000
696 1.4 simonb #define A_IMR_CPU1_BASE 0x0010022000
697 1.4 simonb #define IMR_REGISTER_SPACING 0x2000
698 1.5 cgd #define IMR_REGISTER_SPACING_SHIFT 13
699 1.4 simonb
700 1.4 simonb #define A_IMR_MAPPER(cpu) (A_IMR_CPU0_BASE+(cpu)*IMR_REGISTER_SPACING)
701 1.4 simonb #define A_IMR_REGISTER(cpu,reg) (A_IMR_MAPPER(cpu)+(reg))
702 1.4 simonb
703 1.4 simonb #define R_IMR_INTERRUPT_DIAG 0x0010
704 1.4 simonb #define R_IMR_INTERRUPT_MASK 0x0028
705 1.4 simonb #define R_IMR_INTERRUPT_TRACE 0x0038
706 1.4 simonb #define R_IMR_INTERRUPT_SOURCE_STATUS 0x0040
707 1.4 simonb #define R_IMR_LDT_INTERRUPT_SET 0x0048
708 1.4 simonb #define R_IMR_LDT_INTERRUPT 0x0018
709 1.4 simonb #define R_IMR_LDT_INTERRUPT_CLR 0x0020
710 1.4 simonb #define R_IMR_MAILBOX_CPU 0x00c0
711 1.4 simonb #define R_IMR_ALIAS_MAILBOX_CPU 0x1000
712 1.4 simonb #define R_IMR_MAILBOX_SET_CPU 0x00C8
713 1.4 simonb #define R_IMR_ALIAS_MAILBOX_SET_CPU 0x1008
714 1.4 simonb #define R_IMR_MAILBOX_CLR_CPU 0x00D0
715 1.4 simonb #define R_IMR_INTERRUPT_STATUS_BASE 0x0100
716 1.4 simonb #define R_IMR_INTERRUPT_STATUS_COUNT 7
717 1.4 simonb #define R_IMR_INTERRUPT_MAP_BASE 0x0200
718 1.4 simonb #define R_IMR_INTERRUPT_MAP_COUNT 64
719 1.1 simonb
720 1.4 simonb /* *********************************************************************
721 1.1 simonb * System Performance Counter Registers
722 1.1 simonb ********************************************************************* */
723 1.1 simonb
724 1.4 simonb #define A_SCD_PERF_CNT_CFG 0x00100204C0
725 1.4 simonb #define A_SCD_PERF_CNT_0 0x00100204D0
726 1.4 simonb #define A_SCD_PERF_CNT_1 0x00100204D8
727 1.4 simonb #define A_SCD_PERF_CNT_2 0x00100204E0
728 1.4 simonb #define A_SCD_PERF_CNT_3 0x00100204E8
729 1.1 simonb
730 1.4 simonb /* *********************************************************************
731 1.1 simonb * System Bus Watcher Registers
732 1.1 simonb ********************************************************************* */
733 1.1 simonb
734 1.4 simonb #define A_SCD_BUS_ERR_STATUS 0x0010020880
735 1.5 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
736 1.5 cgd #define A_SCD_BUS_ERR_STATUS_DEBUG 0x00100208D0
737 1.5 cgd #endif /* 1250 PASS2 || 112x PASS1 */
738 1.4 simonb #define A_BUS_ERR_DATA_0 0x00100208A0
739 1.4 simonb #define A_BUS_ERR_DATA_1 0x00100208A8
740 1.4 simonb #define A_BUS_ERR_DATA_2 0x00100208B0
741 1.4 simonb #define A_BUS_ERR_DATA_3 0x00100208B8
742 1.4 simonb #define A_BUS_L2_ERRORS 0x00100208C0
743 1.4 simonb #define A_BUS_MEM_IO_ERRORS 0x00100208C8
744 1.1 simonb
745 1.4 simonb /* *********************************************************************
746 1.1 simonb * System Debug Controller Registers
747 1.1 simonb ********************************************************************* */
748 1.1 simonb
749 1.4 simonb #define A_SCD_JTAG_BASE 0x0010000000
750 1.1 simonb
751 1.4 simonb /* *********************************************************************
752 1.1 simonb * System Trace Buffer Registers
753 1.1 simonb ********************************************************************* */
754 1.1 simonb
755 1.4 simonb #define A_SCD_TRACE_CFG 0x0010020A00
756 1.4 simonb #define A_SCD_TRACE_READ 0x0010020A08
757 1.4 simonb #define A_SCD_TRACE_EVENT_0 0x0010020A20
758 1.4 simonb #define A_SCD_TRACE_EVENT_1 0x0010020A28
759 1.4 simonb #define A_SCD_TRACE_EVENT_2 0x0010020A30
760 1.4 simonb #define A_SCD_TRACE_EVENT_3 0x0010020A38
761 1.4 simonb #define A_SCD_TRACE_SEQUENCE_0 0x0010020A40
762 1.4 simonb #define A_SCD_TRACE_SEQUENCE_1 0x0010020A48
763 1.4 simonb #define A_SCD_TRACE_SEQUENCE_2 0x0010020A50
764 1.4 simonb #define A_SCD_TRACE_SEQUENCE_3 0x0010020A58
765 1.4 simonb #define A_SCD_TRACE_EVENT_4 0x0010020A60
766 1.4 simonb #define A_SCD_TRACE_EVENT_5 0x0010020A68
767 1.4 simonb #define A_SCD_TRACE_EVENT_6 0x0010020A70
768 1.4 simonb #define A_SCD_TRACE_EVENT_7 0x0010020A78
769 1.4 simonb #define A_SCD_TRACE_SEQUENCE_4 0x0010020A80
770 1.4 simonb #define A_SCD_TRACE_SEQUENCE_5 0x0010020A88
771 1.4 simonb #define A_SCD_TRACE_SEQUENCE_6 0x0010020A90
772 1.4 simonb #define A_SCD_TRACE_SEQUENCE_7 0x0010020A98
773 1.1 simonb
774 1.4 simonb /* *********************************************************************
775 1.1 simonb * System Generic DMA Registers
776 1.1 simonb ********************************************************************* */
777 1.1 simonb
778 1.4 simonb #define A_DM_0 0x0010020B00
779 1.4 simonb #define A_DM_1 0x0010020B20
780 1.4 simonb #define A_DM_2 0x0010020B40
781 1.4 simonb #define A_DM_3 0x0010020B60
782 1.4 simonb #define DM_REGISTER_SPACING 0x20
783 1.4 simonb #define DM_NUM_CHANNELS 4
784 1.4 simonb #define A_DM_BASE(idx) (A_DM_0 + ((idx) * DM_REGISTER_SPACING))
785 1.4 simonb #define A_DM_REGISTER(idx,reg) (A_DM_BASE(idx) + (reg))
786 1.4 simonb
787 1.4 simonb #define R_DM_DSCR_BASE 0x0000000000
788 1.4 simonb #define R_DM_DSCR_COUNT 0x0000000008
789 1.4 simonb #define R_DM_CUR_DSCR_ADDR 0x0000000010
790 1.4 simonb #define R_DM_DSCR_BASE_DEBUG 0x0000000018
791 1.1 simonb
792 1.5 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
793 1.5 cgd #define A_DM_PARTIAL_0 0x0010020ba0
794 1.5 cgd #define A_DM_PARTIAL_1 0x0010020ba8
795 1.5 cgd #define A_DM_PARTIAL_2 0x0010020bb0
796 1.5 cgd #define A_DM_PARTIAL_3 0x0010020bb8
797 1.5 cgd #define DM_PARTIAL_REGISTER_SPACING 0x8
798 1.5 cgd #define A_DM_PARTIAL(idx) (A_DM_PARTIAL_0 + ((idx) * DM_PARTIAL_REGISTER_SPACING))
799 1.5 cgd #endif /* 112x PASS1 */
800 1.5 cgd
801 1.5 cgd #if SIBYTE_HDR_FEATURE(112x, PASS1)
802 1.5 cgd #define A_DM_CRC_0 0x0010020b80
803 1.5 cgd #define A_DM_CRC_1 0x0010020b90
804 1.5 cgd #define DM_CRC_REGISTER_SPACING 0x10
805 1.5 cgd #define DM_CRC_NUM_CHANNELS 2
806 1.5 cgd #define A_DM_CRC_BASE(idx) (A_DM_CRC_0 + ((idx) * DM_CRC_REGISTER_SPACING))
807 1.5 cgd #define A_DM_CRC_REGISTER(idx,reg) (A_DM_CRC_BASE(idx) + (reg))
808 1.5 cgd
809 1.5 cgd #define R_CRC_DEF_0 0x00
810 1.5 cgd #define R_CTCP_DEF_0 0x08
811 1.5 cgd #endif /* 112x PASS1 */
812 1.1 simonb
813 1.1 simonb /* *********************************************************************
814 1.1 simonb * Physical Address Map
815 1.1 simonb ********************************************************************* */
816 1.1 simonb
817 1.4 simonb #define A_PHYS_MEMORY_0 _SB_MAKE64(0x0000000000)
818 1.4 simonb #define A_PHYS_MEMORY_SIZE _SB_MAKE64((256*1024*1024))
819 1.4 simonb #define A_PHYS_SYSTEM_CTL _SB_MAKE64(0x0010000000)
820 1.4 simonb #define A_PHYS_IO_SYSTEM _SB_MAKE64(0x0010060000)
821 1.4 simonb #define A_PHYS_GENBUS _SB_MAKE64(0x0010090000)
822 1.4 simonb #define A_PHYS_GENBUS_END _SB_MAKE64(0x0040000000)
823 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES_32 _SB_MAKE64(0x0040000000)
824 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS_32 _SB_MAKE64(0x0060000000)
825 1.4 simonb #define A_PHYS_MEMORY_1 _SB_MAKE64(0x0080000000)
826 1.4 simonb #define A_PHYS_MEMORY_2 _SB_MAKE64(0x0090000000)
827 1.4 simonb #define A_PHYS_MEMORY_3 _SB_MAKE64(0x00C0000000)
828 1.4 simonb #define A_PHYS_L2_CACHE_TEST _SB_MAKE64(0x00D0000000)
829 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BYTES _SB_MAKE64(0x00D8000000)
830 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BYTES _SB_MAKE64(0x00DC000000)
831 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BYTES _SB_MAKE64(0x00DE000000)
832 1.4 simonb #define A_PHYS_LDT_SPECIAL_MATCH_BITS _SB_MAKE64(0x00F8000000)
833 1.4 simonb #define A_PHYS_LDTPCI_IO_MATCH_BITS _SB_MAKE64(0x00FC000000)
834 1.4 simonb #define A_PHYS_LDTPCI_CFG_MATCH_BITS _SB_MAKE64(0x00FE000000)
835 1.4 simonb #define A_PHYS_MEMORY_EXP _SB_MAKE64(0x0100000000)
836 1.4 simonb #define A_PHYS_MEMORY_EXP_SIZE _SB_MAKE64((508*1024*1024*1024))
837 1.4 simonb #define A_PHYS_LDT_EXP _SB_MAKE64(0x8000000000)
838 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BYTES _SB_MAKE64(0xF000000000)
839 1.4 simonb #define A_PHYS_PCI_FULLACCESS_BITS _SB_MAKE64(0xF100000000)
840 1.4 simonb #define A_PHYS_RESERVED _SB_MAKE64(0xF200000000)
841 1.4 simonb #define A_PHYS_RESERVED_SPECIAL_LDT _SB_MAKE64(0xFD00000000)
842 1.4 simonb
843 1.4 simonb #define A_PHYS_L2CACHE_WAY_SIZE _SB_MAKE64(0x0000020000)
844 1.4 simonb #define PHYS_L2CACHE_NUM_WAYS 4
845 1.4 simonb #define A_PHYS_L2CACHE_TOTAL_SIZE _SB_MAKE64(0x0000080000)
846 1.4 simonb #define A_PHYS_L2CACHE_WAY0 _SB_MAKE64(0x00D0180000)
847 1.4 simonb #define A_PHYS_L2CACHE_WAY1 _SB_MAKE64(0x00D01A0000)
848 1.4 simonb #define A_PHYS_L2CACHE_WAY2 _SB_MAKE64(0x00D01C0000)
849 1.4 simonb #define A_PHYS_L2CACHE_WAY3 _SB_MAKE64(0x00D01E0000)
850 1.4 simonb
851 1.1 simonb
852 1.4 simonb #endif
853