Home | History | Annotate | Line # | Download | only in include
sb1250_uart.h revision 1.1.6.1
      1      1.1   simonb /*  *********************************************************************
      2      1.1   simonb     *  SB1250 Board Support Package
      3  1.1.6.1  gehenna     *
      4      1.1   simonb     *  UART Constants				File: sb1250_uart.h
      5  1.1.6.1  gehenna     *
      6  1.1.6.1  gehenna     *  This module contains constants and macros useful for
      7      1.1   simonb     *  manipulating the SB1250's UARTs
      8      1.1   simonb     *
      9  1.1.6.1  gehenna     *  SB1250 specification level:  User's manual 1/02/02
     10  1.1.6.1  gehenna     *
     11  1.1.6.1  gehenna     *  Author:  Mitch Lichtenberg (mpl (at) broadcom.com)
     12  1.1.6.1  gehenna     *
     13  1.1.6.1  gehenna     *********************************************************************
     14      1.1   simonb     *
     15      1.1   simonb     *  Copyright 2000,2001
     16      1.1   simonb     *  Broadcom Corporation. All rights reserved.
     17  1.1.6.1  gehenna     *
     18  1.1.6.1  gehenna     *  This software is furnished under license and may be used and
     19  1.1.6.1  gehenna     *  copied only in accordance with the following terms and
     20  1.1.6.1  gehenna     *  conditions.  Subject to these conditions, you may download,
     21  1.1.6.1  gehenna     *  copy, install, use, modify and distribute modified or unmodified
     22  1.1.6.1  gehenna     *  copies of this software in source and/or binary form.  No title
     23      1.1   simonb     *  or ownership is transferred hereby.
     24  1.1.6.1  gehenna     *
     25  1.1.6.1  gehenna     *  1) Any source code used, modified or distributed must reproduce
     26  1.1.6.1  gehenna     *     and retain this copyright notice and list of conditions as
     27      1.1   simonb     *     they appear in the source file.
     28  1.1.6.1  gehenna     *
     29  1.1.6.1  gehenna     *  2) No right is granted to use any trade name, trademark, or
     30  1.1.6.1  gehenna     *     logo of Broadcom Corporation. Neither the "Broadcom
     31  1.1.6.1  gehenna     *     Corporation" name nor any trademark or logo of Broadcom
     32  1.1.6.1  gehenna     *     Corporation may be used to endorse or promote products
     33  1.1.6.1  gehenna     *     derived from this software without the prior written
     34      1.1   simonb     *     permission of Broadcom Corporation.
     35  1.1.6.1  gehenna     *
     36      1.1   simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     37  1.1.6.1  gehenna     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     38  1.1.6.1  gehenna     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     39  1.1.6.1  gehenna     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     40  1.1.6.1  gehenna     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     41  1.1.6.1  gehenna     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     42  1.1.6.1  gehenna     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     43  1.1.6.1  gehenna     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     44      1.1   simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     45  1.1.6.1  gehenna     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     46  1.1.6.1  gehenna     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     47  1.1.6.1  gehenna     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     48      1.1   simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     49      1.1   simonb     ********************************************************************* */
     50      1.1   simonb 
     51      1.1   simonb 
     52      1.1   simonb #ifndef _SB1250_UART_H
     53  1.1.6.1  gehenna #define _SB1250_UART_H
     54      1.1   simonb 
     55      1.1   simonb #include "sb1250_defs.h"
     56      1.1   simonb 
     57  1.1.6.1  gehenna /* **********************************************************************
     58      1.1   simonb    * DUART Registers
     59      1.1   simonb    ********************************************************************** */
     60      1.1   simonb 
     61      1.1   simonb /*
     62      1.1   simonb  * DUART Mode Register #1 (Table 10-3)
     63      1.1   simonb  * Register: DUART_MODE_REG_1_A
     64      1.1   simonb  * Register: DUART_MODE_REG_1_B
     65      1.1   simonb  */
     66      1.1   simonb 
     67  1.1.6.1  gehenna #define S_DUART_BITS_PER_CHAR       0
     68  1.1.6.1  gehenna #define M_DUART_BITS_PER_CHAR       _SB_MAKEMASK(2,S_DUART_BITS_PER_CHAR)
     69  1.1.6.1  gehenna #define V_DUART_BITS_PER_CHAR(x)    _SB_MAKEVALUE(x,S_DUART_BITS_PER_CHAR)
     70      1.1   simonb 
     71  1.1.6.1  gehenna #define K_DUART_BITS_PER_CHAR_RSV0  0
     72  1.1.6.1  gehenna #define K_DUART_BITS_PER_CHAR_RSV1  1
     73  1.1.6.1  gehenna #define K_DUART_BITS_PER_CHAR_7     2
     74  1.1.6.1  gehenna #define K_DUART_BITS_PER_CHAR_8     3
     75      1.1   simonb 
     76  1.1.6.1  gehenna #define V_DUART_BITS_PER_CHAR_RSV0  V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_RSV0)
     77  1.1.6.1  gehenna #define V_DUART_BITS_PER_CHAR_RSV1  V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_RSV1)
     78  1.1.6.1  gehenna #define V_DUART_BITS_PER_CHAR_7     V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_7)
     79  1.1.6.1  gehenna #define V_DUART_BITS_PER_CHAR_8     V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_8)
     80      1.1   simonb 
     81      1.1   simonb 
     82  1.1.6.1  gehenna #define M_DUART_PARITY_TYPE_EVEN    0x00
     83  1.1.6.1  gehenna #define M_DUART_PARITY_TYPE_ODD     _SB_MAKEMASK1(2)
     84      1.1   simonb 
     85  1.1.6.1  gehenna #define S_DUART_PARITY_MODE          3
     86  1.1.6.1  gehenna #define M_DUART_PARITY_MODE         _SB_MAKEMASK(2,S_DUART_PARITY_MODE)
     87  1.1.6.1  gehenna #define V_DUART_PARITY_MODE(x)      _SB_MAKEVALUE(x,S_DUART_PARITY_MODE)
     88      1.1   simonb 
     89  1.1.6.1  gehenna #define K_DUART_PARITY_MODE_ADD       0
     90  1.1.6.1  gehenna #define K_DUART_PARITY_MODE_ADD_FIXED 1
     91  1.1.6.1  gehenna #define K_DUART_PARITY_MODE_NONE      2
     92      1.1   simonb 
     93  1.1.6.1  gehenna #define V_DUART_PARITY_MODE_ADD       V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_ADD)
     94  1.1.6.1  gehenna #define V_DUART_PARITY_MODE_ADD_FIXED V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_ADD_FIXED)
     95  1.1.6.1  gehenna #define V_DUART_PARITY_MODE_NONE      V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_NONE)
     96      1.1   simonb 
     97  1.1.6.1  gehenna #define M_DUART_ERR_MODE            _SB_MAKEMASK1(5)    /* must be zero */
     98      1.1   simonb 
     99  1.1.6.1  gehenna #define M_DUART_RX_IRQ_SEL_RXRDY    0
    100  1.1.6.1  gehenna #define M_DUART_RX_IRQ_SEL_RXFULL   _SB_MAKEMASK1(6)
    101      1.1   simonb 
    102  1.1.6.1  gehenna #define M_DUART_RX_RTS_ENA          _SB_MAKEMASK1(7)
    103      1.1   simonb 
    104      1.1   simonb /*
    105      1.1   simonb  * DUART Mode Register #2 (Table 10-4)
    106      1.1   simonb  * Register: DUART_MODE_REG_2_A
    107      1.1   simonb  * Register: DUART_MODE_REG_2_B
    108      1.1   simonb  */
    109      1.1   simonb 
    110  1.1.6.1  gehenna #define M_DUART_MODE_RESERVED1      _SB_MAKEMASK(3,0)   /* ignored */
    111  1.1.6.1  gehenna 
    112  1.1.6.1  gehenna #define M_DUART_STOP_BIT_LEN_2      _SB_MAKEMASK1(3)
    113  1.1.6.1  gehenna #define M_DUART_STOP_BIT_LEN_1      0
    114      1.1   simonb 
    115  1.1.6.1  gehenna #define M_DUART_TX_CTS_ENA          _SB_MAKEMASK1(4)
    116      1.1   simonb 
    117      1.1   simonb 
    118  1.1.6.1  gehenna #define M_DUART_MODE_RESERVED2      _SB_MAKEMASK1(5)    /* must be zero */
    119      1.1   simonb 
    120  1.1.6.1  gehenna #define S_DUART_CHAN_MODE	    6
    121  1.1.6.1  gehenna #define M_DUART_CHAN_MODE           _SB_MAKEMASK(2,S_DUART_CHAN_MODE)
    122  1.1.6.1  gehenna #define V_DUART_CHAN_MODE(x)	    _SB_MAKEVALUE(x,S_DUART_CHAN_MODE)
    123      1.1   simonb 
    124  1.1.6.1  gehenna #define K_DUART_CHAN_MODE_NORMAL    0
    125  1.1.6.1  gehenna #define K_DUART_CHAN_MODE_LCL_LOOP  2
    126  1.1.6.1  gehenna #define K_DUART_CHAN_MODE_REM_LOOP  3
    127      1.1   simonb 
    128  1.1.6.1  gehenna #define V_DUART_CHAN_MODE_NORMAL    V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_NORMAL)
    129  1.1.6.1  gehenna #define V_DUART_CHAN_MODE_LCL_LOOP  V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_LCL_LOOP)
    130  1.1.6.1  gehenna #define V_DUART_CHAN_MODE_REM_LOOP  V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_REM_LOOP)
    131      1.1   simonb 
    132      1.1   simonb /*
    133      1.1   simonb  * DUART Command Register (Table 10-5)
    134      1.1   simonb  * Register: DUART_CMD_A
    135      1.1   simonb  * Register: DUART_CMD_B
    136      1.1   simonb  */
    137      1.1   simonb 
    138  1.1.6.1  gehenna #define M_DUART_RX_EN               _SB_MAKEMASK1(0)
    139  1.1.6.1  gehenna #define M_DUART_RX_DIS              _SB_MAKEMASK1(1)
    140  1.1.6.1  gehenna #define M_DUART_TX_EN               _SB_MAKEMASK1(2)
    141  1.1.6.1  gehenna #define M_DUART_TX_DIS              _SB_MAKEMASK1(3)
    142  1.1.6.1  gehenna 
    143  1.1.6.1  gehenna #define S_DUART_MISC_CMD	    4
    144  1.1.6.1  gehenna #define M_DUART_MISC_CMD            _SB_MAKEMASK(3,S_DUART_MISC_CMD)
    145  1.1.6.1  gehenna #define V_DUART_MISC_CMD(x)         _SB_MAKEVALUE(x,S_DUART_MISC_CMD)
    146  1.1.6.1  gehenna 
    147  1.1.6.1  gehenna #define K_DUART_MISC_CMD_NOACTION0       0
    148  1.1.6.1  gehenna #define K_DUART_MISC_CMD_NOACTION1       1
    149  1.1.6.1  gehenna #define K_DUART_MISC_CMD_RESET_RX        2
    150  1.1.6.1  gehenna #define K_DUART_MISC_CMD_RESET_TX        3
    151  1.1.6.1  gehenna #define K_DUART_MISC_CMD_NOACTION4       4
    152  1.1.6.1  gehenna #define K_DUART_MISC_CMD_RESET_BREAK_INT 5
    153  1.1.6.1  gehenna #define K_DUART_MISC_CMD_START_BREAK     6
    154  1.1.6.1  gehenna #define K_DUART_MISC_CMD_STOP_BREAK      7
    155  1.1.6.1  gehenna 
    156  1.1.6.1  gehenna #define V_DUART_MISC_CMD_NOACTION0       V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION0)
    157  1.1.6.1  gehenna #define V_DUART_MISC_CMD_NOACTION1       V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION1)
    158  1.1.6.1  gehenna #define V_DUART_MISC_CMD_RESET_RX        V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_RX)
    159  1.1.6.1  gehenna #define V_DUART_MISC_CMD_RESET_TX        V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_TX)
    160  1.1.6.1  gehenna #define V_DUART_MISC_CMD_NOACTION4       V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION4)
    161  1.1.6.1  gehenna #define V_DUART_MISC_CMD_RESET_BREAK_INT V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_BREAK_INT)
    162  1.1.6.1  gehenna #define V_DUART_MISC_CMD_START_BREAK     V_DUART_MISC_CMD(K_DUART_MISC_CMD_START_BREAK)
    163  1.1.6.1  gehenna #define V_DUART_MISC_CMD_STOP_BREAK      V_DUART_MISC_CMD(K_DUART_MISC_CMD_STOP_BREAK)
    164      1.1   simonb 
    165  1.1.6.1  gehenna #define M_DUART_CMD_RESERVED             _SB_MAKEMASK1(7)
    166      1.1   simonb 
    167      1.1   simonb /*
    168      1.1   simonb  * DUART Status Register (Table 10-6)
    169      1.1   simonb  * Register: DUART_STATUS_A
    170      1.1   simonb  * Register: DUART_STATUS_B
    171      1.1   simonb  * READ-ONLY
    172      1.1   simonb  */
    173      1.1   simonb 
    174  1.1.6.1  gehenna #define M_DUART_RX_RDY              _SB_MAKEMASK1(0)
    175  1.1.6.1  gehenna #define M_DUART_RX_FFUL             _SB_MAKEMASK1(1)
    176  1.1.6.1  gehenna #define M_DUART_TX_RDY              _SB_MAKEMASK1(2)
    177  1.1.6.1  gehenna #define M_DUART_TX_EMT              _SB_MAKEMASK1(3)
    178  1.1.6.1  gehenna #define M_DUART_OVRUN_ERR           _SB_MAKEMASK1(4)
    179  1.1.6.1  gehenna #define M_DUART_PARITY_ERR          _SB_MAKEMASK1(5)
    180  1.1.6.1  gehenna #define M_DUART_FRM_ERR             _SB_MAKEMASK1(6)
    181  1.1.6.1  gehenna #define M_DUART_RCVD_BRK            _SB_MAKEMASK1(7)
    182      1.1   simonb 
    183      1.1   simonb /*
    184      1.1   simonb  * DUART Baud Rate Register (Table 10-7)
    185  1.1.6.1  gehenna  * Register: DUART_CLK_SEL_A
    186      1.1   simonb  * Register: DUART_CLK_SEL_B
    187      1.1   simonb  */
    188      1.1   simonb 
    189  1.1.6.1  gehenna #define M_DUART_CLK_COUNTER         _SB_MAKEMASK(12,0)
    190  1.1.6.1  gehenna #define V_DUART_BAUD_RATE(x)        (100000000/((x)*20)-1)
    191      1.1   simonb 
    192      1.1   simonb /*
    193      1.1   simonb  * DUART Data Registers (Table 10-8 and 10-9)
    194      1.1   simonb  * Register: DUART_RX_HOLD_A
    195      1.1   simonb  * Register: DUART_RX_HOLD_B
    196      1.1   simonb  * Register: DUART_TX_HOLD_A
    197      1.1   simonb  * Register: DUART_TX_HOLD_B
    198      1.1   simonb  */
    199      1.1   simonb 
    200  1.1.6.1  gehenna #define M_DUART_RX_DATA             _SB_MAKEMASK(8,0)
    201  1.1.6.1  gehenna #define M_DUART_TX_DATA             _SB_MAKEMASK(8,0)
    202      1.1   simonb 
    203      1.1   simonb /*
    204      1.1   simonb  * DUART Input Port Register (Table 10-10)
    205      1.1   simonb  * Register: DUART_IN_PORT
    206      1.1   simonb  */
    207      1.1   simonb 
    208  1.1.6.1  gehenna #define M_DUART_IN_PIN0_VAL         _SB_MAKEMASK1(0)
    209  1.1.6.1  gehenna #define M_DUART_IN_PIN1_VAL         _SB_MAKEMASK1(1)
    210  1.1.6.1  gehenna #define M_DUART_IN_PIN2_VAL         _SB_MAKEMASK1(2)
    211  1.1.6.1  gehenna #define M_DUART_IN_PIN3_VAL         _SB_MAKEMASK1(3)
    212  1.1.6.1  gehenna #define M_DUART_IN_PIN4_VAL         _SB_MAKEMASK1(4)
    213  1.1.6.1  gehenna #define M_DUART_IN_PIN5_VAL         _SB_MAKEMASK1(5)
    214  1.1.6.1  gehenna #define M_DUART_RIN0_PIN            _SB_MAKEMASK1(6)
    215  1.1.6.1  gehenna #define M_DUART_RIN1_PIN            _SB_MAKEMASK1(7)
    216      1.1   simonb 
    217      1.1   simonb /*
    218      1.1   simonb  * DUART Input Port Change Status Register (Tables 10-11, 10-12, and 10-13)
    219      1.1   simonb  * Register: DUART_INPORT_CHNG
    220      1.1   simonb  */
    221      1.1   simonb 
    222  1.1.6.1  gehenna #define S_DUART_IN_PIN_VAL          0
    223  1.1.6.1  gehenna #define M_DUART_IN_PIN_VAL          _SB_MAKEMASK(4,S_DUART_IN_PIN_VAL)
    224  1.1.6.1  gehenna 
    225  1.1.6.1  gehenna #define S_DUART_IN_PIN_CHNG         4
    226  1.1.6.1  gehenna #define M_DUART_IN_PIN_CHNG         _SB_MAKEMASK(4,S_DUART_IN_PIN_CHNG)
    227      1.1   simonb 
    228      1.1   simonb 
    229      1.1   simonb /*
    230      1.1   simonb  * DUART Output port control register (Table 10-14)
    231      1.1   simonb  * Register: DUART_OPCR
    232      1.1   simonb  */
    233      1.1   simonb 
    234  1.1.6.1  gehenna #define M_DUART_OPCR_RESERVED0      _SB_MAKEMASK1(0)   /* must be zero */
    235  1.1.6.1  gehenna #define M_DUART_OPC2_SEL            _SB_MAKEMASK1(1)
    236  1.1.6.1  gehenna #define M_DUART_OPCR_RESERVED1      _SB_MAKEMASK1(2)   /* must be zero */
    237  1.1.6.1  gehenna #define M_DUART_OPC3_SEL            _SB_MAKEMASK1(3)
    238  1.1.6.1  gehenna #define M_DUART_OPCR_RESERVED2      _SB_MAKEMASK(4,4)  /* must be zero */
    239      1.1   simonb 
    240      1.1   simonb /*
    241      1.1   simonb  * DUART Aux Control Register (Table 10-15)
    242      1.1   simonb  * Register: DUART_AUX_CTRL
    243      1.1   simonb  */
    244      1.1   simonb 
    245  1.1.6.1  gehenna #define M_DUART_IP0_CHNG_ENA        _SB_MAKEMASK1(0)
    246  1.1.6.1  gehenna #define M_DUART_IP1_CHNG_ENA        _SB_MAKEMASK1(1)
    247  1.1.6.1  gehenna #define M_DUART_IP2_CHNG_ENA        _SB_MAKEMASK1(2)
    248  1.1.6.1  gehenna #define M_DUART_IP3_CHNG_ENA        _SB_MAKEMASK1(3)
    249  1.1.6.1  gehenna #define M_DUART_ACR_RESERVED        _SB_MAKEMASK(4,4)
    250  1.1.6.1  gehenna 
    251  1.1.6.1  gehenna #define M_DUART_CTS_CHNG_ENA        _SB_MAKEMASK1(0)
    252  1.1.6.1  gehenna #define M_DUART_CIN_CHNG_ENA        _SB_MAKEMASK1(2)
    253      1.1   simonb 
    254      1.1   simonb /*
    255      1.1   simonb  * DUART Interrupt Status Register (Table 10-16)
    256      1.1   simonb  * Register: DUART_ISR
    257      1.1   simonb  */
    258      1.1   simonb 
    259  1.1.6.1  gehenna #define M_DUART_ISR_TX_A            _SB_MAKEMASK1(0)
    260  1.1.6.1  gehenna #define M_DUART_ISR_RX_A            _SB_MAKEMASK1(1)
    261  1.1.6.1  gehenna #define M_DUART_ISR_BRK_A           _SB_MAKEMASK1(2)
    262  1.1.6.1  gehenna #define M_DUART_ISR_IN_A            _SB_MAKEMASK1(3)
    263  1.1.6.1  gehenna #define M_DUART_ISR_TX_B            _SB_MAKEMASK1(4)
    264  1.1.6.1  gehenna #define M_DUART_ISR_RX_B            _SB_MAKEMASK1(5)
    265  1.1.6.1  gehenna #define M_DUART_ISR_BRK_B           _SB_MAKEMASK1(6)
    266  1.1.6.1  gehenna #define M_DUART_ISR_IN_B            _SB_MAKEMASK1(7)
    267      1.1   simonb 
    268      1.1   simonb /*
    269      1.1   simonb  * DUART Channel A Interrupt Status Register (Table 10-17)
    270      1.1   simonb  * DUART Channel B Interrupt Status Register (Table 10-18)
    271      1.1   simonb  * Register: DUART_ISR_A
    272      1.1   simonb  * Register: DUART_ISR_B
    273      1.1   simonb  */
    274      1.1   simonb 
    275  1.1.6.1  gehenna #define M_DUART_ISR_TX              _SB_MAKEMASK1(0)
    276  1.1.6.1  gehenna #define M_DUART_ISR_RX              _SB_MAKEMASK1(1)
    277  1.1.6.1  gehenna #define M_DUART_ISR_BRK             _SB_MAKEMASK1(2)
    278  1.1.6.1  gehenna #define M_DUART_ISR_IN              _SB_MAKEMASK1(3)
    279  1.1.6.1  gehenna #define M_DUART_ISR_RESERVED        _SB_MAKEMASK(4,4)
    280      1.1   simonb 
    281      1.1   simonb /*
    282      1.1   simonb  * DUART Interrupt Mask Register (Table 10-19)
    283      1.1   simonb  * Register: DUART_IMR
    284      1.1   simonb  */
    285      1.1   simonb 
    286  1.1.6.1  gehenna #define M_DUART_IMR_TX_A            _SB_MAKEMASK1(0)
    287  1.1.6.1  gehenna #define M_DUART_IMR_RX_A            _SB_MAKEMASK1(1)
    288  1.1.6.1  gehenna #define M_DUART_IMR_BRK_A           _SB_MAKEMASK1(2)
    289  1.1.6.1  gehenna #define M_DUART_IMR_IN_A            _SB_MAKEMASK1(3)
    290  1.1.6.1  gehenna #define M_DUART_IMR_ALL_A	    _SB_MAKEMASK(4,0)
    291  1.1.6.1  gehenna 
    292  1.1.6.1  gehenna #define M_DUART_IMR_TX_B            _SB_MAKEMASK1(4)
    293  1.1.6.1  gehenna #define M_DUART_IMR_RX_B            _SB_MAKEMASK1(5)
    294  1.1.6.1  gehenna #define M_DUART_IMR_BRK_B           _SB_MAKEMASK1(6)
    295  1.1.6.1  gehenna #define M_DUART_IMR_IN_B            _SB_MAKEMASK1(7)
    296  1.1.6.1  gehenna #define M_DUART_IMR_ALL_B           _SB_MAKEMASK(4,4)
    297      1.1   simonb 
    298      1.1   simonb /*
    299      1.1   simonb  * DUART Channel A Interrupt Mask Register (Table 10-20)
    300      1.1   simonb  * DUART Channel B Interrupt Mask Register (Table 10-21)
    301      1.1   simonb  * Register: DUART_IMR_A
    302      1.1   simonb  * Register: DUART_IMR_B
    303      1.1   simonb  */
    304      1.1   simonb 
    305  1.1.6.1  gehenna #define M_DUART_IMR_TX              _SB_MAKEMASK1(0)
    306  1.1.6.1  gehenna #define M_DUART_IMR_RX              _SB_MAKEMASK1(1)
    307  1.1.6.1  gehenna #define M_DUART_IMR_BRK             _SB_MAKEMASK1(2)
    308  1.1.6.1  gehenna #define M_DUART_IMR_IN              _SB_MAKEMASK1(3)
    309  1.1.6.1  gehenna #define M_DUART_IMR_ALL		    _SB_MAKEMASK(4,0)
    310  1.1.6.1  gehenna #define M_DUART_IMR_RESERVED        _SB_MAKEMASK(4,4)
    311      1.1   simonb 
    312      1.1   simonb 
    313      1.1   simonb /*
    314      1.1   simonb  * DUART Output Port Set Register (Table 10-22)
    315      1.1   simonb  * Register: DUART_SET_OPR
    316      1.1   simonb  */
    317      1.1   simonb 
    318  1.1.6.1  gehenna #define M_DUART_SET_OPR0            _SB_MAKEMASK1(0)
    319  1.1.6.1  gehenna #define M_DUART_SET_OPR1            _SB_MAKEMASK1(1)
    320  1.1.6.1  gehenna #define M_DUART_SET_OPR2            _SB_MAKEMASK1(2)
    321  1.1.6.1  gehenna #define M_DUART_SET_OPR3            _SB_MAKEMASK1(3)
    322  1.1.6.1  gehenna #define M_DUART_OPSR_RESERVED       _SB_MAKEMASK(4,4)
    323      1.1   simonb 
    324      1.1   simonb /*
    325      1.1   simonb  * DUART Output Port Clear Register (Table 10-23)
    326      1.1   simonb  * Register: DUART_CLEAR_OPR
    327      1.1   simonb  */
    328      1.1   simonb 
    329  1.1.6.1  gehenna #define M_DUART_CLR_OPR0            _SB_MAKEMASK1(0)
    330  1.1.6.1  gehenna #define M_DUART_CLR_OPR1            _SB_MAKEMASK1(1)
    331  1.1.6.1  gehenna #define M_DUART_CLR_OPR2            _SB_MAKEMASK1(2)
    332  1.1.6.1  gehenna #define M_DUART_CLR_OPR3            _SB_MAKEMASK1(3)
    333  1.1.6.1  gehenna #define M_DUART_OPCR_RESERVED       _SB_MAKEMASK(4,4)
    334      1.1   simonb 
    335      1.1   simonb /*
    336      1.1   simonb  * DUART Output Port RTS Register (Table 10-24)
    337      1.1   simonb  * Register: DUART_OUT_PORT
    338      1.1   simonb  */
    339      1.1   simonb 
    340  1.1.6.1  gehenna #define M_DUART_OUT_PIN_SET0        _SB_MAKEMASK1(0)
    341  1.1.6.1  gehenna #define M_DUART_OUT_PIN_SET1        _SB_MAKEMASK1(1)
    342  1.1.6.1  gehenna #define M_DUART_OUT_PIN_CLR0        _SB_MAKEMASK1(2)
    343  1.1.6.1  gehenna #define M_DUART_OUT_PIN_CLR1        _SB_MAKEMASK1(3)
    344  1.1.6.1  gehenna #define M_DUART_OPRR_RESERVED       _SB_MAKEMASK(4,4)
    345      1.1   simonb 
    346  1.1.6.1  gehenna #define M_DUART_OUT_PIN_SET(chan) \
    347      1.1   simonb     (chan == 0 ? M_DUART_OUT_PIN_SET0 : M_DUART_OUT_PIN_SET1)
    348  1.1.6.1  gehenna #define M_DUART_OUT_PIN_CLR(chan) \
    349      1.1   simonb     (chan == 0 ? M_DUART_OUT_PIN_CLR0 : M_DUART_OUT_PIN_CLR1)
    350      1.1   simonb 
    351  1.1.6.1  gehenna /*
    352  1.1.6.1  gehenna  * Full Interrupt Control Register (PASS2)
    353      1.1   simonb  */
    354  1.1.6.1  gehenna 
    355  1.1.6.1  gehenna #define S_DUART_SIG_FULL           _SB_MAKE64(0)
    356  1.1.6.1  gehenna #define M_DUART_SIG_FULL           _SB_MAKEMASK(4,S_DUART_SIG_FULL)
    357  1.1.6.1  gehenna #define V_DUART_SIG_FULL(x)        _SB_MAKEVALUE(x,S_DUART_SIG_FULL)
    358  1.1.6.1  gehenna #define G_DUART_SIG_FULL(x)        _SB_GETVALUE(x,S_DUART_SIG_FULL,M_DUART_SIG_FULL)
    359  1.1.6.1  gehenna 
    360  1.1.6.1  gehenna #define S_DUART_INT_TIME           _SB_MAKE64(4)
    361  1.1.6.1  gehenna #define M_DUART_INT_TIME           _SB_MAKEMASK(4,S_DUART_INT_TIME)
    362  1.1.6.1  gehenna #define V_DUART_INT_TIME(x)        _SB_MAKEVALUE(x,S_DUART_INT_TIME)
    363  1.1.6.1  gehenna #define G_DUART_INT_TIME(x)        _SB_GETVALUE(x,S_DUART_INT_TIME,M_DUART_INT_TIME)
    364  1.1.6.1  gehenna 
    365      1.1   simonb 
    366      1.1   simonb /* ********************************************************************** */
    367      1.1   simonb 
    368      1.1   simonb 
    369      1.1   simonb #endif
    370