sb1250_uart.h revision 1.5 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.2 simonb *
4 1.1 simonb * UART Constants File: sb1250_uart.h
5 1.2 simonb *
6 1.2 simonb * This module contains constants and macros useful for
7 1.1 simonb * manipulating the SB1250's UARTs
8 1.1 simonb *
9 1.2 simonb * SB1250 specification level: User's manual 1/02/02
10 1.2 simonb *
11 1.5 cgd * Author: Mitch Lichtenberg
12 1.2 simonb *
13 1.2 simonb *********************************************************************
14 1.1 simonb *
15 1.4 cgd * Copyright 2000,2001,2002,2003
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.2 simonb *
18 1.2 simonb * This software is furnished under license and may be used and
19 1.2 simonb * copied only in accordance with the following terms and
20 1.2 simonb * conditions. Subject to these conditions, you may download,
21 1.2 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.2 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.2 simonb *
25 1.2 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.4 cgd * and retain this copyright notice and list of conditions
27 1.4 cgd * as they appear in the source file.
28 1.2 simonb *
29 1.2 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.4 cgd * logo of Broadcom Corporation. The "Broadcom Corporation"
31 1.4 cgd * name may not be used to endorse or promote products derived
32 1.4 cgd * from this software without the prior written permission of
33 1.4 cgd * Broadcom Corporation.
34 1.2 simonb *
35 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
36 1.4 cgd * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
37 1.2 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
38 1.2 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
39 1.2 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
40 1.4 cgd * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
41 1.2 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
42 1.4 cgd * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
43 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
44 1.2 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
45 1.2 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
46 1.2 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
47 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
48 1.1 simonb ********************************************************************* */
49 1.1 simonb
50 1.1 simonb
51 1.1 simonb #ifndef _SB1250_UART_H
52 1.2 simonb #define _SB1250_UART_H
53 1.1 simonb
54 1.1 simonb #include "sb1250_defs.h"
55 1.1 simonb
56 1.2 simonb /* **********************************************************************
57 1.1 simonb * DUART Registers
58 1.1 simonb ********************************************************************** */
59 1.1 simonb
60 1.1 simonb /*
61 1.1 simonb * DUART Mode Register #1 (Table 10-3)
62 1.1 simonb * Register: DUART_MODE_REG_1_A
63 1.1 simonb * Register: DUART_MODE_REG_1_B
64 1.1 simonb */
65 1.1 simonb
66 1.2 simonb #define S_DUART_BITS_PER_CHAR 0
67 1.2 simonb #define M_DUART_BITS_PER_CHAR _SB_MAKEMASK(2,S_DUART_BITS_PER_CHAR)
68 1.2 simonb #define V_DUART_BITS_PER_CHAR(x) _SB_MAKEVALUE(x,S_DUART_BITS_PER_CHAR)
69 1.1 simonb
70 1.2 simonb #define K_DUART_BITS_PER_CHAR_RSV0 0
71 1.2 simonb #define K_DUART_BITS_PER_CHAR_RSV1 1
72 1.2 simonb #define K_DUART_BITS_PER_CHAR_7 2
73 1.2 simonb #define K_DUART_BITS_PER_CHAR_8 3
74 1.1 simonb
75 1.2 simonb #define V_DUART_BITS_PER_CHAR_RSV0 V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_RSV0)
76 1.2 simonb #define V_DUART_BITS_PER_CHAR_RSV1 V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_RSV1)
77 1.2 simonb #define V_DUART_BITS_PER_CHAR_7 V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_7)
78 1.2 simonb #define V_DUART_BITS_PER_CHAR_8 V_DUART_BITS_PER_CHAR(K_DUART_BITS_PER_CHAR_8)
79 1.1 simonb
80 1.1 simonb
81 1.2 simonb #define M_DUART_PARITY_TYPE_EVEN 0x00
82 1.2 simonb #define M_DUART_PARITY_TYPE_ODD _SB_MAKEMASK1(2)
83 1.1 simonb
84 1.2 simonb #define S_DUART_PARITY_MODE 3
85 1.2 simonb #define M_DUART_PARITY_MODE _SB_MAKEMASK(2,S_DUART_PARITY_MODE)
86 1.2 simonb #define V_DUART_PARITY_MODE(x) _SB_MAKEVALUE(x,S_DUART_PARITY_MODE)
87 1.1 simonb
88 1.2 simonb #define K_DUART_PARITY_MODE_ADD 0
89 1.2 simonb #define K_DUART_PARITY_MODE_ADD_FIXED 1
90 1.2 simonb #define K_DUART_PARITY_MODE_NONE 2
91 1.1 simonb
92 1.2 simonb #define V_DUART_PARITY_MODE_ADD V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_ADD)
93 1.2 simonb #define V_DUART_PARITY_MODE_ADD_FIXED V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_ADD_FIXED)
94 1.2 simonb #define V_DUART_PARITY_MODE_NONE V_DUART_PARITY_MODE(K_DUART_PARITY_MODE_NONE)
95 1.1 simonb
96 1.2 simonb #define M_DUART_ERR_MODE _SB_MAKEMASK1(5) /* must be zero */
97 1.1 simonb
98 1.2 simonb #define M_DUART_RX_IRQ_SEL_RXRDY 0
99 1.2 simonb #define M_DUART_RX_IRQ_SEL_RXFULL _SB_MAKEMASK1(6)
100 1.1 simonb
101 1.2 simonb #define M_DUART_RX_RTS_ENA _SB_MAKEMASK1(7)
102 1.1 simonb
103 1.1 simonb /*
104 1.1 simonb * DUART Mode Register #2 (Table 10-4)
105 1.1 simonb * Register: DUART_MODE_REG_2_A
106 1.1 simonb * Register: DUART_MODE_REG_2_B
107 1.1 simonb */
108 1.1 simonb
109 1.2 simonb #define M_DUART_MODE_RESERVED1 _SB_MAKEMASK(3,0) /* ignored */
110 1.2 simonb
111 1.2 simonb #define M_DUART_STOP_BIT_LEN_2 _SB_MAKEMASK1(3)
112 1.2 simonb #define M_DUART_STOP_BIT_LEN_1 0
113 1.1 simonb
114 1.2 simonb #define M_DUART_TX_CTS_ENA _SB_MAKEMASK1(4)
115 1.1 simonb
116 1.1 simonb
117 1.2 simonb #define M_DUART_MODE_RESERVED2 _SB_MAKEMASK1(5) /* must be zero */
118 1.1 simonb
119 1.2 simonb #define S_DUART_CHAN_MODE 6
120 1.2 simonb #define M_DUART_CHAN_MODE _SB_MAKEMASK(2,S_DUART_CHAN_MODE)
121 1.2 simonb #define V_DUART_CHAN_MODE(x) _SB_MAKEVALUE(x,S_DUART_CHAN_MODE)
122 1.1 simonb
123 1.2 simonb #define K_DUART_CHAN_MODE_NORMAL 0
124 1.2 simonb #define K_DUART_CHAN_MODE_LCL_LOOP 2
125 1.2 simonb #define K_DUART_CHAN_MODE_REM_LOOP 3
126 1.1 simonb
127 1.2 simonb #define V_DUART_CHAN_MODE_NORMAL V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_NORMAL)
128 1.2 simonb #define V_DUART_CHAN_MODE_LCL_LOOP V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_LCL_LOOP)
129 1.2 simonb #define V_DUART_CHAN_MODE_REM_LOOP V_DUART_CHAN_MODE(K_DUART_CHAN_MODE_REM_LOOP)
130 1.1 simonb
131 1.1 simonb /*
132 1.1 simonb * DUART Command Register (Table 10-5)
133 1.1 simonb * Register: DUART_CMD_A
134 1.1 simonb * Register: DUART_CMD_B
135 1.1 simonb */
136 1.1 simonb
137 1.2 simonb #define M_DUART_RX_EN _SB_MAKEMASK1(0)
138 1.2 simonb #define M_DUART_RX_DIS _SB_MAKEMASK1(1)
139 1.2 simonb #define M_DUART_TX_EN _SB_MAKEMASK1(2)
140 1.2 simonb #define M_DUART_TX_DIS _SB_MAKEMASK1(3)
141 1.2 simonb
142 1.2 simonb #define S_DUART_MISC_CMD 4
143 1.2 simonb #define M_DUART_MISC_CMD _SB_MAKEMASK(3,S_DUART_MISC_CMD)
144 1.2 simonb #define V_DUART_MISC_CMD(x) _SB_MAKEVALUE(x,S_DUART_MISC_CMD)
145 1.2 simonb
146 1.2 simonb #define K_DUART_MISC_CMD_NOACTION0 0
147 1.2 simonb #define K_DUART_MISC_CMD_NOACTION1 1
148 1.2 simonb #define K_DUART_MISC_CMD_RESET_RX 2
149 1.2 simonb #define K_DUART_MISC_CMD_RESET_TX 3
150 1.2 simonb #define K_DUART_MISC_CMD_NOACTION4 4
151 1.2 simonb #define K_DUART_MISC_CMD_RESET_BREAK_INT 5
152 1.2 simonb #define K_DUART_MISC_CMD_START_BREAK 6
153 1.2 simonb #define K_DUART_MISC_CMD_STOP_BREAK 7
154 1.2 simonb
155 1.2 simonb #define V_DUART_MISC_CMD_NOACTION0 V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION0)
156 1.2 simonb #define V_DUART_MISC_CMD_NOACTION1 V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION1)
157 1.2 simonb #define V_DUART_MISC_CMD_RESET_RX V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_RX)
158 1.2 simonb #define V_DUART_MISC_CMD_RESET_TX V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_TX)
159 1.2 simonb #define V_DUART_MISC_CMD_NOACTION4 V_DUART_MISC_CMD(K_DUART_MISC_CMD_NOACTION4)
160 1.2 simonb #define V_DUART_MISC_CMD_RESET_BREAK_INT V_DUART_MISC_CMD(K_DUART_MISC_CMD_RESET_BREAK_INT)
161 1.2 simonb #define V_DUART_MISC_CMD_START_BREAK V_DUART_MISC_CMD(K_DUART_MISC_CMD_START_BREAK)
162 1.2 simonb #define V_DUART_MISC_CMD_STOP_BREAK V_DUART_MISC_CMD(K_DUART_MISC_CMD_STOP_BREAK)
163 1.1 simonb
164 1.2 simonb #define M_DUART_CMD_RESERVED _SB_MAKEMASK1(7)
165 1.1 simonb
166 1.1 simonb /*
167 1.1 simonb * DUART Status Register (Table 10-6)
168 1.1 simonb * Register: DUART_STATUS_A
169 1.1 simonb * Register: DUART_STATUS_B
170 1.1 simonb * READ-ONLY
171 1.1 simonb */
172 1.1 simonb
173 1.2 simonb #define M_DUART_RX_RDY _SB_MAKEMASK1(0)
174 1.2 simonb #define M_DUART_RX_FFUL _SB_MAKEMASK1(1)
175 1.2 simonb #define M_DUART_TX_RDY _SB_MAKEMASK1(2)
176 1.2 simonb #define M_DUART_TX_EMT _SB_MAKEMASK1(3)
177 1.2 simonb #define M_DUART_OVRUN_ERR _SB_MAKEMASK1(4)
178 1.2 simonb #define M_DUART_PARITY_ERR _SB_MAKEMASK1(5)
179 1.2 simonb #define M_DUART_FRM_ERR _SB_MAKEMASK1(6)
180 1.2 simonb #define M_DUART_RCVD_BRK _SB_MAKEMASK1(7)
181 1.1 simonb
182 1.1 simonb /*
183 1.1 simonb * DUART Baud Rate Register (Table 10-7)
184 1.2 simonb * Register: DUART_CLK_SEL_A
185 1.1 simonb * Register: DUART_CLK_SEL_B
186 1.1 simonb */
187 1.1 simonb
188 1.2 simonb #define M_DUART_CLK_COUNTER _SB_MAKEMASK(12,0)
189 1.2 simonb #define V_DUART_BAUD_RATE(x) (100000000/((x)*20)-1)
190 1.1 simonb
191 1.1 simonb /*
192 1.1 simonb * DUART Data Registers (Table 10-8 and 10-9)
193 1.1 simonb * Register: DUART_RX_HOLD_A
194 1.1 simonb * Register: DUART_RX_HOLD_B
195 1.1 simonb * Register: DUART_TX_HOLD_A
196 1.1 simonb * Register: DUART_TX_HOLD_B
197 1.1 simonb */
198 1.1 simonb
199 1.2 simonb #define M_DUART_RX_DATA _SB_MAKEMASK(8,0)
200 1.2 simonb #define M_DUART_TX_DATA _SB_MAKEMASK(8,0)
201 1.1 simonb
202 1.1 simonb /*
203 1.1 simonb * DUART Input Port Register (Table 10-10)
204 1.1 simonb * Register: DUART_IN_PORT
205 1.1 simonb */
206 1.1 simonb
207 1.2 simonb #define M_DUART_IN_PIN0_VAL _SB_MAKEMASK1(0)
208 1.2 simonb #define M_DUART_IN_PIN1_VAL _SB_MAKEMASK1(1)
209 1.2 simonb #define M_DUART_IN_PIN2_VAL _SB_MAKEMASK1(2)
210 1.2 simonb #define M_DUART_IN_PIN3_VAL _SB_MAKEMASK1(3)
211 1.2 simonb #define M_DUART_IN_PIN4_VAL _SB_MAKEMASK1(4)
212 1.2 simonb #define M_DUART_IN_PIN5_VAL _SB_MAKEMASK1(5)
213 1.2 simonb #define M_DUART_RIN0_PIN _SB_MAKEMASK1(6)
214 1.2 simonb #define M_DUART_RIN1_PIN _SB_MAKEMASK1(7)
215 1.1 simonb
216 1.1 simonb /*
217 1.1 simonb * DUART Input Port Change Status Register (Tables 10-11, 10-12, and 10-13)
218 1.1 simonb * Register: DUART_INPORT_CHNG
219 1.1 simonb */
220 1.1 simonb
221 1.2 simonb #define S_DUART_IN_PIN_VAL 0
222 1.2 simonb #define M_DUART_IN_PIN_VAL _SB_MAKEMASK(4,S_DUART_IN_PIN_VAL)
223 1.2 simonb
224 1.2 simonb #define S_DUART_IN_PIN_CHNG 4
225 1.2 simonb #define M_DUART_IN_PIN_CHNG _SB_MAKEMASK(4,S_DUART_IN_PIN_CHNG)
226 1.1 simonb
227 1.1 simonb
228 1.1 simonb /*
229 1.1 simonb * DUART Output port control register (Table 10-14)
230 1.1 simonb * Register: DUART_OPCR
231 1.1 simonb */
232 1.1 simonb
233 1.2 simonb #define M_DUART_OPCR_RESERVED0 _SB_MAKEMASK1(0) /* must be zero */
234 1.2 simonb #define M_DUART_OPC2_SEL _SB_MAKEMASK1(1)
235 1.2 simonb #define M_DUART_OPCR_RESERVED1 _SB_MAKEMASK1(2) /* must be zero */
236 1.2 simonb #define M_DUART_OPC3_SEL _SB_MAKEMASK1(3)
237 1.2 simonb #define M_DUART_OPCR_RESERVED2 _SB_MAKEMASK(4,4) /* must be zero */
238 1.1 simonb
239 1.1 simonb /*
240 1.1 simonb * DUART Aux Control Register (Table 10-15)
241 1.1 simonb * Register: DUART_AUX_CTRL
242 1.1 simonb */
243 1.1 simonb
244 1.2 simonb #define M_DUART_IP0_CHNG_ENA _SB_MAKEMASK1(0)
245 1.2 simonb #define M_DUART_IP1_CHNG_ENA _SB_MAKEMASK1(1)
246 1.2 simonb #define M_DUART_IP2_CHNG_ENA _SB_MAKEMASK1(2)
247 1.2 simonb #define M_DUART_IP3_CHNG_ENA _SB_MAKEMASK1(3)
248 1.2 simonb #define M_DUART_ACR_RESERVED _SB_MAKEMASK(4,4)
249 1.2 simonb
250 1.2 simonb #define M_DUART_CTS_CHNG_ENA _SB_MAKEMASK1(0)
251 1.2 simonb #define M_DUART_CIN_CHNG_ENA _SB_MAKEMASK1(2)
252 1.1 simonb
253 1.1 simonb /*
254 1.1 simonb * DUART Interrupt Status Register (Table 10-16)
255 1.1 simonb * Register: DUART_ISR
256 1.1 simonb */
257 1.1 simonb
258 1.2 simonb #define M_DUART_ISR_TX_A _SB_MAKEMASK1(0)
259 1.5 cgd
260 1.5 cgd #define S_DUART_ISR_RX_A 1
261 1.5 cgd #define M_DUART_ISR_RX_A _SB_MAKEMASK1(S_DUART_ISR_RX_A)
262 1.5 cgd #define V_DUART_ISR_RX_A(x) _SB_MAKEVALUE(x,S_DUART_ISR_RX_A)
263 1.5 cgd #define G_DUART_ISR_RX_A(x) _SB_GETVALUE(x,S_DUART_ISR_RX_A,M_DUART_ISR_RX_A)
264 1.5 cgd
265 1.2 simonb #define M_DUART_ISR_BRK_A _SB_MAKEMASK1(2)
266 1.2 simonb #define M_DUART_ISR_IN_A _SB_MAKEMASK1(3)
267 1.2 simonb #define M_DUART_ISR_TX_B _SB_MAKEMASK1(4)
268 1.2 simonb #define M_DUART_ISR_RX_B _SB_MAKEMASK1(5)
269 1.2 simonb #define M_DUART_ISR_BRK_B _SB_MAKEMASK1(6)
270 1.2 simonb #define M_DUART_ISR_IN_B _SB_MAKEMASK1(7)
271 1.1 simonb
272 1.1 simonb /*
273 1.1 simonb * DUART Channel A Interrupt Status Register (Table 10-17)
274 1.1 simonb * DUART Channel B Interrupt Status Register (Table 10-18)
275 1.1 simonb * Register: DUART_ISR_A
276 1.1 simonb * Register: DUART_ISR_B
277 1.1 simonb */
278 1.1 simonb
279 1.2 simonb #define M_DUART_ISR_TX _SB_MAKEMASK1(0)
280 1.2 simonb #define M_DUART_ISR_RX _SB_MAKEMASK1(1)
281 1.2 simonb #define M_DUART_ISR_BRK _SB_MAKEMASK1(2)
282 1.2 simonb #define M_DUART_ISR_IN _SB_MAKEMASK1(3)
283 1.2 simonb #define M_DUART_ISR_RESERVED _SB_MAKEMASK(4,4)
284 1.1 simonb
285 1.1 simonb /*
286 1.1 simonb * DUART Interrupt Mask Register (Table 10-19)
287 1.1 simonb * Register: DUART_IMR
288 1.1 simonb */
289 1.1 simonb
290 1.2 simonb #define M_DUART_IMR_TX_A _SB_MAKEMASK1(0)
291 1.2 simonb #define M_DUART_IMR_RX_A _SB_MAKEMASK1(1)
292 1.2 simonb #define M_DUART_IMR_BRK_A _SB_MAKEMASK1(2)
293 1.2 simonb #define M_DUART_IMR_IN_A _SB_MAKEMASK1(3)
294 1.2 simonb #define M_DUART_IMR_ALL_A _SB_MAKEMASK(4,0)
295 1.2 simonb
296 1.2 simonb #define M_DUART_IMR_TX_B _SB_MAKEMASK1(4)
297 1.2 simonb #define M_DUART_IMR_RX_B _SB_MAKEMASK1(5)
298 1.2 simonb #define M_DUART_IMR_BRK_B _SB_MAKEMASK1(6)
299 1.2 simonb #define M_DUART_IMR_IN_B _SB_MAKEMASK1(7)
300 1.2 simonb #define M_DUART_IMR_ALL_B _SB_MAKEMASK(4,4)
301 1.1 simonb
302 1.1 simonb /*
303 1.1 simonb * DUART Channel A Interrupt Mask Register (Table 10-20)
304 1.1 simonb * DUART Channel B Interrupt Mask Register (Table 10-21)
305 1.1 simonb * Register: DUART_IMR_A
306 1.1 simonb * Register: DUART_IMR_B
307 1.1 simonb */
308 1.1 simonb
309 1.2 simonb #define M_DUART_IMR_TX _SB_MAKEMASK1(0)
310 1.2 simonb #define M_DUART_IMR_RX _SB_MAKEMASK1(1)
311 1.2 simonb #define M_DUART_IMR_BRK _SB_MAKEMASK1(2)
312 1.2 simonb #define M_DUART_IMR_IN _SB_MAKEMASK1(3)
313 1.2 simonb #define M_DUART_IMR_ALL _SB_MAKEMASK(4,0)
314 1.2 simonb #define M_DUART_IMR_RESERVED _SB_MAKEMASK(4,4)
315 1.1 simonb
316 1.1 simonb
317 1.1 simonb /*
318 1.1 simonb * DUART Output Port Set Register (Table 10-22)
319 1.1 simonb * Register: DUART_SET_OPR
320 1.1 simonb */
321 1.1 simonb
322 1.2 simonb #define M_DUART_SET_OPR0 _SB_MAKEMASK1(0)
323 1.2 simonb #define M_DUART_SET_OPR1 _SB_MAKEMASK1(1)
324 1.2 simonb #define M_DUART_SET_OPR2 _SB_MAKEMASK1(2)
325 1.2 simonb #define M_DUART_SET_OPR3 _SB_MAKEMASK1(3)
326 1.2 simonb #define M_DUART_OPSR_RESERVED _SB_MAKEMASK(4,4)
327 1.1 simonb
328 1.1 simonb /*
329 1.1 simonb * DUART Output Port Clear Register (Table 10-23)
330 1.1 simonb * Register: DUART_CLEAR_OPR
331 1.1 simonb */
332 1.1 simonb
333 1.2 simonb #define M_DUART_CLR_OPR0 _SB_MAKEMASK1(0)
334 1.2 simonb #define M_DUART_CLR_OPR1 _SB_MAKEMASK1(1)
335 1.2 simonb #define M_DUART_CLR_OPR2 _SB_MAKEMASK1(2)
336 1.2 simonb #define M_DUART_CLR_OPR3 _SB_MAKEMASK1(3)
337 1.2 simonb #define M_DUART_OPCR_RESERVED _SB_MAKEMASK(4,4)
338 1.1 simonb
339 1.1 simonb /*
340 1.1 simonb * DUART Output Port RTS Register (Table 10-24)
341 1.1 simonb * Register: DUART_OUT_PORT
342 1.1 simonb */
343 1.1 simonb
344 1.2 simonb #define M_DUART_OUT_PIN_SET0 _SB_MAKEMASK1(0)
345 1.2 simonb #define M_DUART_OUT_PIN_SET1 _SB_MAKEMASK1(1)
346 1.2 simonb #define M_DUART_OUT_PIN_CLR0 _SB_MAKEMASK1(2)
347 1.2 simonb #define M_DUART_OUT_PIN_CLR1 _SB_MAKEMASK1(3)
348 1.2 simonb #define M_DUART_OPRR_RESERVED _SB_MAKEMASK(4,4)
349 1.1 simonb
350 1.2 simonb #define M_DUART_OUT_PIN_SET(chan) \
351 1.1 simonb (chan == 0 ? M_DUART_OUT_PIN_SET0 : M_DUART_OUT_PIN_SET1)
352 1.2 simonb #define M_DUART_OUT_PIN_CLR(chan) \
353 1.1 simonb (chan == 0 ? M_DUART_OUT_PIN_CLR0 : M_DUART_OUT_PIN_CLR1)
354 1.1 simonb
355 1.3 cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
356 1.2 simonb /*
357 1.3 cgd * Full Interrupt Control Register
358 1.1 simonb */
359 1.2 simonb
360 1.2 simonb #define S_DUART_SIG_FULL _SB_MAKE64(0)
361 1.2 simonb #define M_DUART_SIG_FULL _SB_MAKEMASK(4,S_DUART_SIG_FULL)
362 1.2 simonb #define V_DUART_SIG_FULL(x) _SB_MAKEVALUE(x,S_DUART_SIG_FULL)
363 1.2 simonb #define G_DUART_SIG_FULL(x) _SB_GETVALUE(x,S_DUART_SIG_FULL,M_DUART_SIG_FULL)
364 1.2 simonb
365 1.2 simonb #define S_DUART_INT_TIME _SB_MAKE64(4)
366 1.2 simonb #define M_DUART_INT_TIME _SB_MAKEMASK(4,S_DUART_INT_TIME)
367 1.2 simonb #define V_DUART_INT_TIME(x) _SB_MAKEVALUE(x,S_DUART_INT_TIME)
368 1.2 simonb #define G_DUART_INT_TIME(x) _SB_GETVALUE(x,S_DUART_INT_TIME,M_DUART_INT_TIME)
369 1.3 cgd #endif /* 1250 PASS2 || 112x PASS1 */
370 1.2 simonb
371 1.1 simonb
372 1.1 simonb /* ********************************************************************** */
373 1.1 simonb
374 1.1 simonb
375 1.1 simonb #endif
376