pci_machdep.c revision 1.2 1 1.1 matt #include <sys/param.h>
2 1.1 matt #include <sys/device.h>
3 1.1 matt #include <dev/pci/pcireg.h>
4 1.1 matt #include <dev/pci/pcivar.h>
5 1.1 matt
6 1.1 matt #include <arm32/footbridge/dc21285reg.h>
7 1.1 matt
8 1.1 matt void
9 1.1 matt netwinder_pci_attach_hook (struct device *parent,
10 1.1 matt struct device *self, struct pcibus_attach_args *pba)
11 1.1 matt {
12 1.1 matt pcireg_t regval;
13 1.1 matt pcireg_t intreg;
14 1.1 matt pcitag_t tag;
15 1.1 matt
16 1.1 matt /*
17 1.1 matt * Initialize the TULIP
18 1.1 matt */
19 1.1 matt tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 9, 0);
20 1.1 matt pci_conf_write(pba->pba_pc, tag,
21 1.1 matt PCI_COMMAND_STATUS_REG,
22 1.1 matt PCI_COMMAND_IO_ENABLE|
23 1.1 matt PCI_COMMAND_MASTER_ENABLE);
24 1.1 matt intreg = pci_conf_read(pba->pba_pc, tag, PCI_INTERRUPT_REG);
25 1.1 matt intreg = PCI_INTERRUPT_CODE(
26 1.1 matt PCI_INTERRUPT_LATENCY(intreg),
27 1.1 matt PCI_INTERRUPT_GRANT(intreg),
28 1.1 matt PCI_INTERRUPT_PIN(intreg),
29 1.1 matt 0x40|IRQ_IN_L1);
30 1.1 matt pci_conf_write(pba->pba_pc, tag, PCI_INTERRUPT_REG, intreg);
31 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x10, 0x400 | PCI_MAPREG_TYPE_IO);
32 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x14, 0);
33 1.1 matt
34 1.1 matt /*
35 1.1 matt * Initialize the PCI NE2000
36 1.1 matt */
37 1.1 matt tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 12, 0);
38 1.1 matt pci_conf_write(pba->pba_pc, tag,
39 1.1 matt PCI_COMMAND_STATUS_REG,
40 1.1 matt PCI_COMMAND_IO_ENABLE|
41 1.1 matt PCI_COMMAND_MASTER_ENABLE);
42 1.1 matt intreg = pci_conf_read(pba->pba_pc, tag, PCI_INTERRUPT_REG);
43 1.1 matt intreg = PCI_INTERRUPT_CODE(
44 1.1 matt PCI_INTERRUPT_LATENCY(intreg),
45 1.1 matt PCI_INTERRUPT_GRANT(intreg),
46 1.1 matt PCI_INTERRUPT_PIN(intreg),
47 1.1 matt 0x40|IRQ_IN_L0);
48 1.1 matt pci_conf_write(pba->pba_pc, tag, PCI_INTERRUPT_REG, intreg);
49 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x10, 0x300 | PCI_MAPREG_TYPE_IO);
50 1.1 matt
51 1.1 matt #if 0
52 1.1 matt /*
53 1.1 matt * Initialize the PCI-ISA Bridge
54 1.1 matt */
55 1.1 matt tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 11, 0);
56 1.1 matt pci_conf_write(pba->pba_pc, tag,
57 1.1 matt PCI_COMMAND_STATUS_REG,
58 1.1 matt PCI_COMMAND_IO_ENABLE|
59 1.1 matt PCI_COMMAND_MEM_ENABLE|
60 1.1 matt PCI_COMMAND_MASTER_ENABLE);
61 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x10, 0);
62 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x48,
63 1.1 matt pci_conf_read(pba->pba_pc, tag, 0x48)|0xff);
64 1.1 matt
65 1.1 matt regval = pci_conf_read(pba->pba_pc, tag, 0x40);
66 1.1 matt regval &= 0xff00ff00;
67 1.1 matt regval |= 0x00000022;
68 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x40, regval);
69 1.1 matt
70 1.1 matt regval = pci_conf_read(pba->pba_pc, tag, 0x80);
71 1.1 matt regval &= 0x0000ff00;
72 1.1 matt regval |= 0xe0010002;
73 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x80, regval);
74 1.1 matt #endif
75 1.1 matt
76 1.1 matt /*
77 1.1 matt * Initialize the PCIIDE Controller
78 1.1 matt */
79 1.1 matt tag = pci_make_tag(pba->pba_pc, pba->pba_bus, 11, 1);
80 1.1 matt pci_conf_write(pba->pba_pc, tag,
81 1.1 matt PCI_COMMAND_STATUS_REG,
82 1.1 matt PCI_COMMAND_IO_ENABLE|
83 1.1 matt PCI_COMMAND_MASTER_ENABLE);
84 1.1 matt
85 1.1 matt regval = pci_conf_read(pba->pba_pc, tag, PCI_CLASS_REG);
86 1.1 matt regval = PCI_CLASS_CODE(PCI_CLASS(regval), PCI_SUBCLASS(regval), 0x8A);
87 1.1 matt pci_conf_write(pba->pba_pc, tag, PCI_CLASS_REG, regval);
88 1.1 matt
89 1.2 matt regval = pci_conf_read(pba->pba_pc, tag, 0x40);
90 1.2 matt regval &= ~0x10; /* disable secondary port */
91 1.2 matt pci_conf_write(pba->pba_pc, tag, 0x40, regval);
92 1.2 matt
93 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x10, 0x01f0 | PCI_MAPREG_TYPE_IO);
94 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x14, 0x03f4 | PCI_MAPREG_TYPE_IO);
95 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x18, 0x0170 | PCI_MAPREG_TYPE_IO);
96 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x1c, 0x0374 | PCI_MAPREG_TYPE_IO);
97 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x20, 0xe800 | PCI_MAPREG_TYPE_IO);
98 1.1 matt intreg = pci_conf_read(pba->pba_pc, tag, PCI_INTERRUPT_REG);
99 1.1 matt intreg = PCI_INTERRUPT_CODE(
100 1.1 matt PCI_INTERRUPT_LATENCY(intreg),
101 1.1 matt PCI_INTERRUPT_GRANT(intreg),
102 1.1 matt PCI_INTERRUPT_PIN(intreg),
103 1.1 matt 0x8e);
104 1.1 matt pci_conf_write(pba->pba_pc, tag, PCI_INTERRUPT_REG, intreg);
105 1.1 matt
106 1.1 matt /*
107 1.1 matt * Make sure we are in legacy mode
108 1.1 matt */
109 1.1 matt regval = pci_conf_read(pba->pba_pc, tag, 0x40);
110 1.1 matt regval &= ~0x800;
111 1.1 matt pci_conf_write(pba->pba_pc, tag, 0x40, regval);
112 1.1 matt }
113