cpu.h revision 1.2 1 1.2 tsutsui /* $NetBSD: cpu.h,v 1.2 2000/02/08 16:17:33 tsutsui Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*
4 1.1 tsutsui * Copyright (c) 1988 University of Utah.
5 1.1 tsutsui * Copyright (c) 1982, 1990, 1993
6 1.1 tsutsui * The Regents of the University of California. All rights reserved.
7 1.1 tsutsui *
8 1.1 tsutsui * This code is derived from software contributed to Berkeley by
9 1.1 tsutsui * the Systems Programming Group of the University of Utah Computer
10 1.1 tsutsui * Science Department.
11 1.1 tsutsui *
12 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
13 1.1 tsutsui * modification, are permitted provided that the following conditions
14 1.1 tsutsui * are met:
15 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
16 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
17 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
19 1.1 tsutsui * documentation and/or other materials provided with the distribution.
20 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
21 1.1 tsutsui * must display the following acknowledgement:
22 1.1 tsutsui * This product includes software developed by the University of
23 1.1 tsutsui * California, Berkeley and its contributors.
24 1.1 tsutsui * 4. Neither the name of the University nor the names of its contributors
25 1.1 tsutsui * may be used to endorse or promote products derived from this software
26 1.1 tsutsui * without specific prior written permission.
27 1.1 tsutsui *
28 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 tsutsui * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 tsutsui * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 tsutsui * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 tsutsui * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 tsutsui * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 tsutsui * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 tsutsui * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 tsutsui * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 tsutsui * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 tsutsui * SUCH DAMAGE.
39 1.1 tsutsui *
40 1.1 tsutsui * from: Utah $Hdr: cpu.h 1.16 91/03/25$
41 1.1 tsutsui *
42 1.1 tsutsui * @(#)cpu.h 8.4 (Berkeley) 1/5/94
43 1.1 tsutsui */
44 1.1 tsutsui
45 1.1 tsutsui #ifndef _NEWS68K_CPU_H_
46 1.2 tsutsui #define _NEWS68K_CPU_H_
47 1.1 tsutsui
48 1.1 tsutsui /*
49 1.1 tsutsui * Exported definitions unique to news68k cpu support.
50 1.1 tsutsui */
51 1.1 tsutsui
52 1.1 tsutsui /*
53 1.1 tsutsui * Get common m68k CPU definitions.
54 1.1 tsutsui */
55 1.1 tsutsui #include <m68k/cpu.h>
56 1.1 tsutsui
57 1.2 tsutsui #ifdef news1700
58 1.1 tsutsui /*
59 1.1 tsutsui * XXX news1700 L2 cache would be corrupted with DC_BE and IC_BE...
60 1.1 tsutsui * XXX Should these be defined in machine/cpu.h?
61 1.1 tsutsui */
62 1.1 tsutsui #undef CACHE_ON
63 1.1 tsutsui #undef CACHE_CLR
64 1.1 tsutsui #undef IC_CLEAR
65 1.1 tsutsui #undef DC_CLEAR
66 1.1 tsutsui #define CACHE_ON (DC_WA|DC_CLR|DC_ENABLE|IC_CLR|IC_ENABLE)
67 1.1 tsutsui #define CACHE_CLR CACHE_ON
68 1.1 tsutsui #define IC_CLEAR (DC_WA|DC_ENABLE|IC_CLR|IC_ENABLE)
69 1.1 tsutsui #define DC_CLEAR (DC_WA|DC_CLR|DC_ENABLE|IC_ENABLE)
70 1.1 tsutsui
71 1.2 tsutsui #endif
72 1.2 tsutsui
73 1.1 tsutsui /*
74 1.1 tsutsui * Get interrupt glue.
75 1.1 tsutsui */
76 1.1 tsutsui #include <machine/intr.h>
77 1.1 tsutsui
78 1.1 tsutsui /*
79 1.1 tsutsui * definitions of cpu-dependent requirements
80 1.1 tsutsui * referenced in generic code
81 1.1 tsutsui */
82 1.2 tsutsui #define cpu_swapin(p) /* nothing */
83 1.2 tsutsui #define cpu_wait(p) /* nothing */
84 1.2 tsutsui #define cpu_swapout(p) /* nothing */
85 1.2 tsutsui #define cpu_number() 0
86 1.1 tsutsui
87 1.1 tsutsui /*
88 1.1 tsutsui * Arguments to hardclock and gatherstats encapsulate the previous
89 1.1 tsutsui * machine state in an opaque clockframe. One the hp300, we use
90 1.1 tsutsui * what the hardware pushes on an interrupt (frame format 0).
91 1.1 tsutsui */
92 1.1 tsutsui struct clockframe {
93 1.1 tsutsui u_short sr; /* sr at time of interrupt */
94 1.1 tsutsui u_long pc; /* pc at time of interrupt */
95 1.1 tsutsui u_short vo; /* vector offset (4-word frame) */
96 1.1 tsutsui };
97 1.1 tsutsui
98 1.2 tsutsui #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
99 1.2 tsutsui #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
100 1.2 tsutsui #define CLKF_PC(framep) ((framep)->pc)
101 1.1 tsutsui #if 0
102 1.1 tsutsui /* We would like to do it this way... */
103 1.2 tsutsui #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
104 1.1 tsutsui #else
105 1.1 tsutsui /* but until we start using PSL_M, we have to do this instead */
106 1.2 tsutsui #define CLKF_INTR(framep) (0) /* XXX */
107 1.1 tsutsui #endif
108 1.1 tsutsui
109 1.1 tsutsui
110 1.1 tsutsui /*
111 1.1 tsutsui * Preempt the current process if in interrupt from user mode,
112 1.1 tsutsui * or after the current trap/syscall if in system mode.
113 1.1 tsutsui */
114 1.1 tsutsui extern int want_resched; /* resched() was called */
115 1.2 tsutsui #define need_resched() { want_resched++; aston(); }
116 1.1 tsutsui
117 1.1 tsutsui /*
118 1.1 tsutsui * Give a profiling tick to the current process when the user profiling
119 1.1 tsutsui * buffer pages are invalid. On the hp300, request an ast to send us
120 1.1 tsutsui * through trap, marking the proc as needing a profiling tick.
121 1.1 tsutsui */
122 1.2 tsutsui #define need_proftick(p) { (p)->p_flag |= P_OWEUPC; aston(); }
123 1.1 tsutsui
124 1.1 tsutsui /*
125 1.1 tsutsui * Notify the current process (p) that it has a signal pending,
126 1.1 tsutsui * process as soon as possible.
127 1.1 tsutsui */
128 1.2 tsutsui #define signotify(p) aston()
129 1.1 tsutsui
130 1.1 tsutsui extern int astpending; /* need to trap before returning to user mode */
131 1.1 tsutsui #define aston() (astpending++)
132 1.1 tsutsui
133 1.1 tsutsui /*
134 1.1 tsutsui * CTL_MACHDEP definitions.
135 1.1 tsutsui */
136 1.2 tsutsui #define CPU_CONSDEV 1 /* dev_t: console terminal device */
137 1.2 tsutsui #define CPU_MAXID 2 /* number of valid machdep ids */
138 1.1 tsutsui
139 1.1 tsutsui #define CTL_MACHDEP_NAMES { \
140 1.1 tsutsui { 0, 0 }, \
141 1.1 tsutsui { "console_device", CTLTYPE_STRUCT }, \
142 1.1 tsutsui }
143 1.1 tsutsui
144 1.1 tsutsui #ifdef _KERNEL
145 1.1 tsutsui
146 1.2 tsutsui #if defined(news1700) || defined(news1200)
147 1.2 tsutsui #ifndef M68030
148 1.1 tsutsui #define M68030
149 1.1 tsutsui #endif
150 1.2 tsutsui #define M68K_MMU_MOTOROLA
151 1.2 tsutsui #endif
152 1.2 tsutsui
153 1.2 tsutsui #if defined(news1700)
154 1.2 tsutsui #define CACHE_HAVE_PAC
155 1.2 tsutsui #endif
156 1.1 tsutsui
157 1.1 tsutsui #endif
158 1.1 tsutsui
159 1.1 tsutsui #ifdef _KERNEL
160 1.2 tsutsui extern int systype;
161 1.2 tsutsui #define NEWS1700 0
162 1.2 tsutsui #define NEWS1200 1
163 1.2 tsutsui
164 1.2 tsutsui extern int cpuspeed;
165 1.2 tsutsui extern char *intiobase, *intiolimit;
166 1.2 tsutsui extern u_int intiobase_phys, intiotop_phys;
167 1.2 tsutsui extern u_int extiobase_phys, extiotop_phys;
168 1.2 tsutsui extern u_int intrcnt[];
169 1.1 tsutsui
170 1.2 tsutsui extern void (*vectab[]) __P((void));
171 1.1 tsutsui
172 1.1 tsutsui struct frame;
173 1.1 tsutsui struct fpframe;
174 1.1 tsutsui struct pcb;
175 1.1 tsutsui
176 1.1 tsutsui /* locore.s functions */
177 1.2 tsutsui void m68881_save __P((struct fpframe *));
178 1.2 tsutsui void m68881_restore __P((struct fpframe *));
179 1.2 tsutsui void DCIA __P((void));
180 1.2 tsutsui void DCIS __P((void));
181 1.2 tsutsui void DCIU __P((void));
182 1.2 tsutsui void ICIA __P((void));
183 1.2 tsutsui void ICPA __P((void));
184 1.2 tsutsui void PCIA __P((void));
185 1.2 tsutsui void TBIA __P((void));
186 1.2 tsutsui void TBIS __P((vaddr_t));
187 1.2 tsutsui void TBIAS __P((void));
188 1.2 tsutsui void TBIAU __P((void));
189 1.2 tsutsui
190 1.2 tsutsui int suline __P((caddr_t, caddr_t));
191 1.2 tsutsui void savectx __P((struct pcb *));
192 1.2 tsutsui void switch_exit __P((struct proc *));
193 1.2 tsutsui void proc_trampoline __P((void));
194 1.2 tsutsui void loadustp __P((int));
195 1.2 tsutsui void badtrap __P((void));
196 1.2 tsutsui void intrhand_vectored __P((void));
197 1.2 tsutsui int getsr __P((void));
198 1.1 tsutsui
199 1.1 tsutsui
200 1.2 tsutsui void doboot __P((int))
201 1.1 tsutsui __attribute__((__noreturn__));
202 1.2 tsutsui void nmihand __P((struct frame *));
203 1.2 tsutsui void ecacheon __P((void));
204 1.2 tsutsui void ecacheoff __P((void));
205 1.1 tsutsui
206 1.1 tsutsui /* machdep.c functions */
207 1.2 tsutsui int badaddr __P((caddr_t, int));
208 1.2 tsutsui int badbaddr __P((caddr_t));
209 1.1 tsutsui
210 1.1 tsutsui /* sys_machdep.c functions */
211 1.2 tsutsui int cachectl1 __P((unsigned long, vaddr_t, size_t, struct proc *));
212 1.1 tsutsui
213 1.1 tsutsui /* vm_machdep.c functions */
214 1.2 tsutsui void physaccess __P((caddr_t, caddr_t, int, int));
215 1.2 tsutsui void physunaccess __P((caddr_t, int));
216 1.2 tsutsui int kvtop __P((caddr_t));
217 1.1 tsutsui
218 1.1 tsutsui /* trap.c functions */
219 1.2 tsutsui void child_return __P((void *));
220 1.1 tsutsui
221 1.1 tsutsui #endif
222 1.1 tsutsui
223 1.1 tsutsui /* physical memory sections */
224 1.2 tsutsui #define ROMBASE (0xe0000000)
225 1.2 tsutsui
226 1.2 tsutsui #define INTIOBASE1700 (0xe0c00000)
227 1.1 tsutsui #define INTIOTOP1700 (0xe1d00000) /* XXX */
228 1.2 tsutsui #define EXTIOBASE1700 (0xf0f00000)
229 1.1 tsutsui #define EXTIOTOP1700 (0xf1000000) /* XXX */
230 1.2 tsutsui
231 1.2 tsutsui #define INTIOBASE1200 (0xe1000000)
232 1.2 tsutsui #define INTIOTOP1200 (0xe1d00000) /* XXX */
233 1.2 tsutsui #define EXTIOBASE1200 (0xe4000000)
234 1.2 tsutsui #define EXTIOTOP1200 (0xe4020000) /* XXX */
235 1.2 tsutsui
236 1.2 tsutsui #define MAXADDR (0xfffff000)
237 1.1 tsutsui
238 1.1 tsutsui /*
239 1.1 tsutsui * Internal IO space:
240 1.1 tsutsui *
241 1.1 tsutsui * Internal IO space is mapped in the kernel from ``intiobase'' to
242 1.1 tsutsui * ``intiolimit'' (defined in locore.s). Since it is always mapped,
243 1.1 tsutsui * conversion between physical and kernel virtual addresses is easy.
244 1.1 tsutsui */
245 1.2 tsutsui #define ISIIOVA(va) \
246 1.1 tsutsui ((char *)(va) >= intiobase && (char *)(va) < intiolimit)
247 1.2 tsutsui #define IIOV(pa) (((u_int)(pa) - intiobase_phys) + (u_int)intiobase)
248 1.2 tsutsui #define ISIIOPA(pa) \
249 1.2 tsutsui ((u_int)(pa) >= intiobase_phys && (u_int)(pa) < intiotop_phys)
250 1.2 tsutsui #define IIOP(va) (((u_int)(va) - (u_int)intiobase) + intiobase_phys)
251 1.2 tsutsui #define IIOPOFF(pa) ((u_int)(pa) - intiobase_phys)
252 1.1 tsutsui
253 1.1 tsutsui #endif /* !_NEWS68K_CPU_H_ */
254