dec_3min.c revision 1.17
11.17Snisimura/* $NetBSD: dec_3min.c,v 1.17 1999/05/25 07:37:08 nisimura Exp $ */ 21.1Sjonathan 31.1Sjonathan/* 41.1Sjonathan * Copyright (c) 1998 Jonathan Stone. All rights reserved. 51.1Sjonathan * 61.1Sjonathan * Redistribution and use in source and binary forms, with or without 71.1Sjonathan * modification, are permitted provided that the following conditions 81.1Sjonathan * are met: 91.1Sjonathan * 1. Redistributions of source code must retain the above copyright 101.1Sjonathan * notice, this list of conditions and the following disclaimer. 111.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright 121.1Sjonathan * notice, this list of conditions and the following disclaimer in the 131.1Sjonathan * documentation and/or other materials provided with the distribution. 141.1Sjonathan * 3. All advertising materials mentioning features or use of this software 151.1Sjonathan * must display the following acknowledgement: 161.1Sjonathan * This product includes software developed by Jonathan Stone for 171.1Sjonathan * the NetBSD Project. 181.1Sjonathan * 4. The name of the author may not be used to endorse or promote products 191.1Sjonathan * derived from this software without specific prior written permission. 201.1Sjonathan * 211.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 221.1Sjonathan * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 231.1Sjonathan * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 241.1Sjonathan * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 251.1Sjonathan * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 261.1Sjonathan * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 271.1Sjonathan * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 281.1Sjonathan * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 291.1Sjonathan * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 301.1Sjonathan * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 311.1Sjonathan */ 321.1Sjonathan 331.1Sjonathan/* 341.1Sjonathan * Copyright (c) 1988 University of Utah. 351.1Sjonathan * Copyright (c) 1992, 1993 361.1Sjonathan * The Regents of the University of California. All rights reserved. 371.1Sjonathan * 381.1Sjonathan * This code is derived from software contributed to Berkeley by 391.1Sjonathan * the Systems Programming Group of the University of Utah Computer 401.1Sjonathan * Science Department, The Mach Operating System project at 411.1Sjonathan * Carnegie-Mellon University and Ralph Campbell. 421.1Sjonathan * 431.1Sjonathan * Redistribution and use in source and binary forms, with or without 441.1Sjonathan * modification, are permitted provided that the following conditions 451.1Sjonathan * are met: 461.1Sjonathan * 1. Redistributions of source code must retain the above copyright 471.1Sjonathan * notice, this list of conditions and the following disclaimer. 481.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright 491.1Sjonathan * notice, this list of conditions and the following disclaimer in the 501.1Sjonathan * documentation and/or other materials provided with the distribution. 511.1Sjonathan * 3. All advertising materials mentioning features or use of this software 521.1Sjonathan * must display the following acknowledgement: 531.1Sjonathan * This product includes software developed by the University of 541.1Sjonathan * California, Berkeley and its contributors. 551.1Sjonathan * 4. Neither the name of the University nor the names of its contributors 561.1Sjonathan * may be used to endorse or promote products derived from this software 571.1Sjonathan * without specific prior written permission. 581.1Sjonathan * 591.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 601.1Sjonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 611.1Sjonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 621.1Sjonathan * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 631.1Sjonathan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 641.1Sjonathan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 651.1Sjonathan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 661.1Sjonathan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 671.1Sjonathan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 681.1Sjonathan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 691.1Sjonathan * SUCH DAMAGE. 701.1Sjonathan * 711.1Sjonathan * @(#)machdep.c 8.3 (Berkeley) 1/12/94 721.1Sjonathan */ 731.1Sjonathan 741.1Sjonathan#include <sys/cdefs.h> /* RCS ID & Copyright macro defns */ 751.1Sjonathan 761.17Snisimura__KERNEL_RCSID(0, "$NetBSD: dec_3min.c,v 1.17 1999/05/25 07:37:08 nisimura Exp $"); 771.1Sjonathan 781.1Sjonathan 791.1Sjonathan#include <sys/types.h> 801.1Sjonathan#include <sys/systm.h> 811.1Sjonathan 821.1Sjonathan#include <machine/cpu.h> 831.1Sjonathan#include <machine/intr.h> 841.1Sjonathan#include <machine/reg.h> 851.1Sjonathan#include <machine/psl.h> 861.1Sjonathan#include <machine/autoconf.h> /* intr_arg_t */ 871.1Sjonathan#include <machine/sysconf.h> 881.1Sjonathan 891.1Sjonathan#include <mips/mips_param.h> /* hokey spl()s */ 901.1Sjonathan#include <mips/mips/mips_mcclock.h> /* mcclock CPUspeed estimation */ 911.2Sjonathan 921.2Sjonathan/* all these to get ioasic_base */ 931.2Sjonathan#include <sys/device.h> /* struct cfdata for.. */ 941.2Sjonathan#include <dev/tc/tcvar.h> /* tc type definitions for.. */ 951.7Sjonathan#include <dev/tc/ioasicreg.h> /* ioasic interrrupt masks */ 961.2Sjonathan#include <dev/tc/ioasicvar.h> /* ioasic_base */ 971.1Sjonathan 981.1Sjonathan#include <pmax/pmax/clockreg.h> 991.12Ssimonb#include <pmax/pmax/turbochannel.h> 1001.12Ssimonb#include <pmax/pmax/pmaxtype.h> 1011.1Sjonathan 1021.1Sjonathan#include <pmax/pmax/machdep.h> /* XXXjrs replace with vectors */ 1031.1Sjonathan 1041.1Sjonathan#include <pmax/pmax/kmin.h> /* 3min baseboard addresses */ 1051.15Snisimura#include <pmax/pmax/memc.h> /* 3min/maxine memory errors */ 1061.1Sjonathan 1071.1Sjonathan 1081.1Sjonathan/* 1091.1Sjonathan * forward declarations 1101.1Sjonathan */ 1111.1Sjonathanvoid dec_3min_init __P((void)); 1121.1Sjonathanvoid dec_3min_os_init __P((void)); 1131.1Sjonathanvoid dec_3min_bus_reset __P((void)); 1141.1Sjonathanvoid dec_3maxplus_device_register __P((struct device *, void *)); 1151.1Sjonathan 1161.12Ssimonbvoid dec_3min_enable_intr 1171.1Sjonathan __P ((u_int slotno, int (*handler) __P((intr_arg_t sc)), 1181.1Sjonathan intr_arg_t sc, int onoff)); 1191.17Snisimuraint dec_3min_intr __P((unsigned, unsigned, unsigned, unsigned)); 1201.1Sjonathanvoid dec_3min_device_register __P((struct device *, void *)); 1211.1Sjonathanvoid dec_3min_cons_init __P((void)); 1221.1Sjonathan 1231.1Sjonathan 1241.1Sjonathan/* 1251.1Sjonathan * Local declarations. 1261.1Sjonathan */ 1271.1Sjonathanvoid dec_3min_mcclock_cpuspeed __P((volatile struct chiptime *mcclock_addr, 1281.1Sjonathan int clockmask)); 1291.1Sjonathanu_long kmin_tc3_imask; 1301.1Sjonathan 1311.14Snisimuravoid kn02ba_wbflush __P((void)); 1321.14Snisimuraunsigned kn02ba_clkread __P((void)); 1331.14Snisimuraextern unsigned (*clkread) __P((void)); 1341.1Sjonathan 1351.1Sjonathan/* 1361.12Ssimonb * Fill in platform struct. 1371.1Sjonathan */ 1381.1Sjonathanvoid 1391.1Sjonathandec_3min_init() 1401.1Sjonathan{ 1411.16Snisimura platform.iobus = "tc3min"; 1421.1Sjonathan 1431.1Sjonathan platform.os_init = dec_3min_os_init; 1441.1Sjonathan platform.bus_reset = dec_3min_bus_reset; 1451.1Sjonathan platform.cons_init = dec_3min_cons_init; 1461.1Sjonathan platform.device_register = dec_3min_device_register; 1471.1Sjonathan 1481.1Sjonathan dec_3min_os_init(); 1491.1Sjonathan 1501.5Sjonathan sprintf(cpu_model, "DECstation 5000/1%d (3MIN)", cpu_mhz); 1511.1Sjonathan} 1521.1Sjonathan 1531.1Sjonathan 1541.1Sjonathan/* 1551.1Sjonathan * Initalize the memory system and I/O buses. 1561.1Sjonathan */ 1571.1Sjonathanvoid 1581.1Sjonathandec_3min_bus_reset() 1591.1Sjonathan{ 1601.1Sjonathan 1611.1Sjonathan /* 1621.1Sjonathan * Reset interrupts, clear any errors from newconf probes 1631.1Sjonathan */ 1641.1Sjonathan 1651.17Snisimura *(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0; 1661.14Snisimura kn02ba_wbflush(); 1671.1Sjonathan 1681.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0; 1691.14Snisimura kn02ba_wbflush(); 1701.1Sjonathan} 1711.1Sjonathan 1721.12Ssimonb 1731.1Sjonathanvoid 1741.1Sjonathandec_3min_os_init() 1751.1Sjonathan{ 1761.1Sjonathan ioasic_base = MIPS_PHYS_TO_KSEG1(KMIN_SYS_ASIC); 1771.1Sjonathan mips_hardware_intr = dec_3min_intr; 1781.17Snisimura tc_enable_interrupt = dec_3min_enable_intr; /* XXX */ 1791.17Snisimura mcclock_addr = (void *)(ioasic_base + IOASIC_SLOT_8_START); 1801.16Snisimura 1811.16Snisimura /* R4000 3MIN can ultilize on-chip counter */ 1821.16Snisimura clkread = kn02ba_clkread; 1831.1Sjonathan 1841.1Sjonathan /* 1851.8Sjonathan * All the baseboard interrupts come through the I/O ASIC 1861.8Sjonathan * (at INT_MASK_3), so it has to be turned off for all the spls. 1871.8Sjonathan * Since we don't know what kinds of devices are in the 1881.8Sjonathan * turbochannel option slots, just block them all. 1891.1Sjonathan */ 1901.16Snisimura splvec.splbio = MIPS_SPL_0_1_2_3; 1911.16Snisimura splvec.splnet = MIPS_SPL_0_1_2_3; 1921.16Snisimura splvec.spltty = MIPS_SPL_0_1_2_3; 1931.16Snisimura splvec.splimp = MIPS_SPL_0_1_2_3; 1941.16Snisimura splvec.splclock = MIPS_SPL_0_1_2_3; 1951.16Snisimura splvec.splstatclock = MIPS_SPL_0_1_2_3; 1961.16Snisimura 1971.1Sjonathan dec_3min_mcclock_cpuspeed(mcclock_addr, MIPS_INT_MASK_3); 1981.1Sjonathan 1991.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_LANCE_DECODE) = 0x3; 2001.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCSI_DECODE) = 0xe; 2011.14Snisimura#if 0 2021.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCC0_DECODE) = (0x10|4); 2031.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCC1_DECODE) = (0x10|6); 2041.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_CSR) = 0x00000f00; 2051.14Snisimura#endif 2061.1Sjonathan /* 2071.1Sjonathan * Initialize interrupts. 2081.1Sjonathan */ 2091.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = KMIN_IM0; 2101.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0; 2111.1Sjonathan 2121.1Sjonathan /* 2131.1Sjonathan * The kmin memory hardware seems to wrap memory addresses 2141.1Sjonathan * with 4Mbyte SIMMs, which causes the physmem computation 2151.1Sjonathan * to lose. Find out how big the SIMMS are and set 2161.1Sjonathan * max_ physmem accordingly. 2171.1Sjonathan */ 2181.1Sjonathan physmem_boardmax = KMIN_PHYS_MEMORY_END + 1; 2191.17Snisimura if ((*(int *)(MIPS_PHYS_TO_KSEG1(KMIN_REG_MSR)) & 2201.1Sjonathan KMIN_MSR_SIZE_16Mb) == 0) 2211.1Sjonathan physmem_boardmax = physmem_boardmax >> 2; 2221.1Sjonathan physmem_boardmax = MIPS_PHYS_TO_KSEG1(physmem_boardmax); 2231.10Sjonathan 2241.17Snisimura /* clear any memory errors from probes */ 2251.17Snisimura *(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0; 2261.17Snisimura kn02ba_wbflush(); 2271.17Snisimura 2281.17Snisimura kmin_tc3_imask = 2291.17Snisimura (KMIN_INTR_CLOCK | KMIN_INTR_PSWARN | KMIN_INTR_TIMEOUT); 2301.17Snisimura 2311.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = 2321.17Snisimura kmin_tc3_imask | 2331.17Snisimura (KMIN_IM0 & ~(KN03_INTR_TC_0|KN03_INTR_TC_1|KN03_INTR_TC_2)); 2341.1Sjonathan} 2351.1Sjonathan 2361.1Sjonathan 2371.1Sjonathanvoid 2381.1Sjonathandec_3min_cons_init() 2391.1Sjonathan{ 2401.1Sjonathan /* notyet */ 2411.1Sjonathan} 2421.1Sjonathan 2431.1Sjonathan 2441.1Sjonathanvoid 2451.1Sjonathandec_3min_device_register(dev, aux) 2461.1Sjonathan struct device *dev; 2471.1Sjonathan void *aux; 2481.1Sjonathan{ 2491.1Sjonathan panic("dec_3min_device_register unimplemented"); 2501.1Sjonathan} 2511.1Sjonathan 2521.1Sjonathan 2531.1Sjonathanvoid 2541.1Sjonathandec_3min_enable_intr(slotno, handler, sc, on) 2551.13Ssimonb unsigned int slotno; 2561.1Sjonathan int (*handler) __P((void* softc)); 2571.1Sjonathan void *sc; 2581.1Sjonathan int on; 2591.1Sjonathan{ 2601.13Ssimonb unsigned mask; 2611.1Sjonathan 2621.1Sjonathan switch (slotno) { 2631.1Sjonathan /* slots 0-2 don't interrupt through the IOASIC. */ 2641.1Sjonathan case 0: 2651.1Sjonathan mask = MIPS_INT_MASK_0; break; 2661.1Sjonathan case 1: 2671.1Sjonathan mask = MIPS_INT_MASK_1; break; 2681.1Sjonathan case 2: 2691.1Sjonathan mask = MIPS_INT_MASK_2; break; 2701.1Sjonathan 2711.1Sjonathan case KMIN_SCSI_SLOT: 2721.7Sjonathan mask = (IOASIC_INTR_SCSI | IOASIC_INTR_SCSI_PTR_LOAD | 2731.7Sjonathan IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E); 2741.1Sjonathan break; 2751.1Sjonathan 2761.1Sjonathan case KMIN_LANCE_SLOT: 2771.1Sjonathan mask = KMIN_INTR_LANCE; 2781.1Sjonathan break; 2791.1Sjonathan case KMIN_SCC0_SLOT: 2801.1Sjonathan mask = KMIN_INTR_SCC_0; 2811.1Sjonathan break; 2821.1Sjonathan case KMIN_SCC1_SLOT: 2831.1Sjonathan mask = KMIN_INTR_SCC_1; 2841.1Sjonathan break; 2851.1Sjonathan case KMIN_ASIC_SLOT: 2861.1Sjonathan mask = KMIN_INTR_ASIC; 2871.1Sjonathan break; 2881.1Sjonathan default: 2891.1Sjonathan return; 2901.1Sjonathan } 2911.1Sjonathan 2921.1Sjonathan#if defined(DEBUG) || defined(DIAGNOSTIC) 2931.1Sjonathan printf("3MIN: imask %lx, %sabling slot %d, sc %p handler %p\n", 2941.1Sjonathan kmin_tc3_imask, (on? "en" : "dis"), slotno, sc, handler); 2951.1Sjonathan#endif 2961.1Sjonathan 2971.1Sjonathan /* 2981.1Sjonathan * Enable the interrupt handler, and if it's an IOASIC 2991.1Sjonathan * slot, set the IOASIC interrupt mask. 3001.1Sjonathan * Otherwise, set the appropriate spl level in the R3000 3011.1Sjonathan * register. 3021.1Sjonathan * Be careful to set handlers before enabling, and disable 3031.1Sjonathan * interrupts before clearing handlers. 3041.1Sjonathan */ 3051.1Sjonathan 3061.1Sjonathan if (on) { 3071.1Sjonathan /* Set the interrupt handler and argument ... */ 3081.1Sjonathan tc_slot_info[slotno].intr = handler; 3091.1Sjonathan tc_slot_info[slotno].sc = sc; 3101.1Sjonathan 3111.1Sjonathan /* ... and set the relevant mask */ 3121.1Sjonathan if (slotno <= 2) { 3131.1Sjonathan /* it's an option slot */ 3141.1Sjonathan int s = splhigh(); 3151.1Sjonathan s |= mask; 3161.1Sjonathan splx(s); 3171.1Sjonathan } else { 3181.1Sjonathan /* it's a baseboard device going via the ASIC */ 3191.1Sjonathan kmin_tc3_imask |= mask; 3201.1Sjonathan } 3211.1Sjonathan } else { 3221.1Sjonathan /* Clear the relevant mask... */ 3231.12Ssimonb if (slotno <= 2) { 3241.1Sjonathan /* it's an option slot */ 3251.1Sjonathan int s = splhigh(); 3261.1Sjonathan printf("kmin_intr: cannot disable option slot %d\n", 3271.1Sjonathan slotno); 3281.1Sjonathan s &= ~mask; 3291.1Sjonathan splx(s); 3301.1Sjonathan } else { 3311.1Sjonathan /* it's a baseboard device going via the ASIC */ 3321.1Sjonathan kmin_tc3_imask &= ~mask; 3331.1Sjonathan } 3341.1Sjonathan /* ... and clear the handler */ 3351.1Sjonathan tc_slot_info[slotno].intr = 0; 3361.1Sjonathan tc_slot_info[slotno].sc = 0; 3371.1Sjonathan } 3381.1Sjonathan} 3391.1Sjonathan 3401.1Sjonathan 3411.1Sjonathan 3421.1Sjonathan/* 3431.1Sjonathan * 3min hardware interrupts. (DECstation 5000/1xx) 3441.1Sjonathan */ 3451.1Sjonathanint 3461.17Snisimuradec_3min_intr(cpumask, pc, status, cause) 3471.17Snisimura unsigned cpumask; 3481.1Sjonathan unsigned pc; 3491.17Snisimura unsigned status; 3501.17Snisimura unsigned cause; 3511.1Sjonathan{ 3521.1Sjonathan static int user_warned = 0; 3531.17Snisimura static int intr_depth = 0; 3541.17Snisimura u_int32_t old_mask; 3551.1Sjonathan 3561.10Sjonathan intr_depth++; 3571.17Snisimura old_mask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK); 3581.10Sjonathan 3591.17Snisimura if (cpumask & MIPS_INT_MASK_4) 3601.1Sjonathan prom_haltbutton(); 3611.1Sjonathan 3621.17Snisimura if (cpumask & MIPS_INT_MASK_3) { 3631.10Sjonathan /* NB: status & MIPS_INT_MASK3 must also be set */ 3641.10Sjonathan /* masked interrupts are still observable */ 3651.17Snisimura u_int32_t intr, imsk, turnoff; 3661.17Snisimura 3671.17Snisimura turnoff = 0; 3681.17Snisimura intr = *(u_int32_t *)(ioasic_base + IOASIC_INTR); 3691.17Snisimura imsk = *(u_int32_t *)(ioasic_base + IOASIC_IMSK); 3701.17Snisimura intr &= imsk; 3711.1Sjonathan 3721.7Sjonathan if (intr & IOASIC_INTR_SCSI_PTR_LOAD) { 3731.17Snisimura turnoff |= IOASIC_INTR_SCSI_PTR_LOAD; 3741.1Sjonathan#ifdef notdef 3751.1Sjonathan asc_dma_intr(); 3761.1Sjonathan#endif 3771.1Sjonathan } 3781.12Ssimonb 3791.7Sjonathan if (intr & (IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E)) 3801.17Snisimura turnoff |= IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E; 3811.1Sjonathan 3821.7Sjonathan if (intr & IOASIC_INTR_LANCE_READ_E) 3831.17Snisimura turnoff |= IOASIC_INTR_LANCE_READ_E; 3841.17Snisimura 3851.17Snisimura if (turnoff) 3861.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = ~turnoff; 3871.1Sjonathan 3881.1Sjonathan if (intr & KMIN_INTR_TIMEOUT) 3891.1Sjonathan kn02ba_errintr(); 3901.12Ssimonb 3911.1Sjonathan if (intr & KMIN_INTR_CLOCK) { 3921.17Snisimura struct clockframe cf; 3931.17Snisimura struct chiptime *clk; 3941.17Snisimura volatile int temp; 3951.6Sjonathan extern u_int32_t mips3_cycle_count __P((void)); 3961.6Sjonathan 3971.17Snisimura clk = (void *)(ioasic_base + IOASIC_SLOT_8_START); 3981.17Snisimura temp = clk->regc; /* XXX clear interrupt bits */ 3991.17Snisimura 4001.6Sjonathan#ifdef MIPS3 4011.6Sjonathan if (CPUISMIPS3) { 4021.6Sjonathan latched_cycle_cnt = mips3_cycle_count(); 4031.6Sjonathan } 4041.6Sjonathan#endif 4051.17Snisimura cf.pc = pc; 4061.17Snisimura cf.sr = status; 4071.1Sjonathan hardclock(&cf); 4081.1Sjonathan intrcnt[HARDCLOCK]++; 4091.1Sjonathan } 4101.10Sjonathan 4111.10Sjonathan /* If clock interrups were enabled, re-enable them ASAP. */ 4121.10Sjonathan if (old_mask & KMIN_INTR_CLOCK) { 4131.17Snisimura /* ioctl interrupt mask to splclock and higher */ 4141.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) 4151.17Snisimura = old_mask & 4161.17Snisimura ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 | 4171.17Snisimura IOASIC_INTR_LANCE|IOASIC_INTR_SCSI); 4181.14Snisimura kn02ba_wbflush(); 4191.17Snisimura _splset(MIPS_SR_INT_IE | (status & MIPS_INT_MASK_3)); 4201.10Sjonathan } 4211.10Sjonathan 4221.11Sjonathan if (intr_depth > 1) 4231.11Sjonathan goto done; 4241.11Sjonathan 4251.1Sjonathan if ((intr & KMIN_INTR_SCC_0) && 4261.1Sjonathan tc_slot_info[KMIN_SCC0_SLOT].intr) { 4271.1Sjonathan (*(tc_slot_info[KMIN_SCC0_SLOT].intr)) 4281.1Sjonathan (tc_slot_info[KMIN_SCC0_SLOT].sc); 4291.1Sjonathan intrcnt[SERIAL0_INTR]++; 4301.1Sjonathan } 4311.1Sjonathan 4321.1Sjonathan if ((intr & KMIN_INTR_SCC_1) && 4331.1Sjonathan tc_slot_info[KMIN_SCC1_SLOT].intr) { 4341.1Sjonathan (*(tc_slot_info[KMIN_SCC1_SLOT].intr)) 4351.1Sjonathan (tc_slot_info[KMIN_SCC1_SLOT].sc); 4361.1Sjonathan intrcnt[SERIAL1_INTR]++; 4371.1Sjonathan } 4381.10Sjonathan 4391.10Sjonathan#ifdef notyet /* untested */ 4401.10Sjonathan /* If tty interrupts were enabled, re-enable them ASAP. */ 4411.10Sjonathan if ((old_mask & (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) == 4421.10Sjonathan (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) { 4431.12Ssimonb *imaskp = old_mask & 4441.10Sjonathan ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 | 4451.10Sjonathan IOASIC_INTR_LANCE|IOASIC_INTR_SCSI); 4461.14Snisimura kn02ba_wbflush(); 4471.10Sjonathan } 4481.10Sjonathan 4491.10Sjonathan /* XXX until we know about SPLs of TC options. */ 4501.10Sjonathan if (intr_depth > 1) 4511.10Sjonathan goto done; 4521.10Sjonathan#endif 4531.9Sjonathan if ((intr & IOASIC_INTR_LANCE) && 4541.9Sjonathan tc_slot_info[KMIN_LANCE_SLOT].intr) { 4551.9Sjonathan (*(tc_slot_info[KMIN_LANCE_SLOT].intr)) 4561.9Sjonathan (tc_slot_info[KMIN_LANCE_SLOT].sc); 4571.9Sjonathan intrcnt[LANCE_INTR]++; 4581.9Sjonathan } 4591.9Sjonathan 4601.7Sjonathan if ((intr & IOASIC_INTR_SCSI) && 4611.1Sjonathan tc_slot_info[KMIN_SCSI_SLOT].intr) { 4621.1Sjonathan (*(tc_slot_info[KMIN_SCSI_SLOT].intr)) 4631.1Sjonathan (tc_slot_info[KMIN_SCSI_SLOT].sc); 4641.1Sjonathan intrcnt[SCSI_INTR]++; 4651.1Sjonathan } 4661.1Sjonathan 4671.1Sjonathan if (user_warned && ((intr & KMIN_INTR_PSWARN) == 0)) { 4681.1Sjonathan printf("%s\n", "Power supply ok now."); 4691.1Sjonathan user_warned = 0; 4701.1Sjonathan } 4711.1Sjonathan if ((intr & KMIN_INTR_PSWARN) && (user_warned < 3)) { 4721.1Sjonathan user_warned++; 4731.1Sjonathan printf("%s\n", "Power supply overheating"); 4741.1Sjonathan } 4751.1Sjonathan } 4761.17Snisimura if ((cpumask & MIPS_INT_MASK_0) && tc_slot_info[0].intr) { 4771.1Sjonathan (*tc_slot_info[0].intr)(tc_slot_info[0].sc); 4781.1Sjonathan intrcnt[SLOT0_INTR]++; 4791.1Sjonathan } 4801.12Ssimonb 4811.17Snisimura if ((cpumask & MIPS_INT_MASK_1) && tc_slot_info[1].intr) { 4821.1Sjonathan (*tc_slot_info[1].intr)(tc_slot_info[1].sc); 4831.1Sjonathan intrcnt[SLOT1_INTR]++; 4841.1Sjonathan } 4851.17Snisimura if ((cpumask & MIPS_INT_MASK_2) && tc_slot_info[2].intr) { 4861.1Sjonathan (*tc_slot_info[2].intr)(tc_slot_info[2].sc); 4871.1Sjonathan intrcnt[SLOT2_INTR]++; 4881.1Sjonathan } 4891.1Sjonathan 4901.10Sjonathandone: 4911.10Sjonathan /* restore entry state */ 4921.10Sjonathan splhigh(); 4931.10Sjonathan intr_depth--; 4941.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = old_mask; 4951.10Sjonathan 4961.14Snisimura 4971.17Snisimura return (MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK)); 4981.1Sjonathan} 4991.1Sjonathan 5001.1Sjonathan 5011.1Sjonathan 5021.1Sjonathan/* 5031.1Sjonathan ************************************************************************ 5041.1Sjonathan * Extra functions 5051.1Sjonathan ************************************************************************ 5061.1Sjonathan */ 5071.1Sjonathan 5081.1Sjonathan 5091.1Sjonathan 5101.1Sjonathan 5111.1Sjonathan/* 5121.1Sjonathan * Count instructions between 4ms mcclock interrupt requests, 5131.1Sjonathan * using the ioasic clock-interrupt-pending bit to determine 5141.12Ssimonb * when clock ticks occur. 5151.1Sjonathan * Set up iosiac to allow only clock interrupts, then 5161.12Ssimonb * call 5171.1Sjonathan */ 5181.1Sjonathanvoid 5191.1Sjonathandec_3min_mcclock_cpuspeed(mcclock_addr, clockmask) 5201.1Sjonathan volatile struct chiptime *mcclock_addr; 5211.1Sjonathan int clockmask; 5221.1Sjonathan{ 5231.17Snisimura u_int32_t saved_imask; 5241.1Sjonathan 5251.17Snisimura saved_imask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK); 5261.1Sjonathan 5271.1Sjonathan /* Allow only clock interrupts through ioasic. */ 5281.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = KMIN_INTR_CLOCK; 5291.14Snisimura kn02ba_wbflush(); 5301.12Ssimonb 5311.1Sjonathan mc_cpuspeed(mcclock_addr, clockmask); 5321.1Sjonathan 5331.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = saved_imask; 5341.14Snisimura kn02ba_wbflush(); 5351.14Snisimura} 5361.14Snisimura 5371.14Snisimuravoid 5381.14Snisimurakn02ba_wbflush() 5391.14Snisimura{ 5401.14Snisimura /* read twice IOASIC_INTR register */ 5411.14Snisimura __asm __volatile("lw $0,0xbc040120; lw $0,0xbc040120"); 5421.14Snisimura} 5431.14Snisimura 5441.14Snisimuraunsigned 5451.14Snisimurakn02ba_clkread() 5461.14Snisimura{ 5471.14Snisimura#ifdef MIPS3 5481.14Snisimura extern u_int32_t mips3_cycle_count __P((void)); 5491.14Snisimura extern u_long latched_cycle_cnt; 5501.14Snisimura 5511.14Snisimura if (CPUISMIPS3) { 5521.14Snisimura u_int32_t mips3_cycles; 5531.14Snisimura 5541.14Snisimura mips3_cycles = mips3_cycle_count() - latched_cycle_cnt; 5551.14Snisimura#if 0 5561.14Snisimura /* XXX divides take 78 cycles: approximate with * 41/2048 */ 5571.14Snisimura return (mips3_cycles / cpu_mhz); 5581.14Snisimura#else 5591.14Snisimura return((mips3_cycles >> 6) + (mips3_cycles >> 8) + 5601.14Snisimura (mips3_cycles >> 11)); 5611.14Snisimura#endif 5621.14Snisimura } 5631.14Snisimura#endif 5641.14Snisimura return 0; 5651.1Sjonathan} 566