dec_3min.c revision 1.22
11.22Snisimura/* $NetBSD: dec_3min.c,v 1.22 1999/11/12 09:55:38 nisimura Exp $ */
21.1Sjonathan
31.1Sjonathan/*
41.1Sjonathan * Copyright (c) 1998 Jonathan Stone.  All rights reserved.
51.1Sjonathan *
61.1Sjonathan * Redistribution and use in source and binary forms, with or without
71.1Sjonathan * modification, are permitted provided that the following conditions
81.1Sjonathan * are met:
91.1Sjonathan * 1. Redistributions of source code must retain the above copyright
101.1Sjonathan *    notice, this list of conditions and the following disclaimer.
111.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright
121.1Sjonathan *    notice, this list of conditions and the following disclaimer in the
131.1Sjonathan *    documentation and/or other materials provided with the distribution.
141.1Sjonathan * 3. All advertising materials mentioning features or use of this software
151.1Sjonathan *    must display the following acknowledgement:
161.1Sjonathan *	This product includes software developed by Jonathan Stone for
171.1Sjonathan *      the NetBSD Project.
181.1Sjonathan * 4. The name of the author may not be used to endorse or promote products
191.1Sjonathan *    derived from this software without specific prior written permission.
201.1Sjonathan *
211.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
221.1Sjonathan * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
231.1Sjonathan * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
241.1Sjonathan * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
251.1Sjonathan * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
261.1Sjonathan * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
271.1Sjonathan * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
281.1Sjonathan * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
291.1Sjonathan * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
301.1Sjonathan * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
311.1Sjonathan */
321.1Sjonathan
331.1Sjonathan/*
341.1Sjonathan * Copyright (c) 1988 University of Utah.
351.1Sjonathan * Copyright (c) 1992, 1993
361.1Sjonathan *	The Regents of the University of California.  All rights reserved.
371.1Sjonathan *
381.1Sjonathan * This code is derived from software contributed to Berkeley by
391.1Sjonathan * the Systems Programming Group of the University of Utah Computer
401.1Sjonathan * Science Department, The Mach Operating System project at
411.1Sjonathan * Carnegie-Mellon University and Ralph Campbell.
421.1Sjonathan *
431.1Sjonathan * Redistribution and use in source and binary forms, with or without
441.1Sjonathan * modification, are permitted provided that the following conditions
451.1Sjonathan * are met:
461.1Sjonathan * 1. Redistributions of source code must retain the above copyright
471.1Sjonathan *    notice, this list of conditions and the following disclaimer.
481.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright
491.1Sjonathan *    notice, this list of conditions and the following disclaimer in the
501.1Sjonathan *    documentation and/or other materials provided with the distribution.
511.1Sjonathan * 3. All advertising materials mentioning features or use of this software
521.1Sjonathan *    must display the following acknowledgement:
531.1Sjonathan *	This product includes software developed by the University of
541.1Sjonathan *	California, Berkeley and its contributors.
551.1Sjonathan * 4. Neither the name of the University nor the names of its contributors
561.1Sjonathan *    may be used to endorse or promote products derived from this software
571.1Sjonathan *    without specific prior written permission.
581.1Sjonathan *
591.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
601.1Sjonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
611.1Sjonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
621.1Sjonathan * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
631.1Sjonathan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
641.1Sjonathan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
651.1Sjonathan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
661.1Sjonathan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
671.1Sjonathan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
681.1Sjonathan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
691.1Sjonathan * SUCH DAMAGE.
701.1Sjonathan *
711.1Sjonathan *	@(#)machdep.c	8.3 (Berkeley) 1/12/94
721.1Sjonathan */
731.1Sjonathan
741.1Sjonathan#include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
751.1Sjonathan
761.22Snisimura__KERNEL_RCSID(0, "$NetBSD: dec_3min.c,v 1.22 1999/11/12 09:55:38 nisimura Exp $");
771.1Sjonathan
781.1Sjonathan
791.1Sjonathan#include <sys/types.h>
801.1Sjonathan#include <sys/systm.h>
811.1Sjonathan
821.1Sjonathan#include <machine/cpu.h>
831.1Sjonathan#include <machine/intr.h>
841.1Sjonathan#include <machine/reg.h>
851.1Sjonathan#include <machine/psl.h>
861.1Sjonathan#include <machine/autoconf.h>		/* intr_arg_t */
871.1Sjonathan#include <machine/sysconf.h>
881.1Sjonathan
891.1Sjonathan#include <mips/mips/mips_mcclock.h>	/* mcclock CPUspeed estimation */
901.2Sjonathan
911.2Sjonathan/* all these to get ioasic_base */
921.2Sjonathan#include <sys/device.h>			/* struct cfdata for.. */
931.2Sjonathan#include <dev/tc/tcvar.h>		/* tc type definitions for.. */
941.7Sjonathan#include <dev/tc/ioasicreg.h>		/* ioasic interrrupt masks */
951.2Sjonathan#include <dev/tc/ioasicvar.h>		/* ioasic_base */
961.1Sjonathan
971.12Ssimonb#include <pmax/pmax/turbochannel.h>
981.20Ssimonb#include <pmax/pmax/machdep.h>
991.1Sjonathan
1001.1Sjonathan#include <pmax/pmax/kmin.h>		/* 3min baseboard addresses */
1011.15Snisimura#include <pmax/pmax/memc.h>		/* 3min/maxine memory errors */
1021.1Sjonathan
1031.1Sjonathan
1041.1Sjonathan/*
1051.1Sjonathan * forward declarations
1061.1Sjonathan */
1071.1Sjonathanvoid		dec_3min_init __P((void));
1081.1Sjonathanvoid		dec_3min_bus_reset __P((void));
1091.1Sjonathan
1101.12Ssimonbvoid		dec_3min_enable_intr
1111.1Sjonathan		   __P ((u_int slotno, int (*handler) __P((intr_arg_t sc)),
1121.1Sjonathan			 intr_arg_t sc, int onoff));
1131.17Snisimuraint		dec_3min_intr __P((unsigned, unsigned, unsigned, unsigned));
1141.1Sjonathanvoid		dec_3min_device_register __P((struct device *, void *));
1151.1Sjonathanvoid		dec_3min_cons_init __P((void));
1161.1Sjonathan
1171.1Sjonathan
1181.1Sjonathan/*
1191.1Sjonathan * Local declarations.
1201.1Sjonathan */
1211.1Sjonathanvoid dec_3min_mcclock_cpuspeed __P((volatile struct chiptime *mcclock_addr,
1221.1Sjonathan			       int clockmask));
1231.14Snisimuravoid kn02ba_wbflush __P((void));
1241.14Snisimuraunsigned kn02ba_clkread __P((void));
1251.18Snisimura
1261.22Snisimurastatic u_int32_t kmin_tc3_imask;
1271.18Snisimura
1281.18Snisimura#ifdef MIPS3
1291.19Snisimurastatic unsigned latched_cycle_cnt;
1301.18Snisimuraextern u_int32_t mips3_cycle_count __P((void));
1311.18Snisimura#endif
1321.18Snisimura
1331.1Sjonathan
1341.1Sjonathanvoid
1351.1Sjonathandec_3min_init()
1361.1Sjonathan{
1371.22Snisimura	extern char cpu_model[];
1381.22Snisimura	extern int physmem_boardmax;
1391.22Snisimura
1401.16Snisimura	platform.iobus = "tc3min";
1411.1Sjonathan	platform.bus_reset = dec_3min_bus_reset;
1421.1Sjonathan	platform.cons_init = dec_3min_cons_init;
1431.1Sjonathan	platform.device_register = dec_3min_device_register;
1441.22Snisimura	platform.iointr = dec_3min_intr;
1451.22Snisimura	platform.clkread = kn02ba_clkread;
1461.1Sjonathan
1471.22Snisimura	/* clear any memory errors */
1481.17Snisimura	*(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0;
1491.14Snisimura	kn02ba_wbflush();
1501.1Sjonathan
1511.1Sjonathan	ioasic_base = MIPS_PHYS_TO_KSEG1(KMIN_SYS_ASIC);
1521.22Snisimura	mips_hardware_intr = dec_3min_intr;
1531.22Snisimura	tc_enable_interrupt = dec_3min_enable_intr;
1541.1Sjonathan
1551.1Sjonathan	/*
1561.22Snisimura	 * Since all the motherboard interrupts come through the
1571.22Snisimura	 * IOASIC, it has to be turned off for all the spls and
1581.22Snisimura	 * since we don't know what kinds of devices are in the
1591.22Snisimura	 * TURBOchannel option slots, just splhigh().
1601.1Sjonathan	 */
1611.16Snisimura	splvec.splbio = MIPS_SPL_0_1_2_3;
1621.22Snisimura	splvec.splnet = MIPS_SPL_0_1_2_3;
1631.16Snisimura	splvec.spltty = MIPS_SPL_0_1_2_3;
1641.16Snisimura	splvec.splimp = MIPS_SPL_0_1_2_3;
1651.16Snisimura	splvec.splclock = MIPS_SPL_0_1_2_3;
1661.16Snisimura	splvec.splstatclock = MIPS_SPL_0_1_2_3;
1671.16Snisimura
1681.22Snisimura	/* calibrate cpu_mhz value */
1691.22Snisimura	dec_3min_mcclock_cpuspeed(
1701.22Snisimura	    (void *)(ioasic_base + IOASIC_SLOT_8_START), MIPS_INT_MASK_3);
1711.1Sjonathan
1721.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_LANCE_DECODE) = 0x3;
1731.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCSI_DECODE) = 0xe;
1741.22Snisimura#if 0
1751.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCC0_DECODE) = (0x10|4);
1761.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_SCC1_DECODE) = (0x10|6);
1771.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_CSR) = 0x00000f00;
1781.22Snisimura#endif
1791.22Snisimura
1801.22Snisimura	/* sanitize interrupt mask */
1811.22Snisimura	kmin_tc3_imask = (KMIN_INTR_CLOCK|KMIN_INTR_PSWARN|KMIN_INTR_TIMEOUT);
1821.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0;
1831.22Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = kmin_tc3_imask;
1841.1Sjonathan
1851.1Sjonathan	/*
1861.22Snisimura	 * The kmin memory hardware seems to wrap memory addresses
1871.1Sjonathan	 * with 4Mbyte SIMMs, which causes the physmem computation
1881.1Sjonathan	 * to lose.  Find out how big the SIMMS are and set
1891.22Snisimura	 * max_ physmem accordingly.
1901.22Snisimura	 * XXX Do MAXINEs lose the same way?
1911.1Sjonathan	 */
1921.1Sjonathan	physmem_boardmax = KMIN_PHYS_MEMORY_END + 1;
1931.22Snisimura	if ((KMIN_MSR_SIZE_16Mb & *(int *)MIPS_PHYS_TO_KSEG1(KMIN_REG_MSR))
1941.22Snisimura			== 0)
1951.1Sjonathan		physmem_boardmax = physmem_boardmax >> 2;
1961.1Sjonathan	physmem_boardmax = MIPS_PHYS_TO_KSEG1(physmem_boardmax);
1971.10Sjonathan
1981.22Snisimura	sprintf(cpu_model, "DECstation 5000/1%d (3MIN)", cpu_mhz);
1991.22Snisimura}
2001.22Snisimura
2011.22Snisimura/*
2021.22Snisimura * Initalize the memory system and I/O buses.
2031.22Snisimura */
2041.22Snisimuravoid
2051.22Snisimuradec_3min_bus_reset()
2061.22Snisimura{
2071.22Snisimura
2081.22Snisimura	/*
2091.22Snisimura	 * Reset interrupts, clear any errors from newconf probes
2101.22Snisimura	 */
2111.22Snisimura
2121.17Snisimura	*(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0;
2131.17Snisimura	kn02ba_wbflush();
2141.17Snisimura
2151.22Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0;
2161.22Snisimura	kn02ba_wbflush();
2171.1Sjonathan}
2181.1Sjonathan
2191.1Sjonathanvoid
2201.1Sjonathandec_3min_cons_init()
2211.1Sjonathan{
2221.1Sjonathan	/* notyet */
2231.1Sjonathan}
2241.1Sjonathan
2251.1Sjonathan
2261.1Sjonathanvoid
2271.1Sjonathandec_3min_device_register(dev, aux)
2281.1Sjonathan	struct device *dev;
2291.1Sjonathan	void *aux;
2301.1Sjonathan{
2311.1Sjonathan	panic("dec_3min_device_register unimplemented");
2321.1Sjonathan}
2331.1Sjonathan
2341.1Sjonathan
2351.1Sjonathanvoid
2361.1Sjonathandec_3min_enable_intr(slotno, handler, sc, on)
2371.13Ssimonb	unsigned int slotno;
2381.1Sjonathan	int (*handler) __P((void* softc));
2391.1Sjonathan	void *sc;
2401.1Sjonathan	int on;
2411.1Sjonathan{
2421.13Ssimonb	unsigned mask;
2431.1Sjonathan
2441.1Sjonathan	switch (slotno) {
2451.1Sjonathan		/* slots 0-2 don't interrupt through the IOASIC. */
2461.1Sjonathan	case 0:
2471.1Sjonathan		mask = MIPS_INT_MASK_0;	break;
2481.1Sjonathan	case 1:
2491.1Sjonathan		mask = MIPS_INT_MASK_1; break;
2501.1Sjonathan	case 2:
2511.1Sjonathan		mask = MIPS_INT_MASK_2; break;
2521.1Sjonathan
2531.1Sjonathan	case KMIN_SCSI_SLOT:
2541.7Sjonathan		mask = (IOASIC_INTR_SCSI | IOASIC_INTR_SCSI_PTR_LOAD |
2551.7Sjonathan			IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E);
2561.1Sjonathan		break;
2571.1Sjonathan
2581.1Sjonathan	case KMIN_LANCE_SLOT:
2591.1Sjonathan		mask = KMIN_INTR_LANCE;
2601.1Sjonathan		break;
2611.1Sjonathan	case KMIN_SCC0_SLOT:
2621.1Sjonathan		mask = KMIN_INTR_SCC_0;
2631.1Sjonathan		break;
2641.1Sjonathan	case KMIN_SCC1_SLOT:
2651.1Sjonathan		mask = KMIN_INTR_SCC_1;
2661.1Sjonathan		break;
2671.1Sjonathan	case KMIN_ASIC_SLOT:
2681.1Sjonathan		mask = KMIN_INTR_ASIC;
2691.1Sjonathan		break;
2701.1Sjonathan	default:
2711.1Sjonathan		return;
2721.1Sjonathan	}
2731.1Sjonathan
2741.1Sjonathan#if defined(DEBUG) || defined(DIAGNOSTIC)
2751.1Sjonathan	printf("3MIN: imask %lx, %sabling slot %d, sc %p handler %p\n",
2761.1Sjonathan	       kmin_tc3_imask, (on? "en" : "dis"), slotno, sc, handler);
2771.1Sjonathan#endif
2781.1Sjonathan
2791.1Sjonathan	/*
2801.1Sjonathan	 * Enable the interrupt  handler, and if it's an IOASIC
2811.1Sjonathan	 * slot, set the IOASIC interrupt mask.
2821.1Sjonathan	 * Otherwise, set the appropriate spl level in the R3000
2831.1Sjonathan	 * register.
2841.1Sjonathan	 * Be careful to set handlers  before enabling, and disable
2851.1Sjonathan	 * interrupts before clearing handlers.
2861.1Sjonathan	 */
2871.1Sjonathan
2881.1Sjonathan	if (on) {
2891.1Sjonathan		/* Set the interrupt handler and argument ... */
2901.1Sjonathan		tc_slot_info[slotno].intr = handler;
2911.1Sjonathan		tc_slot_info[slotno].sc = sc;
2921.1Sjonathan
2931.1Sjonathan		/* ... and set the relevant mask */
2941.1Sjonathan		if (slotno <= 2) {
2951.1Sjonathan			/* it's an option slot */
2961.1Sjonathan			int s = splhigh();
2971.1Sjonathan			s  |= mask;
2981.1Sjonathan			splx(s);
2991.1Sjonathan		} else {
3001.1Sjonathan			/* it's a baseboard device going via the ASIC */
3011.1Sjonathan			kmin_tc3_imask |= mask;
3021.1Sjonathan		}
3031.1Sjonathan	} else {
3041.1Sjonathan		/* Clear the relevant mask... */
3051.12Ssimonb		if (slotno <= 2) {
3061.1Sjonathan			/* it's an option slot */
3071.1Sjonathan			int s = splhigh();
3081.1Sjonathan			printf("kmin_intr: cannot disable option slot %d\n",
3091.1Sjonathan			    slotno);
3101.1Sjonathan			s &= ~mask;
3111.1Sjonathan			splx(s);
3121.1Sjonathan		} else {
3131.1Sjonathan			/* it's a baseboard device going via the ASIC */
3141.1Sjonathan			kmin_tc3_imask &= ~mask;
3151.1Sjonathan		}
3161.1Sjonathan		/* ... and clear the handler */
3171.1Sjonathan		tc_slot_info[slotno].intr = 0;
3181.1Sjonathan		tc_slot_info[slotno].sc = 0;
3191.1Sjonathan	}
3201.1Sjonathan}
3211.1Sjonathan
3221.1Sjonathan
3231.1Sjonathan
3241.1Sjonathan/*
3251.1Sjonathan * 3min hardware interrupts. (DECstation 5000/1xx)
3261.1Sjonathan */
3271.1Sjonathanint
3281.17Snisimuradec_3min_intr(cpumask, pc, status, cause)
3291.17Snisimura	unsigned cpumask;
3301.1Sjonathan	unsigned pc;
3311.17Snisimura	unsigned status;
3321.17Snisimura	unsigned cause;
3331.1Sjonathan{
3341.1Sjonathan	static int user_warned = 0;
3351.17Snisimura	static int intr_depth = 0;
3361.17Snisimura	u_int32_t old_mask;
3371.1Sjonathan
3381.10Sjonathan	intr_depth++;
3391.17Snisimura	old_mask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK);
3401.10Sjonathan
3411.17Snisimura	if (cpumask & MIPS_INT_MASK_4)
3421.1Sjonathan		prom_haltbutton();
3431.1Sjonathan
3441.17Snisimura	if (cpumask & MIPS_INT_MASK_3) {
3451.10Sjonathan		/* NB: status & MIPS_INT_MASK3 must also be set */
3461.10Sjonathan		/* masked interrupts are still observable */
3471.17Snisimura		u_int32_t intr, imsk, turnoff;
3481.17Snisimura
3491.17Snisimura		turnoff = 0;
3501.17Snisimura		intr = *(u_int32_t *)(ioasic_base + IOASIC_INTR);
3511.17Snisimura		imsk = *(u_int32_t *)(ioasic_base + IOASIC_IMSK);
3521.17Snisimura		intr &= imsk;
3531.1Sjonathan
3541.7Sjonathan		if (intr & IOASIC_INTR_SCSI_PTR_LOAD) {
3551.17Snisimura			turnoff |= IOASIC_INTR_SCSI_PTR_LOAD;
3561.1Sjonathan#ifdef notdef
3571.1Sjonathan			asc_dma_intr();
3581.1Sjonathan#endif
3591.1Sjonathan		}
3601.12Ssimonb
3611.7Sjonathan		if (intr & (IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E))
3621.17Snisimura			turnoff |= IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E;
3631.1Sjonathan
3641.7Sjonathan		if (intr & IOASIC_INTR_LANCE_READ_E)
3651.17Snisimura			turnoff |= IOASIC_INTR_LANCE_READ_E;
3661.17Snisimura
3671.17Snisimura		if (turnoff)
3681.17Snisimura			*(u_int32_t *)(ioasic_base + IOASIC_INTR) = ~turnoff;
3691.1Sjonathan
3701.1Sjonathan		if (intr & KMIN_INTR_TIMEOUT)
3711.1Sjonathan			kn02ba_errintr();
3721.12Ssimonb
3731.1Sjonathan		if (intr & KMIN_INTR_CLOCK) {
3741.17Snisimura			struct clockframe cf;
3751.17Snisimura
3761.22Snisimura			__asm __volatile("lbu $0,48(%0)" ::
3771.22Snisimura				"r"(ioasic_base + IOASIC_SLOT_8_START));
3781.6Sjonathan#ifdef MIPS3
3791.6Sjonathan			if (CPUISMIPS3) {
3801.6Sjonathan				latched_cycle_cnt = mips3_cycle_count();
3811.6Sjonathan			}
3821.6Sjonathan#endif
3831.17Snisimura			cf.pc = pc;
3841.17Snisimura			cf.sr = status;
3851.1Sjonathan			hardclock(&cf);
3861.1Sjonathan			intrcnt[HARDCLOCK]++;
3871.1Sjonathan		}
3881.10Sjonathan
3891.10Sjonathan		/* If clock interrups were enabled, re-enable them ASAP. */
3901.10Sjonathan		if (old_mask & KMIN_INTR_CLOCK) {
3911.17Snisimura			/* ioctl interrupt mask to splclock and higher */
3921.17Snisimura			*(u_int32_t *)(ioasic_base + IOASIC_IMSK)
3931.17Snisimura				= old_mask &
3941.17Snisimura					~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 |
3951.17Snisimura					  IOASIC_INTR_LANCE|IOASIC_INTR_SCSI);
3961.14Snisimura			kn02ba_wbflush();
3971.17Snisimura			_splset(MIPS_SR_INT_IE | (status & MIPS_INT_MASK_3));
3981.10Sjonathan		}
3991.10Sjonathan
4001.11Sjonathan		if (intr_depth > 1)
4011.11Sjonathan			 goto done;
4021.11Sjonathan
4031.1Sjonathan		if ((intr & KMIN_INTR_SCC_0) &&
4041.1Sjonathan		    tc_slot_info[KMIN_SCC0_SLOT].intr) {
4051.1Sjonathan			(*(tc_slot_info[KMIN_SCC0_SLOT].intr))
4061.1Sjonathan			  (tc_slot_info[KMIN_SCC0_SLOT].sc);
4071.1Sjonathan			intrcnt[SERIAL0_INTR]++;
4081.1Sjonathan		}
4091.1Sjonathan
4101.1Sjonathan		if ((intr & KMIN_INTR_SCC_1) &&
4111.1Sjonathan		    tc_slot_info[KMIN_SCC1_SLOT].intr) {
4121.1Sjonathan			(*(tc_slot_info[KMIN_SCC1_SLOT].intr))
4131.1Sjonathan			  (tc_slot_info[KMIN_SCC1_SLOT].sc);
4141.1Sjonathan			intrcnt[SERIAL1_INTR]++;
4151.1Sjonathan		}
4161.10Sjonathan
4171.10Sjonathan#ifdef notyet /* untested */
4181.10Sjonathan		/* If tty interrupts were enabled, re-enable them ASAP. */
4191.10Sjonathan		if ((old_mask & (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) ==
4201.10Sjonathan		     (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) {
4211.12Ssimonb			*imaskp = old_mask &
4221.10Sjonathan			  ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 |
4231.10Sjonathan			  IOASIC_INTR_LANCE|IOASIC_INTR_SCSI);
4241.14Snisimura			kn02ba_wbflush();
4251.10Sjonathan		}
4261.10Sjonathan
4271.10Sjonathan		/* XXX until we know about SPLs of TC options. */
4281.10Sjonathan		if (intr_depth > 1)
4291.10Sjonathan			 goto done;
4301.10Sjonathan#endif
4311.9Sjonathan		if ((intr & IOASIC_INTR_LANCE) &&
4321.9Sjonathan		    tc_slot_info[KMIN_LANCE_SLOT].intr) {
4331.9Sjonathan			(*(tc_slot_info[KMIN_LANCE_SLOT].intr))
4341.9Sjonathan			  (tc_slot_info[KMIN_LANCE_SLOT].sc);
4351.9Sjonathan			intrcnt[LANCE_INTR]++;
4361.9Sjonathan		}
4371.9Sjonathan
4381.7Sjonathan		if ((intr & IOASIC_INTR_SCSI) &&
4391.1Sjonathan		    tc_slot_info[KMIN_SCSI_SLOT].intr) {
4401.1Sjonathan			(*(tc_slot_info[KMIN_SCSI_SLOT].intr))
4411.1Sjonathan			  (tc_slot_info[KMIN_SCSI_SLOT].sc);
4421.1Sjonathan			intrcnt[SCSI_INTR]++;
4431.1Sjonathan		}
4441.1Sjonathan
4451.1Sjonathan		if (user_warned && ((intr & KMIN_INTR_PSWARN) == 0)) {
4461.1Sjonathan			printf("%s\n", "Power supply ok now.");
4471.1Sjonathan			user_warned = 0;
4481.1Sjonathan		}
4491.1Sjonathan		if ((intr & KMIN_INTR_PSWARN) && (user_warned < 3)) {
4501.1Sjonathan			user_warned++;
4511.1Sjonathan			printf("%s\n", "Power supply overheating");
4521.1Sjonathan		}
4531.1Sjonathan	}
4541.17Snisimura	if ((cpumask & MIPS_INT_MASK_0) && tc_slot_info[0].intr) {
4551.1Sjonathan		(*tc_slot_info[0].intr)(tc_slot_info[0].sc);
4561.1Sjonathan		intrcnt[SLOT0_INTR]++;
4571.1Sjonathan 	}
4581.12Ssimonb
4591.17Snisimura	if ((cpumask & MIPS_INT_MASK_1) && tc_slot_info[1].intr) {
4601.1Sjonathan		(*tc_slot_info[1].intr)(tc_slot_info[1].sc);
4611.1Sjonathan		intrcnt[SLOT1_INTR]++;
4621.1Sjonathan	}
4631.17Snisimura	if ((cpumask & MIPS_INT_MASK_2) && tc_slot_info[2].intr) {
4641.1Sjonathan		(*tc_slot_info[2].intr)(tc_slot_info[2].sc);
4651.1Sjonathan		intrcnt[SLOT2_INTR]++;
4661.1Sjonathan	}
4671.1Sjonathan
4681.10Sjonathandone:
4691.10Sjonathan	/* restore entry state */
4701.10Sjonathan	splhigh();
4711.10Sjonathan	intr_depth--;
4721.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = old_mask;
4731.10Sjonathan
4741.14Snisimura
4751.17Snisimura	return (MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK));
4761.1Sjonathan}
4771.1Sjonathan
4781.1Sjonathan
4791.1Sjonathan
4801.1Sjonathan/*
4811.1Sjonathan ************************************************************************
4821.1Sjonathan * Extra functions
4831.1Sjonathan ************************************************************************
4841.1Sjonathan */
4851.1Sjonathan
4861.1Sjonathan
4871.1Sjonathan
4881.1Sjonathan
4891.1Sjonathan/*
4901.1Sjonathan * Count instructions between 4ms mcclock interrupt requests,
4911.1Sjonathan * using the ioasic clock-interrupt-pending bit to determine
4921.12Ssimonb * when clock ticks occur.
4931.1Sjonathan * Set up iosiac to allow only clock interrupts, then
4941.12Ssimonb * call
4951.1Sjonathan */
4961.1Sjonathanvoid
4971.1Sjonathandec_3min_mcclock_cpuspeed(mcclock_addr, clockmask)
4981.1Sjonathan	volatile struct chiptime *mcclock_addr;
4991.1Sjonathan	int clockmask;
5001.1Sjonathan{
5011.17Snisimura	u_int32_t saved_imask;
5021.1Sjonathan
5031.17Snisimura	saved_imask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK);
5041.1Sjonathan
5051.1Sjonathan	/* Allow only clock interrupts through ioasic. */
5061.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = KMIN_INTR_CLOCK;
5071.14Snisimura	kn02ba_wbflush();
5081.12Ssimonb
5091.1Sjonathan	mc_cpuspeed(mcclock_addr, clockmask);
5101.1Sjonathan
5111.17Snisimura	*(u_int32_t *)(ioasic_base + IOASIC_IMSK) = saved_imask;
5121.14Snisimura	kn02ba_wbflush();
5131.14Snisimura}
5141.14Snisimura
5151.14Snisimuravoid
5161.14Snisimurakn02ba_wbflush()
5171.14Snisimura{
5181.21Snisimura	/* read twice IOASIC_IMSK */
5191.21Snisimura	__asm __volatile("lw $0,%0; lw $0,%0" :: "i"(0xbc040120));
5201.14Snisimura}
5211.14Snisimura
5221.14Snisimuraunsigned
5231.14Snisimurakn02ba_clkread()
5241.14Snisimura{
5251.14Snisimura#ifdef MIPS3
5261.14Snisimura	if (CPUISMIPS3) {
5271.14Snisimura		u_int32_t mips3_cycles;
5281.14Snisimura
5291.14Snisimura		mips3_cycles = mips3_cycle_count() - latched_cycle_cnt;
5301.14Snisimura		/* XXX divides take 78 cycles: approximate with * 41/2048 */
5311.14Snisimura		return((mips3_cycles >> 6) + (mips3_cycles >> 8) +
5321.14Snisimura		       (mips3_cycles >> 11));
5331.14Snisimura	}
5341.14Snisimura#endif
5351.14Snisimura	return 0;
5361.1Sjonathan}
537