dec_3min.c revision 1.31
11.31Ssimonb/* $NetBSD: dec_3min.c,v 1.31 2000/01/09 03:55:58 simonb Exp $ */ 21.1Sjonathan 31.1Sjonathan/* 41.1Sjonathan * Copyright (c) 1998 Jonathan Stone. All rights reserved. 51.1Sjonathan * 61.1Sjonathan * Redistribution and use in source and binary forms, with or without 71.1Sjonathan * modification, are permitted provided that the following conditions 81.1Sjonathan * are met: 91.1Sjonathan * 1. Redistributions of source code must retain the above copyright 101.1Sjonathan * notice, this list of conditions and the following disclaimer. 111.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright 121.1Sjonathan * notice, this list of conditions and the following disclaimer in the 131.1Sjonathan * documentation and/or other materials provided with the distribution. 141.1Sjonathan * 3. All advertising materials mentioning features or use of this software 151.1Sjonathan * must display the following acknowledgement: 161.1Sjonathan * This product includes software developed by Jonathan Stone for 171.1Sjonathan * the NetBSD Project. 181.1Sjonathan * 4. The name of the author may not be used to endorse or promote products 191.1Sjonathan * derived from this software without specific prior written permission. 201.1Sjonathan * 211.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 221.1Sjonathan * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 231.1Sjonathan * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 241.1Sjonathan * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 251.1Sjonathan * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 261.1Sjonathan * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 271.1Sjonathan * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 281.1Sjonathan * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 291.1Sjonathan * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 301.1Sjonathan * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 311.1Sjonathan */ 321.1Sjonathan 331.1Sjonathan/* 341.1Sjonathan * Copyright (c) 1988 University of Utah. 351.1Sjonathan * Copyright (c) 1992, 1993 361.1Sjonathan * The Regents of the University of California. All rights reserved. 371.1Sjonathan * 381.1Sjonathan * This code is derived from software contributed to Berkeley by 391.1Sjonathan * the Systems Programming Group of the University of Utah Computer 401.1Sjonathan * Science Department, The Mach Operating System project at 411.1Sjonathan * Carnegie-Mellon University and Ralph Campbell. 421.1Sjonathan * 431.1Sjonathan * Redistribution and use in source and binary forms, with or without 441.1Sjonathan * modification, are permitted provided that the following conditions 451.1Sjonathan * are met: 461.1Sjonathan * 1. Redistributions of source code must retain the above copyright 471.1Sjonathan * notice, this list of conditions and the following disclaimer. 481.1Sjonathan * 2. Redistributions in binary form must reproduce the above copyright 491.1Sjonathan * notice, this list of conditions and the following disclaimer in the 501.1Sjonathan * documentation and/or other materials provided with the distribution. 511.1Sjonathan * 3. All advertising materials mentioning features or use of this software 521.1Sjonathan * must display the following acknowledgement: 531.1Sjonathan * This product includes software developed by the University of 541.1Sjonathan * California, Berkeley and its contributors. 551.1Sjonathan * 4. Neither the name of the University nor the names of its contributors 561.1Sjonathan * may be used to endorse or promote products derived from this software 571.1Sjonathan * without specific prior written permission. 581.1Sjonathan * 591.1Sjonathan * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 601.1Sjonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 611.1Sjonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 621.1Sjonathan * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 631.1Sjonathan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 641.1Sjonathan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 651.1Sjonathan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 661.1Sjonathan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 671.1Sjonathan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 681.1Sjonathan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 691.1Sjonathan * SUCH DAMAGE. 701.1Sjonathan * 711.1Sjonathan * @(#)machdep.c 8.3 (Berkeley) 1/12/94 721.1Sjonathan */ 731.1Sjonathan 741.1Sjonathan#include <sys/cdefs.h> /* RCS ID & Copyright macro defns */ 751.1Sjonathan 761.31Ssimonb__KERNEL_RCSID(0, "$NetBSD: dec_3min.c,v 1.31 2000/01/09 03:55:58 simonb Exp $"); 771.1Sjonathan 781.1Sjonathan 791.1Sjonathan#include <sys/types.h> 801.1Sjonathan#include <sys/systm.h> 811.1Sjonathan 821.1Sjonathan#include <machine/cpu.h> 831.1Sjonathan#include <machine/intr.h> 841.31Ssimonb#include <machine/locore.h> 851.1Sjonathan#include <machine/reg.h> 861.1Sjonathan#include <machine/psl.h> 871.1Sjonathan#include <machine/sysconf.h> 881.1Sjonathan 891.1Sjonathan#include <mips/mips/mips_mcclock.h> /* mcclock CPUspeed estimation */ 901.2Sjonathan 911.2Sjonathan/* all these to get ioasic_base */ 921.2Sjonathan#include <sys/device.h> /* struct cfdata for.. */ 931.2Sjonathan#include <dev/tc/tcvar.h> /* tc type definitions for.. */ 941.7Sjonathan#include <dev/tc/ioasicreg.h> /* ioasic interrrupt masks */ 951.2Sjonathan#include <dev/tc/ioasicvar.h> /* ioasic_base */ 961.1Sjonathan 971.12Ssimonb#include <pmax/pmax/turbochannel.h> 981.20Ssimonb#include <pmax/pmax/machdep.h> 991.1Sjonathan 1001.1Sjonathan#include <pmax/pmax/kmin.h> /* 3min baseboard addresses */ 1011.15Snisimura#include <pmax/pmax/memc.h> /* 3min/maxine memory errors */ 1021.1Sjonathan 1031.1Sjonathan 1041.1Sjonathan/* 1051.1Sjonathan * forward declarations 1061.1Sjonathan */ 1071.31Ssimonbvoid dec_3min_init __P((void)); /* XXX */ 1081.31Ssimonbstatic void dec_3min_bus_reset __P((void)); 1091.31Ssimonbstatic void dec_3min_enable_intr __P((unsigned slotno, 1101.31Ssimonb int (*handler)(void *), void *sc, int onoff)); 1111.31Ssimonbstatic int dec_3min_intr __P((unsigned, unsigned, unsigned, unsigned)); 1121.31Ssimonbstatic void dec_3min_device_register __P((struct device *, void *)); 1131.31Ssimonbstatic void dec_3min_cons_init __P((void)); 1141.1Sjonathan 1151.31Ssimonbstatic void kn02ba_wbflush __P((void)); 1161.31Ssimonbstatic unsigned kn02ba_clkread __P((void)); 1171.1Sjonathan 1181.1Sjonathan 1191.1Sjonathan/* 1201.1Sjonathan * Local declarations. 1211.1Sjonathan */ 1221.22Snisimurastatic u_int32_t kmin_tc3_imask; 1231.18Snisimura 1241.18Snisimura#ifdef MIPS3 1251.31Ssimonbstatic unsigned latched_cycle_cnt; 1261.18Snisimura#endif 1271.18Snisimura 1281.1Sjonathan 1291.1Sjonathanvoid 1301.1Sjonathandec_3min_init() 1311.1Sjonathan{ 1321.31Ssimonb int physmem_boardmax; 1331.22Snisimura 1341.24Snisimura platform.iobus = "tcbus"; 1351.1Sjonathan platform.bus_reset = dec_3min_bus_reset; 1361.1Sjonathan platform.cons_init = dec_3min_cons_init; 1371.1Sjonathan platform.device_register = dec_3min_device_register; 1381.22Snisimura platform.iointr = dec_3min_intr; 1391.26Ssimonb platform.memsize = memsize_scan; 1401.22Snisimura platform.clkread = kn02ba_clkread; 1411.1Sjonathan 1421.22Snisimura /* clear any memory errors */ 1431.17Snisimura *(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0; 1441.14Snisimura kn02ba_wbflush(); 1451.1Sjonathan 1461.1Sjonathan ioasic_base = MIPS_PHYS_TO_KSEG1(KMIN_SYS_ASIC); 1471.22Snisimura mips_hardware_intr = dec_3min_intr; 1481.22Snisimura tc_enable_interrupt = dec_3min_enable_intr; 1491.1Sjonathan 1501.1Sjonathan /* 1511.22Snisimura * Since all the motherboard interrupts come through the 1521.22Snisimura * IOASIC, it has to be turned off for all the spls and 1531.22Snisimura * since we don't know what kinds of devices are in the 1541.22Snisimura * TURBOchannel option slots, just splhigh(). 1551.1Sjonathan */ 1561.16Snisimura splvec.splbio = MIPS_SPL_0_1_2_3; 1571.22Snisimura splvec.splnet = MIPS_SPL_0_1_2_3; 1581.16Snisimura splvec.spltty = MIPS_SPL_0_1_2_3; 1591.16Snisimura splvec.splimp = MIPS_SPL_0_1_2_3; 1601.16Snisimura splvec.splclock = MIPS_SPL_0_1_2_3; 1611.16Snisimura splvec.splstatclock = MIPS_SPL_0_1_2_3; 1621.16Snisimura 1631.28Snisimura /* enable posting of MIPS_INT_MASK_3 to CAUSE register */ 1641.28Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = KMIN_INTR_CLOCK; 1651.22Snisimura /* calibrate cpu_mhz value */ 1661.29Snisimura mc_cpuspeed(ioasic_base+IOASIC_SLOT_8_START, MIPS_INT_MASK_3); 1671.1Sjonathan 1681.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_LANCE_DECODE) = 0x3; 1691.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCSI_DECODE) = 0xe; 1701.22Snisimura#if 0 1711.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCC0_DECODE) = (0x10|4); 1721.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_SCC1_DECODE) = (0x10|6); 1731.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_CSR) = 0x00000f00; 1741.22Snisimura#endif 1751.22Snisimura 1761.22Snisimura /* sanitize interrupt mask */ 1771.22Snisimura kmin_tc3_imask = (KMIN_INTR_CLOCK|KMIN_INTR_PSWARN|KMIN_INTR_TIMEOUT); 1781.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0; 1791.22Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = kmin_tc3_imask; 1801.1Sjonathan 1811.1Sjonathan /* 1821.22Snisimura * The kmin memory hardware seems to wrap memory addresses 1831.1Sjonathan * with 4Mbyte SIMMs, which causes the physmem computation 1841.1Sjonathan * to lose. Find out how big the SIMMS are and set 1851.22Snisimura * max_ physmem accordingly. 1861.22Snisimura * XXX Do MAXINEs lose the same way? 1871.1Sjonathan */ 1881.1Sjonathan physmem_boardmax = KMIN_PHYS_MEMORY_END + 1; 1891.22Snisimura if ((KMIN_MSR_SIZE_16Mb & *(int *)MIPS_PHYS_TO_KSEG1(KMIN_REG_MSR)) 1901.22Snisimura == 0) 1911.1Sjonathan physmem_boardmax = physmem_boardmax >> 2; 1921.1Sjonathan physmem_boardmax = MIPS_PHYS_TO_KSEG1(physmem_boardmax); 1931.10Sjonathan 1941.22Snisimura sprintf(cpu_model, "DECstation 5000/1%d (3MIN)", cpu_mhz); 1951.22Snisimura} 1961.22Snisimura 1971.22Snisimura/* 1981.22Snisimura * Initalize the memory system and I/O buses. 1991.22Snisimura */ 2001.31Ssimonbstatic void 2011.22Snisimuradec_3min_bus_reset() 2021.22Snisimura{ 2031.22Snisimura 2041.22Snisimura /* 2051.22Snisimura * Reset interrupts, clear any errors from newconf probes 2061.22Snisimura */ 2071.22Snisimura 2081.17Snisimura *(u_int32_t *)MIPS_PHYS_TO_KSEG1(KMIN_REG_TIMEOUT) = 0; 2091.17Snisimura kn02ba_wbflush(); 2101.17Snisimura 2111.22Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = 0; 2121.22Snisimura kn02ba_wbflush(); 2131.1Sjonathan} 2141.1Sjonathan 2151.31Ssimonbstatic void 2161.1Sjonathandec_3min_cons_init() 2171.1Sjonathan{ 2181.1Sjonathan /* notyet */ 2191.1Sjonathan} 2201.1Sjonathan 2211.1Sjonathan 2221.31Ssimonbstatic void 2231.1Sjonathandec_3min_device_register(dev, aux) 2241.1Sjonathan struct device *dev; 2251.1Sjonathan void *aux; 2261.1Sjonathan{ 2271.1Sjonathan panic("dec_3min_device_register unimplemented"); 2281.1Sjonathan} 2291.1Sjonathan 2301.1Sjonathan 2311.31Ssimonbstatic void 2321.1Sjonathandec_3min_enable_intr(slotno, handler, sc, on) 2331.13Ssimonb unsigned int slotno; 2341.24Snisimura int (*handler) __P((void *)); 2351.1Sjonathan void *sc; 2361.1Sjonathan int on; 2371.1Sjonathan{ 2381.13Ssimonb unsigned mask; 2391.1Sjonathan 2401.1Sjonathan switch (slotno) { 2411.1Sjonathan /* slots 0-2 don't interrupt through the IOASIC. */ 2421.1Sjonathan case 0: 2431.1Sjonathan mask = MIPS_INT_MASK_0; break; 2441.1Sjonathan case 1: 2451.1Sjonathan mask = MIPS_INT_MASK_1; break; 2461.1Sjonathan case 2: 2471.1Sjonathan mask = MIPS_INT_MASK_2; break; 2481.1Sjonathan 2491.1Sjonathan case KMIN_SCSI_SLOT: 2501.7Sjonathan mask = (IOASIC_INTR_SCSI | IOASIC_INTR_SCSI_PTR_LOAD | 2511.7Sjonathan IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E); 2521.1Sjonathan break; 2531.1Sjonathan 2541.1Sjonathan case KMIN_LANCE_SLOT: 2551.1Sjonathan mask = KMIN_INTR_LANCE; 2561.1Sjonathan break; 2571.1Sjonathan case KMIN_SCC0_SLOT: 2581.1Sjonathan mask = KMIN_INTR_SCC_0; 2591.1Sjonathan break; 2601.1Sjonathan case KMIN_SCC1_SLOT: 2611.1Sjonathan mask = KMIN_INTR_SCC_1; 2621.1Sjonathan break; 2631.1Sjonathan case KMIN_ASIC_SLOT: 2641.1Sjonathan mask = KMIN_INTR_ASIC; 2651.1Sjonathan break; 2661.1Sjonathan default: 2671.1Sjonathan return; 2681.1Sjonathan } 2691.1Sjonathan 2701.1Sjonathan#if defined(DEBUG) || defined(DIAGNOSTIC) 2711.25Snisimura printf("3MIN: imask %x, %sabling slot %d, sc %p handler %p\n", 2721.1Sjonathan kmin_tc3_imask, (on? "en" : "dis"), slotno, sc, handler); 2731.1Sjonathan#endif 2741.1Sjonathan 2751.1Sjonathan /* 2761.1Sjonathan * Enable the interrupt handler, and if it's an IOASIC 2771.1Sjonathan * slot, set the IOASIC interrupt mask. 2781.1Sjonathan * Otherwise, set the appropriate spl level in the R3000 2791.1Sjonathan * register. 2801.1Sjonathan * Be careful to set handlers before enabling, and disable 2811.1Sjonathan * interrupts before clearing handlers. 2821.1Sjonathan */ 2831.1Sjonathan 2841.1Sjonathan if (on) { 2851.1Sjonathan /* Set the interrupt handler and argument ... */ 2861.1Sjonathan tc_slot_info[slotno].intr = handler; 2871.1Sjonathan tc_slot_info[slotno].sc = sc; 2881.1Sjonathan 2891.1Sjonathan /* ... and set the relevant mask */ 2901.1Sjonathan if (slotno <= 2) { 2911.1Sjonathan /* it's an option slot */ 2921.1Sjonathan int s = splhigh(); 2931.1Sjonathan s |= mask; 2941.1Sjonathan splx(s); 2951.1Sjonathan } else { 2961.1Sjonathan /* it's a baseboard device going via the ASIC */ 2971.1Sjonathan kmin_tc3_imask |= mask; 2981.1Sjonathan } 2991.1Sjonathan } else { 3001.1Sjonathan /* Clear the relevant mask... */ 3011.12Ssimonb if (slotno <= 2) { 3021.1Sjonathan /* it's an option slot */ 3031.1Sjonathan int s = splhigh(); 3041.1Sjonathan printf("kmin_intr: cannot disable option slot %d\n", 3051.1Sjonathan slotno); 3061.1Sjonathan s &= ~mask; 3071.1Sjonathan splx(s); 3081.1Sjonathan } else { 3091.1Sjonathan /* it's a baseboard device going via the ASIC */ 3101.1Sjonathan kmin_tc3_imask &= ~mask; 3111.1Sjonathan } 3121.1Sjonathan /* ... and clear the handler */ 3131.1Sjonathan tc_slot_info[slotno].intr = 0; 3141.1Sjonathan tc_slot_info[slotno].sc = 0; 3151.1Sjonathan } 3161.25Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = kmin_tc3_imask; 3171.25Snisimura kn02ba_wbflush(); 3181.1Sjonathan} 3191.1Sjonathan 3201.1Sjonathan 3211.1Sjonathan 3221.1Sjonathan/* 3231.1Sjonathan * 3min hardware interrupts. (DECstation 5000/1xx) 3241.1Sjonathan */ 3251.31Ssimonbstatic int 3261.17Snisimuradec_3min_intr(cpumask, pc, status, cause) 3271.17Snisimura unsigned cpumask; 3281.1Sjonathan unsigned pc; 3291.17Snisimura unsigned status; 3301.17Snisimura unsigned cause; 3311.1Sjonathan{ 3321.1Sjonathan static int user_warned = 0; 3331.17Snisimura static int intr_depth = 0; 3341.17Snisimura u_int32_t old_mask; 3351.1Sjonathan 3361.10Sjonathan intr_depth++; 3371.17Snisimura old_mask = *(u_int32_t *)(ioasic_base + IOASIC_IMSK); 3381.10Sjonathan 3391.17Snisimura if (cpumask & MIPS_INT_MASK_4) 3401.1Sjonathan prom_haltbutton(); 3411.1Sjonathan 3421.17Snisimura if (cpumask & MIPS_INT_MASK_3) { 3431.10Sjonathan /* NB: status & MIPS_INT_MASK3 must also be set */ 3441.10Sjonathan /* masked interrupts are still observable */ 3451.17Snisimura u_int32_t intr, imsk, turnoff; 3461.17Snisimura 3471.17Snisimura turnoff = 0; 3481.17Snisimura intr = *(u_int32_t *)(ioasic_base + IOASIC_INTR); 3491.17Snisimura imsk = *(u_int32_t *)(ioasic_base + IOASIC_IMSK); 3501.17Snisimura intr &= imsk; 3511.1Sjonathan 3521.7Sjonathan if (intr & IOASIC_INTR_SCSI_PTR_LOAD) { 3531.17Snisimura turnoff |= IOASIC_INTR_SCSI_PTR_LOAD; 3541.1Sjonathan#ifdef notdef 3551.1Sjonathan asc_dma_intr(); 3561.1Sjonathan#endif 3571.1Sjonathan } 3581.12Ssimonb 3591.7Sjonathan if (intr & (IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E)) 3601.17Snisimura turnoff |= IOASIC_INTR_SCSI_OVRUN | IOASIC_INTR_SCSI_READ_E; 3611.1Sjonathan 3621.7Sjonathan if (intr & IOASIC_INTR_LANCE_READ_E) 3631.17Snisimura turnoff |= IOASIC_INTR_LANCE_READ_E; 3641.17Snisimura 3651.17Snisimura if (turnoff) 3661.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_INTR) = ~turnoff; 3671.1Sjonathan 3681.1Sjonathan if (intr & KMIN_INTR_TIMEOUT) 3691.1Sjonathan kn02ba_errintr(); 3701.12Ssimonb 3711.1Sjonathan if (intr & KMIN_INTR_CLOCK) { 3721.17Snisimura struct clockframe cf; 3731.17Snisimura 3741.22Snisimura __asm __volatile("lbu $0,48(%0)" :: 3751.22Snisimura "r"(ioasic_base + IOASIC_SLOT_8_START)); 3761.6Sjonathan#ifdef MIPS3 3771.6Sjonathan if (CPUISMIPS3) { 3781.6Sjonathan latched_cycle_cnt = mips3_cycle_count(); 3791.6Sjonathan } 3801.6Sjonathan#endif 3811.17Snisimura cf.pc = pc; 3821.17Snisimura cf.sr = status; 3831.1Sjonathan hardclock(&cf); 3841.1Sjonathan intrcnt[HARDCLOCK]++; 3851.1Sjonathan } 3861.10Sjonathan 3871.10Sjonathan /* If clock interrups were enabled, re-enable them ASAP. */ 3881.10Sjonathan if (old_mask & KMIN_INTR_CLOCK) { 3891.17Snisimura /* ioctl interrupt mask to splclock and higher */ 3901.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) 3911.17Snisimura = old_mask & 3921.17Snisimura ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 | 3931.17Snisimura IOASIC_INTR_LANCE|IOASIC_INTR_SCSI); 3941.14Snisimura kn02ba_wbflush(); 3951.17Snisimura _splset(MIPS_SR_INT_IE | (status & MIPS_INT_MASK_3)); 3961.10Sjonathan } 3971.10Sjonathan 3981.11Sjonathan if (intr_depth > 1) 3991.11Sjonathan goto done; 4001.11Sjonathan 4011.1Sjonathan if ((intr & KMIN_INTR_SCC_0) && 4021.1Sjonathan tc_slot_info[KMIN_SCC0_SLOT].intr) { 4031.1Sjonathan (*(tc_slot_info[KMIN_SCC0_SLOT].intr)) 4041.1Sjonathan (tc_slot_info[KMIN_SCC0_SLOT].sc); 4051.1Sjonathan intrcnt[SERIAL0_INTR]++; 4061.1Sjonathan } 4071.1Sjonathan 4081.1Sjonathan if ((intr & KMIN_INTR_SCC_1) && 4091.1Sjonathan tc_slot_info[KMIN_SCC1_SLOT].intr) { 4101.1Sjonathan (*(tc_slot_info[KMIN_SCC1_SLOT].intr)) 4111.1Sjonathan (tc_slot_info[KMIN_SCC1_SLOT].sc); 4121.1Sjonathan intrcnt[SERIAL1_INTR]++; 4131.1Sjonathan } 4141.10Sjonathan 4151.10Sjonathan#ifdef notyet /* untested */ 4161.10Sjonathan /* If tty interrupts were enabled, re-enable them ASAP. */ 4171.10Sjonathan if ((old_mask & (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) == 4181.10Sjonathan (KMIN_INTR_SCC_1|KMIN_INTR_SCC_0)) { 4191.12Ssimonb *imaskp = old_mask & 4201.10Sjonathan ~(KMIN_INTR_SCC_0|KMIN_INTR_SCC_1 | 4211.10Sjonathan IOASIC_INTR_LANCE|IOASIC_INTR_SCSI); 4221.14Snisimura kn02ba_wbflush(); 4231.10Sjonathan } 4241.10Sjonathan 4251.10Sjonathan /* XXX until we know about SPLs of TC options. */ 4261.10Sjonathan if (intr_depth > 1) 4271.10Sjonathan goto done; 4281.10Sjonathan#endif 4291.9Sjonathan if ((intr & IOASIC_INTR_LANCE) && 4301.9Sjonathan tc_slot_info[KMIN_LANCE_SLOT].intr) { 4311.9Sjonathan (*(tc_slot_info[KMIN_LANCE_SLOT].intr)) 4321.9Sjonathan (tc_slot_info[KMIN_LANCE_SLOT].sc); 4331.9Sjonathan intrcnt[LANCE_INTR]++; 4341.9Sjonathan } 4351.9Sjonathan 4361.7Sjonathan if ((intr & IOASIC_INTR_SCSI) && 4371.1Sjonathan tc_slot_info[KMIN_SCSI_SLOT].intr) { 4381.1Sjonathan (*(tc_slot_info[KMIN_SCSI_SLOT].intr)) 4391.1Sjonathan (tc_slot_info[KMIN_SCSI_SLOT].sc); 4401.1Sjonathan intrcnt[SCSI_INTR]++; 4411.1Sjonathan } 4421.1Sjonathan 4431.1Sjonathan if (user_warned && ((intr & KMIN_INTR_PSWARN) == 0)) { 4441.1Sjonathan printf("%s\n", "Power supply ok now."); 4451.1Sjonathan user_warned = 0; 4461.1Sjonathan } 4471.1Sjonathan if ((intr & KMIN_INTR_PSWARN) && (user_warned < 3)) { 4481.1Sjonathan user_warned++; 4491.1Sjonathan printf("%s\n", "Power supply overheating"); 4501.1Sjonathan } 4511.1Sjonathan } 4521.17Snisimura if ((cpumask & MIPS_INT_MASK_0) && tc_slot_info[0].intr) { 4531.1Sjonathan (*tc_slot_info[0].intr)(tc_slot_info[0].sc); 4541.1Sjonathan intrcnt[SLOT0_INTR]++; 4551.1Sjonathan } 4561.12Ssimonb 4571.17Snisimura if ((cpumask & MIPS_INT_MASK_1) && tc_slot_info[1].intr) { 4581.1Sjonathan (*tc_slot_info[1].intr)(tc_slot_info[1].sc); 4591.1Sjonathan intrcnt[SLOT1_INTR]++; 4601.1Sjonathan } 4611.17Snisimura if ((cpumask & MIPS_INT_MASK_2) && tc_slot_info[2].intr) { 4621.1Sjonathan (*tc_slot_info[2].intr)(tc_slot_info[2].sc); 4631.1Sjonathan intrcnt[SLOT2_INTR]++; 4641.1Sjonathan } 4651.1Sjonathan 4661.10Sjonathandone: 4671.10Sjonathan /* restore entry state */ 4681.10Sjonathan splhigh(); 4691.10Sjonathan intr_depth--; 4701.17Snisimura *(u_int32_t *)(ioasic_base + IOASIC_IMSK) = old_mask; 4711.10Sjonathan 4721.14Snisimura 4731.17Snisimura return (MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK)); 4741.1Sjonathan} 4751.1Sjonathan 4761.1Sjonathan 4771.1Sjonathan 4781.1Sjonathan/* 4791.1Sjonathan ************************************************************************ 4801.1Sjonathan * Extra functions 4811.1Sjonathan ************************************************************************ 4821.1Sjonathan */ 4831.14Snisimura 4841.31Ssimonbstatic void 4851.14Snisimurakn02ba_wbflush() 4861.14Snisimura{ 4871.21Snisimura /* read twice IOASIC_IMSK */ 4881.27Ssimonb __asm __volatile("lw $0,%0; lw $0,%0" :: 4891.27Ssimonb "i"(MIPS_PHYS_TO_KSEG1(KMIN_REG_IMSK))); 4901.14Snisimura} 4911.14Snisimura 4921.31Ssimonbstatic unsigned 4931.14Snisimurakn02ba_clkread() 4941.14Snisimura{ 4951.14Snisimura#ifdef MIPS3 4961.14Snisimura if (CPUISMIPS3) { 4971.14Snisimura u_int32_t mips3_cycles; 4981.14Snisimura 4991.14Snisimura mips3_cycles = mips3_cycle_count() - latched_cycle_cnt; 5001.14Snisimura /* XXX divides take 78 cycles: approximate with * 41/2048 */ 5011.14Snisimura return((mips3_cycles >> 6) + (mips3_cycles >> 8) + 5021.14Snisimura (mips3_cycles >> 11)); 5031.14Snisimura } 5041.14Snisimura#endif 5051.14Snisimura return 0; 5061.1Sjonathan} 507