Home | History | Annotate | Line # | Download | only in fpu
fpu_emu.c revision 1.14.100.1
      1  1.14.100.1    rmind /*	$NetBSD: fpu_emu.c,v 1.14.100.1 2011/03/05 20:51:35 rmind Exp $ */
      2         1.1   simonb 
      3         1.1   simonb /*
      4         1.1   simonb  * Copyright 2001 Wasabi Systems, Inc.
      5         1.1   simonb  * All rights reserved.
      6         1.1   simonb  *
      7         1.1   simonb  * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
      8         1.1   simonb  *
      9         1.1   simonb  * Redistribution and use in source and binary forms, with or without
     10         1.1   simonb  * modification, are permitted provided that the following conditions
     11         1.1   simonb  * are met:
     12         1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     13         1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     14         1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15         1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     16         1.1   simonb  *    documentation and/or other materials provided with the distribution.
     17         1.1   simonb  * 3. All advertising materials mentioning features or use of this software
     18         1.1   simonb  *    must display the following acknowledgement:
     19         1.1   simonb  *      This product includes software developed for the NetBSD Project by
     20         1.1   simonb  *      Wasabi Systems, Inc.
     21         1.1   simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22         1.1   simonb  *    or promote products derived from this software without specific prior
     23         1.1   simonb  *    written permission.
     24         1.1   simonb  *
     25         1.1   simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26         1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27         1.1   simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28         1.1   simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29         1.1   simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30         1.1   simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31         1.1   simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32         1.1   simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33         1.1   simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34         1.1   simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35         1.1   simonb  * POSSIBILITY OF SUCH DAMAGE.
     36         1.1   simonb  */
     37         1.1   simonb 
     38         1.1   simonb /*
     39         1.1   simonb  * Copyright (c) 1992, 1993
     40         1.1   simonb  *	The Regents of the University of California.  All rights reserved.
     41         1.1   simonb  *
     42         1.1   simonb  * This software was developed by the Computer Systems Engineering group
     43         1.1   simonb  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     44         1.1   simonb  * contributed to Berkeley.
     45         1.1   simonb  *
     46         1.1   simonb  * All advertising materials mentioning features or use of this software
     47         1.1   simonb  * must display the following acknowledgement:
     48         1.1   simonb  *	This product includes software developed by the University of
     49         1.1   simonb  *	California, Lawrence Berkeley Laboratory.
     50         1.1   simonb  *
     51         1.1   simonb  * Redistribution and use in source and binary forms, with or without
     52         1.1   simonb  * modification, are permitted provided that the following conditions
     53         1.1   simonb  * are met:
     54         1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     55         1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     56         1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     57         1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     58         1.1   simonb  *    documentation and/or other materials provided with the distribution.
     59         1.9      agc  * 3. Neither the name of the University nor the names of its contributors
     60         1.1   simonb  *    may be used to endorse or promote products derived from this software
     61         1.1   simonb  *    without specific prior written permission.
     62         1.1   simonb  *
     63         1.1   simonb  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     64         1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     65         1.1   simonb  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     66         1.1   simonb  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     67         1.1   simonb  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     68         1.1   simonb  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     69         1.1   simonb  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     70         1.1   simonb  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     71         1.1   simonb  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     72         1.1   simonb  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     73         1.1   simonb  * SUCH DAMAGE.
     74         1.1   simonb  *
     75         1.1   simonb  *	@(#)fpu.c	8.1 (Berkeley) 6/11/93
     76         1.1   simonb  */
     77         1.8    lukem 
     78         1.8    lukem #include <sys/cdefs.h>
     79  1.14.100.1    rmind __KERNEL_RCSID(0, "$NetBSD: fpu_emu.c,v 1.14.100.1 2011/03/05 20:51:35 rmind Exp $");
     80         1.1   simonb 
     81         1.1   simonb #include "opt_ddb.h"
     82         1.1   simonb 
     83         1.1   simonb #include <sys/param.h>
     84         1.1   simonb #include <sys/proc.h>
     85         1.1   simonb #include <sys/signal.h>
     86         1.1   simonb #include <sys/systm.h>
     87         1.1   simonb #include <sys/syslog.h>
     88         1.1   simonb #include <sys/signalvar.h>
     89         1.4  thorpej #include <sys/device.h>		/* for evcnt */
     90         1.1   simonb 
     91         1.1   simonb #include <powerpc/instr.h>
     92         1.1   simonb #include <machine/reg.h>
     93         1.1   simonb #include <machine/fpu.h>
     94         1.1   simonb 
     95         1.1   simonb #include <powerpc/fpu/fpu_emu.h>
     96         1.1   simonb #include <powerpc/fpu/fpu_extern.h>
     97         1.1   simonb 
     98         1.4  thorpej #define	FPU_EMU_EVCNT_DECL(name)					\
     99         1.4  thorpej static struct evcnt fpu_emu_ev_##name =					\
    100         1.4  thorpej     EVCNT_INITIALIZER(EVCNT_TYPE_TRAP, NULL, "fpemu", #name);		\
    101         1.4  thorpej EVCNT_ATTACH_STATIC(fpu_emu_ev_##name)
    102         1.4  thorpej 
    103         1.4  thorpej #define	FPU_EMU_EVCNT_INCR(name)					\
    104         1.5  thorpej     fpu_emu_ev_##name.ev_count++
    105         1.4  thorpej 
    106         1.4  thorpej FPU_EMU_EVCNT_DECL(stfiwx);
    107         1.4  thorpej FPU_EMU_EVCNT_DECL(fpstore);
    108         1.4  thorpej FPU_EMU_EVCNT_DECL(fpload);
    109         1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpu);
    110         1.4  thorpej FPU_EMU_EVCNT_DECL(frsp);
    111         1.4  thorpej FPU_EMU_EVCNT_DECL(fctiw);
    112         1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpo);
    113         1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb1);
    114         1.4  thorpej FPU_EMU_EVCNT_DECL(fnegabs);
    115         1.4  thorpej FPU_EMU_EVCNT_DECL(mcrfs);
    116         1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb0);
    117         1.4  thorpej FPU_EMU_EVCNT_DECL(fmr);
    118         1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsfi);
    119         1.4  thorpej FPU_EMU_EVCNT_DECL(fnabs);
    120         1.4  thorpej FPU_EMU_EVCNT_DECL(fabs);
    121         1.4  thorpej FPU_EMU_EVCNT_DECL(mffs);
    122         1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsf);
    123         1.4  thorpej FPU_EMU_EVCNT_DECL(fctid);
    124         1.4  thorpej FPU_EMU_EVCNT_DECL(fcfid);
    125         1.4  thorpej FPU_EMU_EVCNT_DECL(fdiv);
    126         1.4  thorpej FPU_EMU_EVCNT_DECL(fsub);
    127         1.4  thorpej FPU_EMU_EVCNT_DECL(fadd);
    128         1.4  thorpej FPU_EMU_EVCNT_DECL(fsqrt);
    129         1.4  thorpej FPU_EMU_EVCNT_DECL(fsel);
    130         1.4  thorpej FPU_EMU_EVCNT_DECL(fpres);
    131         1.4  thorpej FPU_EMU_EVCNT_DECL(fmul);
    132         1.4  thorpej FPU_EMU_EVCNT_DECL(frsqrte);
    133         1.4  thorpej FPU_EMU_EVCNT_DECL(fmulsub);
    134         1.4  thorpej FPU_EMU_EVCNT_DECL(fmuladd);
    135         1.4  thorpej FPU_EMU_EVCNT_DECL(fnmsub);
    136         1.4  thorpej FPU_EMU_EVCNT_DECL(fnmadd);
    137         1.1   simonb 
    138         1.1   simonb /* FPSR exception masks */
    139         1.1   simonb #define FPSR_EX_MSK	(FPSCR_VX|FPSCR_OX|FPSCR_UX|FPSCR_ZX|		\
    140         1.1   simonb 			FPSCR_XX|FPSCR_VXSNAN|FPSCR_VXISI|FPSCR_VXIDI|	\
    141         1.1   simonb 			FPSCR_VXZDZ|FPSCR_VXIMZ|FPSCR_VXVC|FPSCR_VXSOFT|\
    142         1.1   simonb 			FPSCR_VXSQRT|FPSCR_VXCVI)
    143         1.1   simonb #define	FPSR_EX		(FPSCR_VE|FPSCR_OE|FPSCR_UE|FPSCR_ZE|FPSCR_XE)
    144         1.1   simonb #define	FPSR_EXOP	(FPSR_EX_MSK&(~FPSR_EX))
    145         1.1   simonb 
    146         1.1   simonb 
    147         1.1   simonb int fpe_debug = 0;
    148         1.1   simonb 
    149         1.1   simonb #ifdef DDB
    150         1.1   simonb extern vaddr_t opc_disasm(vaddr_t loc, int opcode);
    151         1.1   simonb #endif
    152         1.1   simonb 
    153         1.1   simonb #ifdef DEBUG
    154         1.1   simonb /*
    155         1.1   simonb  * Dump a `fpn' structure.
    156         1.1   simonb  */
    157         1.1   simonb void
    158         1.1   simonb fpu_dumpfpn(struct fpn *fp)
    159         1.1   simonb {
    160        1.13      scw 	static const char *class[] = {
    161         1.1   simonb 		"SNAN", "QNAN", "ZERO", "NUM", "INF"
    162         1.1   simonb 	};
    163         1.1   simonb 
    164         1.1   simonb 	printf("%s %c.%x %x %x %xE%d", class[fp->fp_class + 2],
    165         1.1   simonb 		fp->fp_sign ? '-' : ' ',
    166         1.1   simonb 		fp->fp_mant[0],	fp->fp_mant[1],
    167         1.1   simonb 		fp->fp_mant[2], fp->fp_mant[3],
    168         1.1   simonb 		fp->fp_exp);
    169         1.1   simonb }
    170         1.1   simonb #endif
    171         1.1   simonb 
    172         1.1   simonb /*
    173         1.1   simonb  * fpu_execute returns the following error numbers (0 = no error):
    174         1.1   simonb  */
    175         1.1   simonb #define	FPE		1	/* take a floating point exception */
    176         1.1   simonb #define	NOTFPU		2	/* not an FPU instruction */
    177         1.1   simonb #define	FAULT		3
    178         1.1   simonb 
    179         1.1   simonb 
    180         1.1   simonb /*
    181         1.1   simonb  * Emulate a floating-point instruction.
    182         1.1   simonb  * Return zero for success, else signal number.
    183         1.1   simonb  * (Typically: zero, SIGFPE, SIGILL, SIGSEGV)
    184         1.1   simonb  */
    185         1.1   simonb int
    186  1.14.100.1    rmind fpu_emulate(struct trapframe *tf, struct fpreg *fpf)
    187         1.1   simonb {
    188         1.1   simonb 	static union instr insn;
    189         1.1   simonb 	static struct fpemu fe;
    190         1.1   simonb 	static int lastill = 0;
    191         1.1   simonb 	int sig;
    192         1.1   simonb 
    193         1.1   simonb 	/* initialize insn.is_datasize to tell it is *not* initialized */
    194         1.1   simonb 	fe.fe_fpstate = fpf;
    195         1.1   simonb 	fe.fe_cx = 0;
    196         1.1   simonb 
    197         1.1   simonb 	/* always set this (to avoid a warning) */
    198         1.1   simonb 
    199  1.14.100.1    rmind 	if (copyin((void *) (tf->tf_srr0), &insn.i_int, sizeof (insn.i_int))) {
    200         1.1   simonb #ifdef DEBUG
    201         1.1   simonb 		printf("fpu_emulate: fault reading opcode\n");
    202         1.1   simonb #endif
    203         1.1   simonb 		return SIGSEGV;
    204         1.1   simonb 	}
    205         1.1   simonb 
    206         1.1   simonb 	DPRINTF(FPE_EX, ("fpu_emulate: emulating insn %x at %p\n",
    207  1.14.100.1    rmind 	    insn.i_int, (void *)tf->tf_srr0));
    208         1.1   simonb 
    209         1.1   simonb 
    210         1.1   simonb 	if ((insn.i_any.i_opcd == OPC_TWI) ||
    211         1.1   simonb 	    ((insn.i_any.i_opcd == OPC_integer_31) &&
    212         1.1   simonb 	    (insn.i_x.i_xo == OPC31_TW))) {
    213         1.1   simonb 		/* Check for the two trap insns. */
    214         1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGTRAP\n"));
    215         1.1   simonb 		return (SIGTRAP);
    216         1.1   simonb 	}
    217         1.1   simonb 	sig = 0;
    218  1.14.100.1    rmind 	switch (fpu_execute(tf, &fe, &insn)) {
    219         1.1   simonb 	case 0:
    220         1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: success\n"));
    221  1.14.100.1    rmind 		tf->tf_srr0 += 4;
    222         1.1   simonb 		break;
    223         1.1   simonb 
    224         1.1   simonb 	case FPE:
    225         1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGFPE\n"));
    226         1.1   simonb 		sig = SIGFPE;
    227         1.1   simonb 		break;
    228         1.1   simonb 
    229         1.1   simonb 	case FAULT:
    230         1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGSEGV\n"));
    231         1.1   simonb 		sig = SIGSEGV;
    232         1.1   simonb 		break;
    233         1.1   simonb 
    234         1.1   simonb 	case NOTFPU:
    235         1.1   simonb 	default:
    236         1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGILL\n"));
    237         1.2   simonb #ifdef DEBUG
    238         1.1   simonb 		if (fpe_debug & FPE_EX) {
    239         1.1   simonb 			printf("fpu_emulate:  illegal insn %x at %p:",
    240  1.14.100.1    rmind 			insn.i_int, (void *) (tf->tf_srr0));
    241  1.14.100.1    rmind 			opc_disasm((vaddr_t)(tf->tf_srr0), insn.i_int);
    242         1.1   simonb 		}
    243         1.2   simonb #endif
    244         1.1   simonb 		/*
    245         1.1   simonb 		* XXXX retry an illegal insn once due to cache issues.
    246         1.1   simonb 		*/
    247  1.14.100.1    rmind 		if (lastill == tf->tf_srr0) {
    248         1.1   simonb 			sig = SIGILL;
    249         1.2   simonb #ifdef DEBUG
    250         1.1   simonb 			if (fpe_debug & FPE_EX)
    251         1.2   simonb 				Debugger();
    252         1.2   simonb #endif
    253         1.1   simonb 		}
    254  1.14.100.1    rmind 		lastill = tf->tf_srr0;
    255         1.1   simonb 		break;
    256         1.1   simonb 	}
    257         1.1   simonb 
    258         1.1   simonb 	return (sig);
    259         1.1   simonb }
    260         1.1   simonb 
    261         1.1   simonb /*
    262         1.1   simonb  * Execute an FPU instruction (one that runs entirely in the FPU; not
    263         1.1   simonb  * FBfcc or STF, for instance).  On return, fe->fe_fs->fs_fsr will be
    264         1.1   simonb  * modified to reflect the setting the hardware would have left.
    265         1.1   simonb  *
    266         1.1   simonb  * Note that we do not catch all illegal opcodes, so you can, for instance,
    267         1.1   simonb  * multiply two integers this way.
    268         1.1   simonb  */
    269         1.1   simonb int
    270         1.1   simonb fpu_execute(struct trapframe *tf, struct fpemu *fe, union instr *insn)
    271         1.1   simonb {
    272         1.1   simonb 	struct fpn *fp;
    273         1.1   simonb 	union instr instr = *insn;
    274         1.1   simonb 	int *a;
    275         1.1   simonb 	vaddr_t addr;
    276        1.11   simonb 	int ra, rb, rc, rt, type, mask, fsr, cx, bf, setcr;
    277        1.11   simonb 	unsigned int cond;
    278         1.1   simonb 	struct fpreg *fs;
    279         1.1   simonb 
    280         1.1   simonb 	/* Setup work. */
    281         1.1   simonb 	fp = NULL;
    282         1.1   simonb 	fs = fe->fe_fpstate;
    283         1.1   simonb 	fe->fe_fpscr = ((int *)&fs->fpscr)[1];
    284         1.1   simonb 
    285         1.1   simonb 	/*
    286         1.1   simonb 	 * On PowerPC all floating point values are stored in registers
    287         1.1   simonb 	 * as doubles, even when used for single precision operations.
    288         1.1   simonb 	 */
    289         1.1   simonb 	type = FTYPE_DBL;
    290         1.1   simonb 	cond = instr.i_any.i_rc;
    291         1.1   simonb 	setcr = 0;
    292        1.10   simonb 	bf = 0;	/* XXX gcc */
    293         1.1   simonb 
    294         1.1   simonb #if defined(DDB) && defined(DEBUG)
    295         1.1   simonb 	if (fpe_debug & FPE_EX) {
    296  1.14.100.1    rmind 		vaddr_t loc = tf->tf_srr0;
    297         1.1   simonb 
    298         1.1   simonb 		printf("Trying to emulate: %p ", (void *)loc);
    299         1.1   simonb 		opc_disasm(loc, instr.i_int);
    300         1.1   simonb 	}
    301         1.1   simonb #endif
    302         1.1   simonb 
    303         1.1   simonb 	/*
    304         1.1   simonb 	 * `Decode' and execute instruction.
    305         1.1   simonb 	 */
    306         1.1   simonb 
    307         1.1   simonb 	if ((instr.i_any.i_opcd >= OPC_LFS && instr.i_any.i_opcd <= OPC_STFDU) ||
    308         1.1   simonb 	    instr.i_any.i_opcd == OPC_integer_31) {
    309         1.1   simonb 		/*
    310         1.1   simonb 		 * Handle load/store insns:
    311         1.1   simonb 		 *
    312         1.1   simonb 		 * Convert to/from single if needed, calculate addr,
    313         1.1   simonb 		 * and update index reg if needed.
    314         1.1   simonb 		 */
    315         1.1   simonb 		double buf;
    316         1.1   simonb 		size_t size = sizeof(float);
    317         1.1   simonb 		int store, update;
    318         1.1   simonb 
    319         1.1   simonb 		cond = 0; /* ld/st never set condition codes */
    320         1.1   simonb 
    321         1.1   simonb 
    322         1.1   simonb 		if (instr.i_any.i_opcd == OPC_integer_31) {
    323         1.1   simonb 			if (instr.i_x.i_xo == OPC31_STFIWX) {
    324         1.4  thorpej 				FPU_EMU_EVCNT_INCR(stfiwx);
    325         1.4  thorpej 
    326         1.1   simonb 				/* Store as integer */
    327         1.1   simonb 				ra = instr.i_x.i_ra;
    328         1.1   simonb 				rb = instr.i_x.i_rb;
    329         1.7  thorpej 				DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    330  1.14.100.1    rmind 					ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    331         1.1   simonb 
    332  1.14.100.1    rmind 				addr = tf->tf_fixreg[rb];
    333         1.1   simonb 				if (ra != 0)
    334  1.14.100.1    rmind 					addr += tf->tf_fixreg[ra];
    335         1.1   simonb 				rt = instr.i_x.i_rt;
    336         1.1   simonb 				a = (int *)&fs->fpreg[rt];
    337         1.1   simonb 				DPRINTF(FPE_INSN,
    338         1.1   simonb 					("fpu_execute: Store INT %x at %p\n",
    339         1.1   simonb 						a[1], (void *)addr));
    340         1.1   simonb 				if (copyout(&a[1], (void *)addr, sizeof(int)))
    341         1.1   simonb 					return (FAULT);
    342         1.1   simonb 				return (0);
    343         1.1   simonb 			}
    344         1.1   simonb 
    345         1.1   simonb 			if ((instr.i_x.i_xo & OPC31_FPMASK) != OPC31_FPOP)
    346         1.1   simonb 				/* Not an indexed FP load/store op */
    347         1.1   simonb 				return (NOTFPU);
    348         1.1   simonb 
    349         1.1   simonb 			store = (instr.i_x.i_xo & 0x80);
    350         1.1   simonb 			if (instr.i_x.i_xo & 0x40)
    351         1.1   simonb 				size = sizeof(double);
    352         1.1   simonb 			else
    353         1.1   simonb 				type = FTYPE_SNG;
    354         1.1   simonb 			update = (instr.i_x.i_xo & 0x20);
    355         1.1   simonb 
    356         1.1   simonb 			/* calculate EA of load/store */
    357         1.1   simonb 			ra = instr.i_x.i_ra;
    358         1.1   simonb 			rb = instr.i_x.i_rb;
    359         1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    360  1.14.100.1    rmind 				ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    361  1.14.100.1    rmind 			addr = tf->tf_fixreg[rb];
    362         1.1   simonb 			if (ra != 0)
    363  1.14.100.1    rmind 				addr += tf->tf_fixreg[ra];
    364         1.1   simonb 			rt = instr.i_x.i_rt;
    365         1.1   simonb 		} else {
    366         1.1   simonb 			store = instr.i_d.i_opcd & 0x4;
    367         1.1   simonb 			if (instr.i_d.i_opcd & 0x2)
    368         1.1   simonb 				size = sizeof(double);
    369         1.1   simonb 			else
    370         1.1   simonb 				type = FTYPE_SNG;
    371         1.1   simonb 			update = instr.i_d.i_opcd & 0x1;
    372         1.1   simonb 
    373         1.1   simonb 			/* calculate EA of load/store */
    374         1.1   simonb 			ra = instr.i_d.i_ra;
    375         1.1   simonb 			addr = instr.i_d.i_d;
    376         1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx displ %lx\n",
    377  1.14.100.1    rmind 				ra, tf->tf_fixreg[ra], addr));
    378         1.1   simonb 			if (ra != 0)
    379  1.14.100.1    rmind 				addr += tf->tf_fixreg[ra];
    380         1.1   simonb 			rt = instr.i_d.i_rt;
    381         1.1   simonb 		}
    382         1.1   simonb 
    383         1.1   simonb 		if (update && ra == 0)
    384         1.1   simonb 			return (NOTFPU);
    385         1.1   simonb 
    386         1.1   simonb 		if (store) {
    387         1.1   simonb 			/* Store */
    388         1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpstore);
    389         1.1   simonb 			if (type != FTYPE_DBL) {
    390         1.1   simonb 				DPRINTF(FPE_INSN,
    391         1.1   simonb 					("fpu_execute: Store SNG at %p\n",
    392         1.1   simonb 						(void *)addr));
    393         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL, rt);
    394         1.6  thorpej 				fpu_implode(fe, fp, type, (void *)&buf);
    395         1.1   simonb 				if (copyout(&buf, (void *)addr, size))
    396         1.1   simonb 					return (FAULT);
    397         1.1   simonb 			} else {
    398         1.1   simonb 				DPRINTF(FPE_INSN,
    399         1.1   simonb 					("fpu_execute: Store DBL at %p\n",
    400         1.1   simonb 						(void *)addr));
    401         1.1   simonb 				if (copyout(&fs->fpreg[rt], (void *)addr, size))
    402         1.1   simonb 					return (FAULT);
    403         1.1   simonb 			}
    404         1.1   simonb 		} else {
    405         1.1   simonb 			/* Load */
    406         1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpload);
    407         1.1   simonb 			DPRINTF(FPE_INSN, ("fpu_execute: Load from %p\n",
    408         1.1   simonb 				(void *)addr));
    409         1.1   simonb 			if (copyin((const void *)addr, &fs->fpreg[rt], size))
    410         1.1   simonb 				return (FAULT);
    411         1.1   simonb 			if (type != FTYPE_DBL) {
    412         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rt);
    413         1.1   simonb 				fpu_implode(fe, fp, FTYPE_DBL,
    414         1.1   simonb 					(u_int *)&fs->fpreg[rt]);
    415         1.1   simonb 			}
    416         1.1   simonb 		}
    417         1.1   simonb 		if (update)
    418  1.14.100.1    rmind 			tf->tf_fixreg[ra] = addr;
    419         1.1   simonb 		/* Complete. */
    420         1.1   simonb 		return (0);
    421         1.1   simonb #ifdef notyet
    422         1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_load_st_62) {
    423         1.1   simonb 		/* These are 64-bit extenstions */
    424         1.1   simonb 		return (NOTFPU);
    425         1.1   simonb #endif
    426         1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_sp_fp_59 ||
    427         1.1   simonb 		instr.i_any.i_opcd == OPC_dp_fp_63) {
    428         1.1   simonb 
    429         1.1   simonb 
    430         1.1   simonb 		if (instr.i_any.i_opcd == OPC_dp_fp_63 &&
    431         1.1   simonb 		    !(instr.i_a.i_xo & OPC63M_MASK)) {
    432         1.1   simonb 			/* Format X */
    433         1.1   simonb 			rt = instr.i_x.i_rt;
    434         1.1   simonb 			ra = instr.i_x.i_ra;
    435         1.1   simonb 			rb = instr.i_x.i_rb;
    436         1.1   simonb 
    437         1.1   simonb 
    438         1.1   simonb 			/* One of the special opcodes.... */
    439         1.1   simonb 			switch (instr.i_x.i_xo) {
    440         1.1   simonb 			case	OPC63_FCMPU:
    441         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpu);
    442         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPU\n"));
    443         1.1   simonb 				rt >>= 2;
    444         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    445         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    446         1.1   simonb 				fpu_compare(fe, 0);
    447         1.1   simonb 				/* Make sure we do the condition regs. */
    448         1.1   simonb 				cond = 0;
    449         1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    450         1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    451         1.1   simonb 				setcr = 1;
    452         1.1   simonb 				break;
    453         1.1   simonb 
    454         1.1   simonb 			case	OPC63_FRSP:
    455         1.1   simonb 				/*
    456         1.1   simonb 				 * Convert to single:
    457         1.1   simonb 				 *
    458         1.1   simonb 				 * PowerPC uses this to round a double
    459         1.1   simonb 				 * precision value to single precision,
    460         1.1   simonb 				 * but values in registers are always
    461         1.1   simonb 				 * stored in double precision format.
    462         1.1   simonb 				 */
    463         1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsp);
    464         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSP\n"));
    465         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL, rb);
    466         1.1   simonb 				fpu_implode(fe, fp, FTYPE_SNG,
    467         1.1   simonb 					(u_int *)&fs->fpreg[rt]);
    468         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_SNG, rt);
    469         1.1   simonb 				type = FTYPE_DBL;
    470         1.1   simonb 				break;
    471         1.1   simonb 			case	OPC63_FCTIW:
    472         1.1   simonb 			case	OPC63_FCTIWZ:
    473         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctiw);
    474         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTIW\n"));
    475         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    476         1.1   simonb 				type = FTYPE_INT;
    477         1.1   simonb 				break;
    478         1.1   simonb 			case	OPC63_FCMPO:
    479         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpo);
    480         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPO\n"));
    481         1.1   simonb 				rt >>= 2;
    482         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    483         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    484         1.1   simonb 				fpu_compare(fe, 1);
    485         1.1   simonb 				/* Make sure we do the condition regs. */
    486         1.1   simonb 				cond = 0;
    487         1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    488         1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    489         1.1   simonb 				setcr = 1;
    490         1.1   simonb 				break;
    491         1.1   simonb 			case	OPC63_MTFSB1:
    492         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb1);
    493         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB1\n"));
    494         1.1   simonb 				fe->fe_fpscr |=
    495         1.1   simonb 					(~(FPSCR_VX|FPSR_EX) & (1<<(31-rt)));
    496         1.1   simonb 				break;
    497         1.1   simonb 			case	OPC63_FNEG:
    498         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnegabs);
    499         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNEGABS\n"));
    500         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    501         1.1   simonb 					sizeof(double));
    502         1.1   simonb 				a = (int *)&fs->fpreg[rt];
    503         1.1   simonb 				*a ^= (1 << 31);
    504         1.1   simonb 				break;
    505         1.1   simonb 			case	OPC63_MCRFS:
    506         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mcrfs);
    507         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MCRFS\n"));
    508         1.1   simonb 				cond = 0;
    509         1.1   simonb 				rt &= 0x1c;
    510         1.1   simonb 				ra &= 0x1c;
    511         1.1   simonb 				/* Extract the bits we want */
    512         1.1   simonb 				mask = (fe->fe_fpscr >> (28 - ra)) & 0xf;
    513         1.1   simonb 				/* Clear the bits we copied. */
    514         1.1   simonb 				fe->fe_cx =
    515         1.1   simonb 					(FPSR_EX_MSK | (0xf << (28 - ra)));
    516         1.1   simonb 				fe->fe_fpscr &= fe->fe_cx;
    517         1.1   simonb 				/* Now shove them in the right part of cr */
    518  1.14.100.1    rmind 				tf->tf_cr &= ~(0xf << (28 - rt));
    519  1.14.100.1    rmind 				tf->tf_cr |= (mask << (28 - rt));
    520         1.1   simonb 				break;
    521         1.1   simonb 			case	OPC63_MTFSB0:
    522         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb0);
    523         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB0\n"));
    524         1.1   simonb 				fe->fe_fpscr &=
    525         1.1   simonb 					((FPSCR_VX|FPSR_EX) & ~(1<<(31-rt)));
    526         1.1   simonb 				break;
    527         1.1   simonb 			case	OPC63_FMR:
    528         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmr);
    529         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMR\n"));
    530         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    531         1.1   simonb 					sizeof(double));
    532         1.1   simonb 				break;
    533         1.1   simonb 			case	OPC63_MTFSFI:
    534         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsfi);
    535         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSFI\n"));
    536         1.1   simonb 				rb >>= 1;
    537         1.1   simonb 				rt &= 0x1c; /* Already left-shifted 4 */
    538         1.1   simonb 				fe->fe_cx = rb << (28 - rt);
    539         1.1   simonb 				mask = 0xf<<(28 - rt);
    540         1.1   simonb 				fe->fe_fpscr = (fe->fe_fpscr & ~mask) |
    541         1.1   simonb 					fe->fe_cx;
    542         1.1   simonb /* XXX weird stuff about OX, FX, FEX, and VX should be handled */
    543         1.1   simonb 				break;
    544         1.1   simonb 			case	OPC63_FNABS:
    545         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnabs);
    546         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    547         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    548         1.1   simonb 					sizeof(double));
    549         1.1   simonb 				a = (int *)&fs->fpreg[rt];
    550         1.1   simonb 				*a |= (1 << 31);
    551         1.1   simonb 				break;
    552         1.1   simonb 			case	OPC63_FABS:
    553         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fabs);
    554         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    555         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    556         1.1   simonb 					sizeof(double));
    557         1.1   simonb 				a = (int *)&fs->fpreg[rt];
    558         1.1   simonb 				*a &= ~(1 << 31);
    559         1.1   simonb 				break;
    560         1.1   simonb 			case	OPC63_MFFS:
    561         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mffs);
    562         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MFFS\n"));
    563         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpscr,
    564         1.1   simonb 					sizeof(fs->fpscr));
    565         1.1   simonb 				break;
    566         1.1   simonb 			case	OPC63_MTFSF:
    567         1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsf);
    568         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSF\n"));
    569         1.1   simonb 				if ((rt = instr.i_xfl.i_flm) == -1)
    570         1.1   simonb 					mask = -1;
    571         1.1   simonb 				else {
    572         1.1   simonb 					mask = 0;
    573         1.1   simonb 					/* Convert 1 bit -> 4 bits */
    574         1.1   simonb 					for (ra = 0; ra < 8; ra ++)
    575         1.1   simonb 						if (rt & (1<<ra))
    576         1.1   simonb 							mask |= (0xf<<(4*ra));
    577         1.1   simonb 				}
    578         1.1   simonb 				a = (int *)&fs->fpreg[rt];
    579         1.1   simonb 				fe->fe_cx = mask & a[1];
    580         1.1   simonb 				fe->fe_fpscr = (fe->fe_fpscr&~mask) |
    581         1.1   simonb 					(fe->fe_cx);
    582         1.1   simonb /* XXX weird stuff about OX, FX, FEX, and VX should be handled */
    583         1.1   simonb 				break;
    584         1.1   simonb 			case	OPC63_FCTID:
    585         1.1   simonb 			case	OPC63_FCTIDZ:
    586         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctid);
    587         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTID\n"));
    588         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    589         1.1   simonb 				type = FTYPE_LNG;
    590         1.1   simonb 				break;
    591         1.1   simonb 			case	OPC63_FCFID:
    592         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcfid);
    593         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCFID\n"));
    594         1.1   simonb 				type = FTYPE_LNG;
    595         1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    596         1.1   simonb 				type = FTYPE_DBL;
    597         1.1   simonb 				break;
    598         1.1   simonb 			default:
    599         1.1   simonb 				return (NOTFPU);
    600         1.1   simonb 				break;
    601         1.1   simonb 			}
    602         1.1   simonb 		} else {
    603         1.1   simonb 			/* Format A */
    604         1.1   simonb 			rt = instr.i_a.i_frt;
    605         1.1   simonb 			ra = instr.i_a.i_fra;
    606         1.1   simonb 			rb = instr.i_a.i_frb;
    607         1.1   simonb 			rc = instr.i_a.i_frc;
    608         1.1   simonb 
    609         1.1   simonb 			type = FTYPE_SNG;
    610         1.1   simonb 			if (instr.i_any.i_opcd & 0x4)
    611         1.1   simonb 				type = FTYPE_DBL;
    612         1.1   simonb 			switch ((unsigned int)instr.i_a.i_xo) {
    613         1.1   simonb 			case	OPC59_FDIVS:
    614         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fdiv);
    615         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FDIV\n"));
    616         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    617         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    618         1.1   simonb 				fp = fpu_div(fe);
    619         1.1   simonb 				break;
    620         1.1   simonb 			case	OPC59_FSUBS:
    621         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsub);
    622         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSUB\n"));
    623         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    624         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    625         1.1   simonb 				fp = fpu_sub(fe);
    626         1.1   simonb 				break;
    627         1.1   simonb 			case	OPC59_FADDS:
    628         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fadd);
    629         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FADD\n"));
    630         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    631         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    632         1.1   simonb 				fp = fpu_add(fe);
    633         1.1   simonb 				break;
    634         1.1   simonb 			case	OPC59_FSQRTS:
    635         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsqrt);
    636         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSQRT\n"));
    637         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    638         1.1   simonb 				fp = fpu_sqrt(fe);
    639         1.1   simonb 				break;
    640         1.1   simonb 			case	OPC63M_FSEL:
    641         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsel);
    642         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSEL\n"));
    643         1.1   simonb 				a = (int *)&fe->fe_fpstate->fpreg[ra];
    644         1.1   simonb 				if ((*a & 0x80000000) && (*a & 0x7fffffff))
    645         1.1   simonb 					/* fra < 0 */
    646         1.1   simonb 					rc = rb;
    647         1.1   simonb 				DPRINTF(FPE_INSN, ("f%d => f%d\n", rc, rt));
    648         1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rc],
    649         1.1   simonb 					sizeof(double));
    650         1.1   simonb 				break;
    651         1.1   simonb 			case	OPC59_FRES:
    652         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fpres);
    653         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FPRES\n"));
    654         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    655         1.1   simonb 				fp = fpu_sqrt(fe);
    656         1.1   simonb 				/* now we've gotta overwrite the dest reg */
    657         1.1   simonb 				*((int *)&fe->fe_fpstate->fpreg[rt]) = 1;
    658         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, rt);
    659         1.1   simonb 				fpu_div(fe);
    660         1.1   simonb 				break;
    661         1.1   simonb 			case	OPC59_FMULS:
    662         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmul);
    663         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMUL\n"));
    664         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    665         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    666         1.1   simonb 				fp = fpu_mul(fe);
    667         1.1   simonb 				break;
    668         1.1   simonb 			case	OPC63M_FRSQRTE:
    669         1.1   simonb 				/* Reciprocal sqrt() estimate */
    670         1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsqrte);
    671         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSQRTE\n"));
    672         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    673        1.12      scw 				fp = fpu_sqrt(fe);
    674         1.1   simonb 				fe->fe_f2 = *fp;
    675         1.1   simonb 				/* now we've gotta overwrite the dest reg */
    676         1.1   simonb 				*((int *)&fe->fe_fpstate->fpreg[rt]) = 1;
    677         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, rt);
    678         1.1   simonb 				fpu_div(fe);
    679         1.1   simonb 				break;
    680         1.1   simonb 			case	OPC59_FMSUBS:
    681         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmulsub);
    682         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMULSUB\n"));
    683         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    684         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    685         1.1   simonb 				fp = fpu_mul(fe);
    686         1.1   simonb 				fe->fe_f1 = *fp;
    687         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    688         1.1   simonb 				fp = fpu_sub(fe);
    689         1.1   simonb 				break;
    690         1.1   simonb 			case	OPC59_FMADDS:
    691         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmuladd);
    692         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMULADD\n"));
    693         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    694         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    695         1.1   simonb 				fp = fpu_mul(fe);
    696         1.1   simonb 				fe->fe_f1 = *fp;
    697         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    698         1.1   simonb 				fp = fpu_add(fe);
    699         1.1   simonb 				break;
    700         1.1   simonb 			case	OPC59_FNMSUBS:
    701         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmsub);
    702         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMSUB\n"));
    703         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    704         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    705         1.1   simonb 				fp = fpu_mul(fe);
    706         1.1   simonb 				fe->fe_f1 = *fp;
    707         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    708         1.1   simonb 				fp = fpu_sub(fe);
    709         1.1   simonb 				/* Negate */
    710         1.1   simonb 				fp->fp_sign ^= 1;
    711         1.1   simonb 				break;
    712         1.1   simonb 			case	OPC59_FNMADDS:
    713         1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmadd);
    714         1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMADD\n"));
    715         1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    716         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    717         1.1   simonb 				fp = fpu_mul(fe);
    718         1.1   simonb 				fe->fe_f1 = *fp;
    719         1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    720         1.1   simonb 				fp = fpu_add(fe);
    721         1.1   simonb 				/* Negate */
    722         1.1   simonb 				fp->fp_sign ^= 1;
    723         1.1   simonb 				break;
    724         1.1   simonb 			default:
    725         1.1   simonb 				return (NOTFPU);
    726         1.1   simonb 				break;
    727         1.1   simonb 			}
    728         1.1   simonb 		}
    729         1.1   simonb 	} else {
    730         1.1   simonb 		return (NOTFPU);
    731         1.1   simonb 	}
    732         1.1   simonb 
    733         1.1   simonb 	/*
    734         1.1   simonb 	 * ALU operation is complete.  Collapse the result and then check
    735         1.1   simonb 	 * for exceptions.  If we got any, and they are enabled, do not
    736         1.1   simonb 	 * alter the destination register, just stop with an exception.
    737         1.1   simonb 	 * Otherwise set new current exceptions and accrue.
    738         1.1   simonb 	 */
    739         1.1   simonb 	if (fp)
    740         1.1   simonb 		fpu_implode(fe, fp, type, (u_int *)&fs->fpreg[rt]);
    741         1.1   simonb 	cx = fe->fe_cx;
    742         1.1   simonb 	fsr = fe->fe_fpscr;
    743         1.1   simonb 	if (cx != 0) {
    744         1.1   simonb 		fsr &= ~FPSCR_FX;
    745         1.1   simonb 		if ((cx^fsr)&FPSR_EX_MSK)
    746         1.1   simonb 			fsr |= FPSCR_FX;
    747         1.1   simonb 		mask = fsr & FPSR_EX;
    748         1.1   simonb 		mask <<= (25-3);
    749         1.1   simonb 		if (cx & mask)
    750         1.1   simonb 			fsr |= FPSCR_FEX;
    751         1.1   simonb 		if (cx & FPSCR_FPRF) {
    752         1.1   simonb 			/* Need to replace CC */
    753         1.1   simonb 			fsr &= ~FPSCR_FPRF;
    754         1.1   simonb 		}
    755         1.1   simonb 		if (cx & (FPSR_EXOP))
    756         1.1   simonb 			fsr |= FPSCR_VX;
    757         1.1   simonb 		fsr |= cx;
    758         1.1   simonb 		DPRINTF(FPE_INSN, ("fpu_execute: cx %x, fsr %x\n", cx, fsr));
    759         1.1   simonb 	}
    760         1.1   simonb 
    761         1.1   simonb 	if (cond) {
    762         1.1   simonb 		cond = fsr & 0xf0000000;
    763         1.1   simonb 		/* Isolate condition codes */
    764         1.1   simonb 		cond >>= 28;
    765         1.1   simonb 		/* Move fpu condition codes to cr[1] */
    766  1.14.100.1    rmind 		tf->tf_cr &= (0x0f000000);
    767  1.14.100.1    rmind 		tf->tf_cr |= (cond<<24);
    768         1.1   simonb 		DPRINTF(FPE_INSN, ("fpu_execute: cr[1] <= %x\n", cond));
    769         1.1   simonb 	}
    770         1.1   simonb 
    771         1.1   simonb 	if (setcr) {
    772         1.1   simonb 		cond = fsr & FPSCR_FPCC;
    773         1.1   simonb 		/* Isolate condition codes */
    774         1.1   simonb 		cond <<= 16;
    775         1.1   simonb 		/* Move fpu condition codes to cr[1] */
    776  1.14.100.1    rmind 		tf->tf_cr &= ~(0xf0000000>>bf);
    777  1.14.100.1    rmind 		tf->tf_cr |= (cond>>bf);
    778  1.14.100.1    rmind 		DPRINTF(FPE_INSN, ("fpu_execute: cr[%d] (cr=%x) <= %x\n", bf/4, tf->tf_cr, cond));
    779         1.1   simonb 	}
    780         1.1   simonb 
    781         1.1   simonb 	((int *)&fs->fpscr)[1] = fsr;
    782         1.1   simonb 	if (fsr & FPSCR_FEX)
    783         1.1   simonb 		return(FPE);
    784         1.1   simonb 	return (0);	/* success */
    785         1.1   simonb }
    786