Home | History | Annotate | Line # | Download | only in fpu
fpu_emu.c revision 1.16.14.1
      1  1.16.14.1      snj /*	$NetBSD: fpu_emu.c,v 1.16.14.1 2017/01/03 06:19:21 snj Exp $ */
      2        1.1   simonb 
      3        1.1   simonb /*
      4        1.1   simonb  * Copyright 2001 Wasabi Systems, Inc.
      5        1.1   simonb  * All rights reserved.
      6        1.1   simonb  *
      7        1.1   simonb  * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
      8        1.1   simonb  *
      9        1.1   simonb  * Redistribution and use in source and binary forms, with or without
     10        1.1   simonb  * modification, are permitted provided that the following conditions
     11        1.1   simonb  * are met:
     12        1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     13        1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     14        1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   simonb  *    documentation and/or other materials provided with the distribution.
     17        1.1   simonb  * 3. All advertising materials mentioning features or use of this software
     18        1.1   simonb  *    must display the following acknowledgement:
     19        1.1   simonb  *      This product includes software developed for the NetBSD Project by
     20        1.1   simonb  *      Wasabi Systems, Inc.
     21        1.1   simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1   simonb  *    or promote products derived from this software without specific prior
     23        1.1   simonb  *    written permission.
     24        1.1   simonb  *
     25        1.1   simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1   simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1   simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1   simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1   simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1   simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1   simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1   simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1   simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1   simonb  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1   simonb  */
     37        1.1   simonb 
     38        1.1   simonb /*
     39        1.1   simonb  * Copyright (c) 1992, 1993
     40        1.1   simonb  *	The Regents of the University of California.  All rights reserved.
     41        1.1   simonb  *
     42        1.1   simonb  * This software was developed by the Computer Systems Engineering group
     43        1.1   simonb  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     44        1.1   simonb  * contributed to Berkeley.
     45        1.1   simonb  *
     46        1.1   simonb  * All advertising materials mentioning features or use of this software
     47        1.1   simonb  * must display the following acknowledgement:
     48        1.1   simonb  *	This product includes software developed by the University of
     49        1.1   simonb  *	California, Lawrence Berkeley Laboratory.
     50        1.1   simonb  *
     51        1.1   simonb  * Redistribution and use in source and binary forms, with or without
     52        1.1   simonb  * modification, are permitted provided that the following conditions
     53        1.1   simonb  * are met:
     54        1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     55        1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     56        1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     57        1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     58        1.1   simonb  *    documentation and/or other materials provided with the distribution.
     59        1.9      agc  * 3. Neither the name of the University nor the names of its contributors
     60        1.1   simonb  *    may be used to endorse or promote products derived from this software
     61        1.1   simonb  *    without specific prior written permission.
     62        1.1   simonb  *
     63        1.1   simonb  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     64        1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     65        1.1   simonb  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     66        1.1   simonb  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     67        1.1   simonb  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     68        1.1   simonb  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     69        1.1   simonb  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     70        1.1   simonb  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     71        1.1   simonb  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     72        1.1   simonb  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     73        1.1   simonb  * SUCH DAMAGE.
     74        1.1   simonb  *
     75        1.1   simonb  *	@(#)fpu.c	8.1 (Berkeley) 6/11/93
     76        1.1   simonb  */
     77        1.8    lukem 
     78        1.8    lukem #include <sys/cdefs.h>
     79  1.16.14.1      snj __KERNEL_RCSID(0, "$NetBSD: fpu_emu.c,v 1.16.14.1 2017/01/03 06:19:21 snj Exp $");
     80        1.1   simonb 
     81        1.1   simonb #include "opt_ddb.h"
     82        1.1   simonb 
     83        1.1   simonb #include <sys/param.h>
     84        1.1   simonb #include <sys/proc.h>
     85        1.1   simonb #include <sys/signal.h>
     86       1.16     matt #include <sys/signalvar.h>
     87       1.16     matt #include <sys/siginfo.h>
     88        1.1   simonb #include <sys/systm.h>
     89        1.1   simonb #include <sys/syslog.h>
     90       1.16     matt #include <sys/evcnt.h>
     91        1.1   simonb 
     92        1.1   simonb #include <powerpc/instr.h>
     93        1.1   simonb #include <machine/reg.h>
     94        1.1   simonb #include <machine/fpu.h>
     95       1.16     matt #include <machine/trap.h>
     96        1.1   simonb 
     97        1.1   simonb #include <powerpc/fpu/fpu_emu.h>
     98        1.1   simonb #include <powerpc/fpu/fpu_extern.h>
     99        1.1   simonb 
    100        1.4  thorpej #define	FPU_EMU_EVCNT_DECL(name)					\
    101        1.4  thorpej static struct evcnt fpu_emu_ev_##name =					\
    102        1.4  thorpej     EVCNT_INITIALIZER(EVCNT_TYPE_TRAP, NULL, "fpemu", #name);		\
    103        1.4  thorpej EVCNT_ATTACH_STATIC(fpu_emu_ev_##name)
    104        1.4  thorpej 
    105        1.4  thorpej #define	FPU_EMU_EVCNT_INCR(name)					\
    106        1.5  thorpej     fpu_emu_ev_##name.ev_count++
    107        1.4  thorpej 
    108        1.4  thorpej FPU_EMU_EVCNT_DECL(stfiwx);
    109        1.4  thorpej FPU_EMU_EVCNT_DECL(fpstore);
    110        1.4  thorpej FPU_EMU_EVCNT_DECL(fpload);
    111        1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpu);
    112        1.4  thorpej FPU_EMU_EVCNT_DECL(frsp);
    113        1.4  thorpej FPU_EMU_EVCNT_DECL(fctiw);
    114        1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpo);
    115        1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb1);
    116        1.4  thorpej FPU_EMU_EVCNT_DECL(fnegabs);
    117        1.4  thorpej FPU_EMU_EVCNT_DECL(mcrfs);
    118        1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb0);
    119        1.4  thorpej FPU_EMU_EVCNT_DECL(fmr);
    120        1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsfi);
    121        1.4  thorpej FPU_EMU_EVCNT_DECL(fnabs);
    122        1.4  thorpej FPU_EMU_EVCNT_DECL(fabs);
    123        1.4  thorpej FPU_EMU_EVCNT_DECL(mffs);
    124        1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsf);
    125        1.4  thorpej FPU_EMU_EVCNT_DECL(fctid);
    126        1.4  thorpej FPU_EMU_EVCNT_DECL(fcfid);
    127        1.4  thorpej FPU_EMU_EVCNT_DECL(fdiv);
    128        1.4  thorpej FPU_EMU_EVCNT_DECL(fsub);
    129        1.4  thorpej FPU_EMU_EVCNT_DECL(fadd);
    130        1.4  thorpej FPU_EMU_EVCNT_DECL(fsqrt);
    131        1.4  thorpej FPU_EMU_EVCNT_DECL(fsel);
    132        1.4  thorpej FPU_EMU_EVCNT_DECL(fpres);
    133        1.4  thorpej FPU_EMU_EVCNT_DECL(fmul);
    134        1.4  thorpej FPU_EMU_EVCNT_DECL(frsqrte);
    135        1.4  thorpej FPU_EMU_EVCNT_DECL(fmulsub);
    136        1.4  thorpej FPU_EMU_EVCNT_DECL(fmuladd);
    137        1.4  thorpej FPU_EMU_EVCNT_DECL(fnmsub);
    138        1.4  thorpej FPU_EMU_EVCNT_DECL(fnmadd);
    139        1.1   simonb 
    140        1.1   simonb /* FPSR exception masks */
    141        1.1   simonb #define FPSR_EX_MSK	(FPSCR_VX|FPSCR_OX|FPSCR_UX|FPSCR_ZX|		\
    142        1.1   simonb 			FPSCR_XX|FPSCR_VXSNAN|FPSCR_VXISI|FPSCR_VXIDI|	\
    143        1.1   simonb 			FPSCR_VXZDZ|FPSCR_VXIMZ|FPSCR_VXVC|FPSCR_VXSOFT|\
    144        1.1   simonb 			FPSCR_VXSQRT|FPSCR_VXCVI)
    145        1.1   simonb #define	FPSR_EX		(FPSCR_VE|FPSCR_OE|FPSCR_UE|FPSCR_ZE|FPSCR_XE)
    146        1.1   simonb #define	FPSR_EXOP	(FPSR_EX_MSK&(~FPSR_EX))
    147        1.1   simonb 
    148        1.1   simonb 
    149        1.1   simonb int fpe_debug = 0;
    150        1.1   simonb 
    151        1.1   simonb #ifdef DDB
    152        1.1   simonb extern vaddr_t opc_disasm(vaddr_t loc, int opcode);
    153        1.1   simonb #endif
    154        1.1   simonb 
    155        1.1   simonb #ifdef DEBUG
    156        1.1   simonb /*
    157        1.1   simonb  * Dump a `fpn' structure.
    158        1.1   simonb  */
    159        1.1   simonb void
    160        1.1   simonb fpu_dumpfpn(struct fpn *fp)
    161        1.1   simonb {
    162       1.13      scw 	static const char *class[] = {
    163        1.1   simonb 		"SNAN", "QNAN", "ZERO", "NUM", "INF"
    164        1.1   simonb 	};
    165        1.1   simonb 
    166        1.1   simonb 	printf("%s %c.%x %x %x %xE%d", class[fp->fp_class + 2],
    167        1.1   simonb 		fp->fp_sign ? '-' : ' ',
    168        1.1   simonb 		fp->fp_mant[0],	fp->fp_mant[1],
    169        1.1   simonb 		fp->fp_mant[2], fp->fp_mant[3],
    170        1.1   simonb 		fp->fp_exp);
    171        1.1   simonb }
    172        1.1   simonb #endif
    173        1.1   simonb 
    174        1.1   simonb /*
    175        1.1   simonb  * fpu_execute returns the following error numbers (0 = no error):
    176        1.1   simonb  */
    177        1.1   simonb #define	FPE		1	/* take a floating point exception */
    178        1.1   simonb #define	NOTFPU		2	/* not an FPU instruction */
    179        1.1   simonb #define	FAULT		3
    180        1.1   simonb 
    181        1.1   simonb 
    182        1.1   simonb /*
    183        1.1   simonb  * Emulate a floating-point instruction.
    184        1.1   simonb  * Return zero for success, else signal number.
    185        1.1   simonb  * (Typically: zero, SIGFPE, SIGILL, SIGSEGV)
    186        1.1   simonb  */
    187       1.16     matt bool
    188       1.16     matt fpu_emulate(struct trapframe *tf, struct fpreg *fpf, ksiginfo_t *ksi)
    189        1.1   simonb {
    190       1.16     matt 	union instr insn;
    191       1.16     matt 	struct fpemu fe;
    192       1.16     matt 
    193       1.16     matt 	KSI_INIT_TRAP(ksi);
    194       1.16     matt 	ksi->ksi_signo = 0;
    195       1.16     matt 	ksi->ksi_addr = (void *)tf->tf_srr0;
    196        1.1   simonb 
    197        1.1   simonb 	/* initialize insn.is_datasize to tell it is *not* initialized */
    198        1.1   simonb 	fe.fe_fpstate = fpf;
    199        1.1   simonb 	fe.fe_cx = 0;
    200        1.1   simonb 
    201        1.1   simonb 	/* always set this (to avoid a warning) */
    202        1.1   simonb 
    203       1.15     matt 	if (copyin((void *) (tf->tf_srr0), &insn.i_int, sizeof (insn.i_int))) {
    204        1.1   simonb #ifdef DEBUG
    205        1.1   simonb 		printf("fpu_emulate: fault reading opcode\n");
    206        1.1   simonb #endif
    207       1.16     matt 		ksi->ksi_signo = SIGSEGV;
    208       1.16     matt 		ksi->ksi_trap = EXC_ISI;
    209       1.16     matt 		ksi->ksi_code = SEGV_MAPERR;
    210       1.16     matt 		ksi->ksi_addr = (void *)tf->tf_srr0;
    211       1.16     matt 		return true;
    212        1.1   simonb 	}
    213        1.1   simonb 
    214        1.1   simonb 	DPRINTF(FPE_EX, ("fpu_emulate: emulating insn %x at %p\n",
    215       1.15     matt 	    insn.i_int, (void *)tf->tf_srr0));
    216        1.1   simonb 
    217        1.1   simonb 	if ((insn.i_any.i_opcd == OPC_TWI) ||
    218        1.1   simonb 	    ((insn.i_any.i_opcd == OPC_integer_31) &&
    219        1.1   simonb 	    (insn.i_x.i_xo == OPC31_TW))) {
    220        1.1   simonb 		/* Check for the two trap insns. */
    221        1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGTRAP\n"));
    222       1.16     matt 		ksi->ksi_signo = SIGTRAP;
    223       1.16     matt 		ksi->ksi_trap = EXC_PGM;
    224       1.16     matt 		ksi->ksi_code = TRAP_TRACE;
    225       1.16     matt 		ksi->ksi_addr = (void *)tf->tf_srr0;
    226       1.16     matt 		return true;
    227        1.1   simonb 	}
    228       1.15     matt 	switch (fpu_execute(tf, &fe, &insn)) {
    229        1.1   simonb 	case 0:
    230        1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: success\n"));
    231       1.15     matt 		tf->tf_srr0 += 4;
    232       1.16     matt 		return true;
    233        1.1   simonb 
    234        1.1   simonb 	case FPE:
    235        1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGFPE\n"));
    236       1.16     matt 		ksi->ksi_signo = SIGFPE;
    237       1.16     matt 		ksi->ksi_trap = EXC_PGM;
    238       1.16     matt 		return true;
    239        1.1   simonb 
    240        1.1   simonb 	case FAULT:
    241        1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGSEGV\n"));
    242       1.16     matt 		ksi->ksi_signo = SIGSEGV;
    243       1.16     matt 		ksi->ksi_trap = EXC_DSI;
    244       1.16     matt 		ksi->ksi_code = SEGV_MAPERR;
    245       1.16     matt 		ksi->ksi_addr = (void *)fe.fe_addr;
    246       1.16     matt 		return true;
    247        1.1   simonb 
    248        1.1   simonb 	case NOTFPU:
    249        1.1   simonb 	default:
    250        1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGILL\n"));
    251        1.2   simonb #ifdef DEBUG
    252        1.1   simonb 		if (fpe_debug & FPE_EX) {
    253        1.1   simonb 			printf("fpu_emulate:  illegal insn %x at %p:",
    254       1.15     matt 			insn.i_int, (void *) (tf->tf_srr0));
    255       1.15     matt 			opc_disasm((vaddr_t)(tf->tf_srr0), insn.i_int);
    256        1.1   simonb 		}
    257        1.2   simonb #endif
    258       1.16     matt #if defined(PPC_IBM4XX) && defined(DEBUG)
    259        1.1   simonb 		/*
    260        1.1   simonb 		* XXXX retry an illegal insn once due to cache issues.
    261        1.1   simonb 		*/
    262       1.16     matt 		static int lastill = 0;
    263       1.15     matt 		if (lastill == tf->tf_srr0) {
    264        1.1   simonb 			if (fpe_debug & FPE_EX)
    265        1.2   simonb 				Debugger();
    266        1.1   simonb 		}
    267       1.15     matt 		lastill = tf->tf_srr0;
    268       1.16     matt #endif /* PPC_IBM4XX && DEBUG */
    269       1.16     matt 		return false;
    270        1.1   simonb 	}
    271        1.1   simonb }
    272        1.1   simonb 
    273        1.1   simonb /*
    274        1.1   simonb  * Execute an FPU instruction (one that runs entirely in the FPU; not
    275        1.1   simonb  * FBfcc or STF, for instance).  On return, fe->fe_fs->fs_fsr will be
    276        1.1   simonb  * modified to reflect the setting the hardware would have left.
    277        1.1   simonb  *
    278        1.1   simonb  * Note that we do not catch all illegal opcodes, so you can, for instance,
    279        1.1   simonb  * multiply two integers this way.
    280        1.1   simonb  */
    281        1.1   simonb int
    282        1.1   simonb fpu_execute(struct trapframe *tf, struct fpemu *fe, union instr *insn)
    283        1.1   simonb {
    284        1.1   simonb 	struct fpn *fp;
    285        1.1   simonb 	union instr instr = *insn;
    286        1.1   simonb 	int *a;
    287        1.1   simonb 	vaddr_t addr;
    288       1.11   simonb 	int ra, rb, rc, rt, type, mask, fsr, cx, bf, setcr;
    289       1.11   simonb 	unsigned int cond;
    290        1.1   simonb 	struct fpreg *fs;
    291        1.1   simonb 
    292        1.1   simonb 	/* Setup work. */
    293        1.1   simonb 	fp = NULL;
    294        1.1   simonb 	fs = fe->fe_fpstate;
    295        1.1   simonb 	fe->fe_fpscr = ((int *)&fs->fpscr)[1];
    296        1.1   simonb 
    297        1.1   simonb 	/*
    298        1.1   simonb 	 * On PowerPC all floating point values are stored in registers
    299        1.1   simonb 	 * as doubles, even when used for single precision operations.
    300        1.1   simonb 	 */
    301        1.1   simonb 	type = FTYPE_DBL;
    302        1.1   simonb 	cond = instr.i_any.i_rc;
    303        1.1   simonb 	setcr = 0;
    304       1.10   simonb 	bf = 0;	/* XXX gcc */
    305        1.1   simonb 
    306        1.1   simonb #if defined(DDB) && defined(DEBUG)
    307        1.1   simonb 	if (fpe_debug & FPE_EX) {
    308       1.15     matt 		vaddr_t loc = tf->tf_srr0;
    309        1.1   simonb 
    310        1.1   simonb 		printf("Trying to emulate: %p ", (void *)loc);
    311        1.1   simonb 		opc_disasm(loc, instr.i_int);
    312        1.1   simonb 	}
    313        1.1   simonb #endif
    314        1.1   simonb 
    315        1.1   simonb 	/*
    316        1.1   simonb 	 * `Decode' and execute instruction.
    317        1.1   simonb 	 */
    318        1.1   simonb 
    319        1.1   simonb 	if ((instr.i_any.i_opcd >= OPC_LFS && instr.i_any.i_opcd <= OPC_STFDU) ||
    320        1.1   simonb 	    instr.i_any.i_opcd == OPC_integer_31) {
    321        1.1   simonb 		/*
    322        1.1   simonb 		 * Handle load/store insns:
    323        1.1   simonb 		 *
    324        1.1   simonb 		 * Convert to/from single if needed, calculate addr,
    325        1.1   simonb 		 * and update index reg if needed.
    326        1.1   simonb 		 */
    327        1.1   simonb 		double buf;
    328        1.1   simonb 		size_t size = sizeof(float);
    329        1.1   simonb 		int store, update;
    330        1.1   simonb 
    331        1.1   simonb 		cond = 0; /* ld/st never set condition codes */
    332        1.1   simonb 
    333        1.1   simonb 
    334        1.1   simonb 		if (instr.i_any.i_opcd == OPC_integer_31) {
    335        1.1   simonb 			if (instr.i_x.i_xo == OPC31_STFIWX) {
    336        1.4  thorpej 				FPU_EMU_EVCNT_INCR(stfiwx);
    337        1.4  thorpej 
    338        1.1   simonb 				/* Store as integer */
    339        1.1   simonb 				ra = instr.i_x.i_ra;
    340        1.1   simonb 				rb = instr.i_x.i_rb;
    341        1.7  thorpej 				DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    342       1.15     matt 					ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    343        1.1   simonb 
    344       1.15     matt 				addr = tf->tf_fixreg[rb];
    345        1.1   simonb 				if (ra != 0)
    346       1.15     matt 					addr += tf->tf_fixreg[ra];
    347        1.1   simonb 				rt = instr.i_x.i_rt;
    348        1.1   simonb 				a = (int *)&fs->fpreg[rt];
    349        1.1   simonb 				DPRINTF(FPE_INSN,
    350        1.1   simonb 					("fpu_execute: Store INT %x at %p\n",
    351        1.1   simonb 						a[1], (void *)addr));
    352       1.16     matt 				if (copyout(&a[1], (void *)addr, sizeof(int))) {
    353       1.16     matt 					fe->fe_addr = addr;
    354        1.1   simonb 					return (FAULT);
    355       1.16     matt 				}
    356        1.1   simonb 				return (0);
    357        1.1   simonb 			}
    358        1.1   simonb 
    359        1.1   simonb 			if ((instr.i_x.i_xo & OPC31_FPMASK) != OPC31_FPOP)
    360        1.1   simonb 				/* Not an indexed FP load/store op */
    361        1.1   simonb 				return (NOTFPU);
    362        1.1   simonb 
    363        1.1   simonb 			store = (instr.i_x.i_xo & 0x80);
    364        1.1   simonb 			if (instr.i_x.i_xo & 0x40)
    365        1.1   simonb 				size = sizeof(double);
    366        1.1   simonb 			else
    367        1.1   simonb 				type = FTYPE_SNG;
    368        1.1   simonb 			update = (instr.i_x.i_xo & 0x20);
    369        1.1   simonb 
    370        1.1   simonb 			/* calculate EA of load/store */
    371        1.1   simonb 			ra = instr.i_x.i_ra;
    372        1.1   simonb 			rb = instr.i_x.i_rb;
    373        1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    374       1.15     matt 				ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    375       1.15     matt 			addr = tf->tf_fixreg[rb];
    376        1.1   simonb 			if (ra != 0)
    377       1.15     matt 				addr += tf->tf_fixreg[ra];
    378        1.1   simonb 			rt = instr.i_x.i_rt;
    379        1.1   simonb 		} else {
    380        1.1   simonb 			store = instr.i_d.i_opcd & 0x4;
    381        1.1   simonb 			if (instr.i_d.i_opcd & 0x2)
    382        1.1   simonb 				size = sizeof(double);
    383        1.1   simonb 			else
    384        1.1   simonb 				type = FTYPE_SNG;
    385        1.1   simonb 			update = instr.i_d.i_opcd & 0x1;
    386        1.1   simonb 
    387        1.1   simonb 			/* calculate EA of load/store */
    388        1.1   simonb 			ra = instr.i_d.i_ra;
    389        1.1   simonb 			addr = instr.i_d.i_d;
    390        1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx displ %lx\n",
    391       1.15     matt 				ra, tf->tf_fixreg[ra], addr));
    392        1.1   simonb 			if (ra != 0)
    393       1.15     matt 				addr += tf->tf_fixreg[ra];
    394        1.1   simonb 			rt = instr.i_d.i_rt;
    395        1.1   simonb 		}
    396        1.1   simonb 
    397        1.1   simonb 		if (update && ra == 0)
    398        1.1   simonb 			return (NOTFPU);
    399        1.1   simonb 
    400        1.1   simonb 		if (store) {
    401        1.1   simonb 			/* Store */
    402        1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpstore);
    403        1.1   simonb 			if (type != FTYPE_DBL) {
    404        1.1   simonb 				DPRINTF(FPE_INSN,
    405        1.1   simonb 					("fpu_execute: Store SNG at %p\n",
    406        1.1   simonb 						(void *)addr));
    407        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL, rt);
    408        1.6  thorpej 				fpu_implode(fe, fp, type, (void *)&buf);
    409       1.16     matt 				if (copyout(&buf, (void *)addr, size)) {
    410       1.16     matt 					fe->fe_addr = addr;
    411        1.1   simonb 					return (FAULT);
    412       1.16     matt 				}
    413        1.1   simonb 			} else {
    414        1.1   simonb 				DPRINTF(FPE_INSN,
    415        1.1   simonb 					("fpu_execute: Store DBL at %p\n",
    416        1.1   simonb 						(void *)addr));
    417       1.16     matt 				if (copyout(&fs->fpreg[rt], (void *)addr, size)) {
    418       1.16     matt 					fe->fe_addr = addr;
    419        1.1   simonb 					return (FAULT);
    420       1.16     matt 				}
    421        1.1   simonb 			}
    422        1.1   simonb 		} else {
    423        1.1   simonb 			/* Load */
    424        1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpload);
    425        1.1   simonb 			DPRINTF(FPE_INSN, ("fpu_execute: Load from %p\n",
    426        1.1   simonb 				(void *)addr));
    427       1.16     matt 			if (copyin((const void *)addr, &fs->fpreg[rt], size)) {
    428       1.16     matt 				fe->fe_addr = addr;
    429        1.1   simonb 				return (FAULT);
    430       1.16     matt 			}
    431        1.1   simonb 			if (type != FTYPE_DBL) {
    432        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rt);
    433        1.1   simonb 				fpu_implode(fe, fp, FTYPE_DBL,
    434        1.1   simonb 					(u_int *)&fs->fpreg[rt]);
    435        1.1   simonb 			}
    436        1.1   simonb 		}
    437        1.1   simonb 		if (update)
    438       1.15     matt 			tf->tf_fixreg[ra] = addr;
    439        1.1   simonb 		/* Complete. */
    440        1.1   simonb 		return (0);
    441        1.1   simonb #ifdef notyet
    442        1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_load_st_62) {
    443        1.1   simonb 		/* These are 64-bit extenstions */
    444        1.1   simonb 		return (NOTFPU);
    445        1.1   simonb #endif
    446        1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_sp_fp_59 ||
    447        1.1   simonb 		instr.i_any.i_opcd == OPC_dp_fp_63) {
    448        1.1   simonb 
    449        1.1   simonb 
    450        1.1   simonb 		if (instr.i_any.i_opcd == OPC_dp_fp_63 &&
    451        1.1   simonb 		    !(instr.i_a.i_xo & OPC63M_MASK)) {
    452        1.1   simonb 			/* Format X */
    453        1.1   simonb 			rt = instr.i_x.i_rt;
    454        1.1   simonb 			ra = instr.i_x.i_ra;
    455        1.1   simonb 			rb = instr.i_x.i_rb;
    456        1.1   simonb 
    457        1.1   simonb 
    458        1.1   simonb 			/* One of the special opcodes.... */
    459        1.1   simonb 			switch (instr.i_x.i_xo) {
    460        1.1   simonb 			case	OPC63_FCMPU:
    461        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpu);
    462        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPU\n"));
    463        1.1   simonb 				rt >>= 2;
    464        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    465        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    466        1.1   simonb 				fpu_compare(fe, 0);
    467        1.1   simonb 				/* Make sure we do the condition regs. */
    468        1.1   simonb 				cond = 0;
    469        1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    470        1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    471        1.1   simonb 				setcr = 1;
    472        1.1   simonb 				break;
    473        1.1   simonb 
    474        1.1   simonb 			case	OPC63_FRSP:
    475        1.1   simonb 				/*
    476        1.1   simonb 				 * Convert to single:
    477        1.1   simonb 				 *
    478        1.1   simonb 				 * PowerPC uses this to round a double
    479        1.1   simonb 				 * precision value to single precision,
    480        1.1   simonb 				 * but values in registers are always
    481        1.1   simonb 				 * stored in double precision format.
    482        1.1   simonb 				 */
    483        1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsp);
    484        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSP\n"));
    485        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL, rb);
    486        1.1   simonb 				fpu_implode(fe, fp, FTYPE_SNG,
    487        1.1   simonb 					(u_int *)&fs->fpreg[rt]);
    488        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_SNG, rt);
    489        1.1   simonb 				type = FTYPE_DBL;
    490        1.1   simonb 				break;
    491        1.1   simonb 			case	OPC63_FCTIW:
    492        1.1   simonb 			case	OPC63_FCTIWZ:
    493        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctiw);
    494        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTIW\n"));
    495        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    496        1.1   simonb 				type = FTYPE_INT;
    497        1.1   simonb 				break;
    498        1.1   simonb 			case	OPC63_FCMPO:
    499        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpo);
    500        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPO\n"));
    501        1.1   simonb 				rt >>= 2;
    502        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    503        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    504        1.1   simonb 				fpu_compare(fe, 1);
    505        1.1   simonb 				/* Make sure we do the condition regs. */
    506        1.1   simonb 				cond = 0;
    507        1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    508        1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    509        1.1   simonb 				setcr = 1;
    510        1.1   simonb 				break;
    511        1.1   simonb 			case	OPC63_MTFSB1:
    512        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb1);
    513        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB1\n"));
    514        1.1   simonb 				fe->fe_fpscr |=
    515        1.1   simonb 					(~(FPSCR_VX|FPSR_EX) & (1<<(31-rt)));
    516        1.1   simonb 				break;
    517        1.1   simonb 			case	OPC63_FNEG:
    518        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnegabs);
    519        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNEGABS\n"));
    520        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    521        1.1   simonb 					sizeof(double));
    522        1.1   simonb 				a = (int *)&fs->fpreg[rt];
    523        1.1   simonb 				*a ^= (1 << 31);
    524        1.1   simonb 				break;
    525        1.1   simonb 			case	OPC63_MCRFS:
    526        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mcrfs);
    527        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MCRFS\n"));
    528        1.1   simonb 				cond = 0;
    529        1.1   simonb 				rt &= 0x1c;
    530        1.1   simonb 				ra &= 0x1c;
    531        1.1   simonb 				/* Extract the bits we want */
    532        1.1   simonb 				mask = (fe->fe_fpscr >> (28 - ra)) & 0xf;
    533        1.1   simonb 				/* Clear the bits we copied. */
    534        1.1   simonb 				fe->fe_cx =
    535        1.1   simonb 					(FPSR_EX_MSK | (0xf << (28 - ra)));
    536        1.1   simonb 				fe->fe_fpscr &= fe->fe_cx;
    537        1.1   simonb 				/* Now shove them in the right part of cr */
    538       1.15     matt 				tf->tf_cr &= ~(0xf << (28 - rt));
    539       1.15     matt 				tf->tf_cr |= (mask << (28 - rt));
    540        1.1   simonb 				break;
    541        1.1   simonb 			case	OPC63_MTFSB0:
    542        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb0);
    543        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB0\n"));
    544        1.1   simonb 				fe->fe_fpscr &=
    545        1.1   simonb 					((FPSCR_VX|FPSR_EX) & ~(1<<(31-rt)));
    546        1.1   simonb 				break;
    547        1.1   simonb 			case	OPC63_FMR:
    548        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmr);
    549        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMR\n"));
    550        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    551        1.1   simonb 					sizeof(double));
    552        1.1   simonb 				break;
    553        1.1   simonb 			case	OPC63_MTFSFI:
    554        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsfi);
    555        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSFI\n"));
    556        1.1   simonb 				rb >>= 1;
    557        1.1   simonb 				rt &= 0x1c; /* Already left-shifted 4 */
    558        1.1   simonb 				fe->fe_cx = rb << (28 - rt);
    559        1.1   simonb 				mask = 0xf<<(28 - rt);
    560        1.1   simonb 				fe->fe_fpscr = (fe->fe_fpscr & ~mask) |
    561        1.1   simonb 					fe->fe_cx;
    562        1.1   simonb /* XXX weird stuff about OX, FX, FEX, and VX should be handled */
    563        1.1   simonb 				break;
    564        1.1   simonb 			case	OPC63_FNABS:
    565        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnabs);
    566        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    567        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    568        1.1   simonb 					sizeof(double));
    569        1.1   simonb 				a = (int *)&fs->fpreg[rt];
    570        1.1   simonb 				*a |= (1 << 31);
    571        1.1   simonb 				break;
    572        1.1   simonb 			case	OPC63_FABS:
    573        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fabs);
    574        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    575        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    576        1.1   simonb 					sizeof(double));
    577        1.1   simonb 				a = (int *)&fs->fpreg[rt];
    578        1.1   simonb 				*a &= ~(1 << 31);
    579        1.1   simonb 				break;
    580        1.1   simonb 			case	OPC63_MFFS:
    581        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mffs);
    582        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MFFS\n"));
    583        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpscr,
    584        1.1   simonb 					sizeof(fs->fpscr));
    585        1.1   simonb 				break;
    586        1.1   simonb 			case	OPC63_MTFSF:
    587        1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsf);
    588        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSF\n"));
    589        1.1   simonb 				if ((rt = instr.i_xfl.i_flm) == -1)
    590        1.1   simonb 					mask = -1;
    591        1.1   simonb 				else {
    592        1.1   simonb 					mask = 0;
    593        1.1   simonb 					/* Convert 1 bit -> 4 bits */
    594        1.1   simonb 					for (ra = 0; ra < 8; ra ++)
    595        1.1   simonb 						if (rt & (1<<ra))
    596        1.1   simonb 							mask |= (0xf<<(4*ra));
    597        1.1   simonb 				}
    598        1.1   simonb 				a = (int *)&fs->fpreg[rt];
    599        1.1   simonb 				fe->fe_cx = mask & a[1];
    600        1.1   simonb 				fe->fe_fpscr = (fe->fe_fpscr&~mask) |
    601        1.1   simonb 					(fe->fe_cx);
    602        1.1   simonb /* XXX weird stuff about OX, FX, FEX, and VX should be handled */
    603        1.1   simonb 				break;
    604        1.1   simonb 			case	OPC63_FCTID:
    605        1.1   simonb 			case	OPC63_FCTIDZ:
    606        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctid);
    607        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTID\n"));
    608        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    609        1.1   simonb 				type = FTYPE_LNG;
    610        1.1   simonb 				break;
    611        1.1   simonb 			case	OPC63_FCFID:
    612        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcfid);
    613        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCFID\n"));
    614        1.1   simonb 				type = FTYPE_LNG;
    615        1.1   simonb 				fpu_explode(fe, fp = &fe->fe_f1, type, rb);
    616        1.1   simonb 				type = FTYPE_DBL;
    617        1.1   simonb 				break;
    618        1.1   simonb 			default:
    619        1.1   simonb 				return (NOTFPU);
    620        1.1   simonb 				break;
    621        1.1   simonb 			}
    622        1.1   simonb 		} else {
    623        1.1   simonb 			/* Format A */
    624        1.1   simonb 			rt = instr.i_a.i_frt;
    625        1.1   simonb 			ra = instr.i_a.i_fra;
    626        1.1   simonb 			rb = instr.i_a.i_frb;
    627        1.1   simonb 			rc = instr.i_a.i_frc;
    628        1.1   simonb 
    629  1.16.14.1      snj 			/*
    630  1.16.14.1      snj 			 * All arithmetic operations work on registers, which
    631  1.16.14.1      snj 			 * are stored as doubles.
    632  1.16.14.1      snj 			 */
    633  1.16.14.1      snj 			type = FTYPE_DBL;
    634        1.1   simonb 			switch ((unsigned int)instr.i_a.i_xo) {
    635        1.1   simonb 			case	OPC59_FDIVS:
    636        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fdiv);
    637        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FDIV\n"));
    638        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    639        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    640        1.1   simonb 				fp = fpu_div(fe);
    641        1.1   simonb 				break;
    642        1.1   simonb 			case	OPC59_FSUBS:
    643        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsub);
    644        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSUB\n"));
    645        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    646        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    647        1.1   simonb 				fp = fpu_sub(fe);
    648        1.1   simonb 				break;
    649        1.1   simonb 			case	OPC59_FADDS:
    650        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fadd);
    651        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FADD\n"));
    652        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    653        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    654        1.1   simonb 				fp = fpu_add(fe);
    655        1.1   simonb 				break;
    656        1.1   simonb 			case	OPC59_FSQRTS:
    657        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsqrt);
    658        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSQRT\n"));
    659        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    660        1.1   simonb 				fp = fpu_sqrt(fe);
    661        1.1   simonb 				break;
    662        1.1   simonb 			case	OPC63M_FSEL:
    663        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsel);
    664        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSEL\n"));
    665        1.1   simonb 				a = (int *)&fe->fe_fpstate->fpreg[ra];
    666        1.1   simonb 				if ((*a & 0x80000000) && (*a & 0x7fffffff))
    667        1.1   simonb 					/* fra < 0 */
    668        1.1   simonb 					rc = rb;
    669        1.1   simonb 				DPRINTF(FPE_INSN, ("f%d => f%d\n", rc, rt));
    670        1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rc],
    671        1.1   simonb 					sizeof(double));
    672        1.1   simonb 				break;
    673        1.1   simonb 			case	OPC59_FRES:
    674        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fpres);
    675        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FPRES\n"));
    676        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    677        1.1   simonb 				fp = fpu_sqrt(fe);
    678        1.1   simonb 				/* now we've gotta overwrite the dest reg */
    679        1.1   simonb 				*((int *)&fe->fe_fpstate->fpreg[rt]) = 1;
    680        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, rt);
    681        1.1   simonb 				fpu_div(fe);
    682        1.1   simonb 				break;
    683        1.1   simonb 			case	OPC59_FMULS:
    684        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmul);
    685        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMUL\n"));
    686        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    687        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    688        1.1   simonb 				fp = fpu_mul(fe);
    689        1.1   simonb 				break;
    690        1.1   simonb 			case	OPC63M_FRSQRTE:
    691        1.1   simonb 				/* Reciprocal sqrt() estimate */
    692        1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsqrte);
    693        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSQRTE\n"));
    694        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, rb);
    695       1.12      scw 				fp = fpu_sqrt(fe);
    696        1.1   simonb 				fe->fe_f2 = *fp;
    697        1.1   simonb 				/* now we've gotta overwrite the dest reg */
    698        1.1   simonb 				*((int *)&fe->fe_fpstate->fpreg[rt]) = 1;
    699        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, rt);
    700        1.1   simonb 				fpu_div(fe);
    701        1.1   simonb 				break;
    702        1.1   simonb 			case	OPC59_FMSUBS:
    703        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmulsub);
    704        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMULSUB\n"));
    705        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    706        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    707        1.1   simonb 				fp = fpu_mul(fe);
    708        1.1   simonb 				fe->fe_f1 = *fp;
    709        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    710        1.1   simonb 				fp = fpu_sub(fe);
    711        1.1   simonb 				break;
    712        1.1   simonb 			case	OPC59_FMADDS:
    713        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmuladd);
    714        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMULADD\n"));
    715        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    716        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    717        1.1   simonb 				fp = fpu_mul(fe);
    718        1.1   simonb 				fe->fe_f1 = *fp;
    719        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    720        1.1   simonb 				fp = fpu_add(fe);
    721        1.1   simonb 				break;
    722        1.1   simonb 			case	OPC59_FNMSUBS:
    723        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmsub);
    724        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMSUB\n"));
    725        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    726        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    727        1.1   simonb 				fp = fpu_mul(fe);
    728        1.1   simonb 				fe->fe_f1 = *fp;
    729        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    730        1.1   simonb 				fp = fpu_sub(fe);
    731        1.1   simonb 				/* Negate */
    732        1.1   simonb 				fp->fp_sign ^= 1;
    733        1.1   simonb 				break;
    734        1.1   simonb 			case	OPC59_FNMADDS:
    735        1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmadd);
    736        1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMADD\n"));
    737        1.1   simonb 				fpu_explode(fe, &fe->fe_f1, type, ra);
    738        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rc);
    739        1.1   simonb 				fp = fpu_mul(fe);
    740        1.1   simonb 				fe->fe_f1 = *fp;
    741        1.1   simonb 				fpu_explode(fe, &fe->fe_f2, type, rb);
    742        1.1   simonb 				fp = fpu_add(fe);
    743        1.1   simonb 				/* Negate */
    744        1.1   simonb 				fp->fp_sign ^= 1;
    745        1.1   simonb 				break;
    746        1.1   simonb 			default:
    747        1.1   simonb 				return (NOTFPU);
    748        1.1   simonb 				break;
    749        1.1   simonb 			}
    750  1.16.14.1      snj 
    751  1.16.14.1      snj 			/* If the instruction was single precision, round */
    752  1.16.14.1      snj 			if (!(instr.i_any.i_opcd & 0x4)) {
    753  1.16.14.1      snj 				fpu_implode(fe, fp, FTYPE_SNG,
    754  1.16.14.1      snj 					(u_int *)&fs->fpreg[rt]);
    755  1.16.14.1      snj 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_SNG, rt);
    756  1.16.14.1      snj 			}
    757        1.1   simonb 		}
    758        1.1   simonb 	} else {
    759        1.1   simonb 		return (NOTFPU);
    760        1.1   simonb 	}
    761        1.1   simonb 
    762        1.1   simonb 	/*
    763        1.1   simonb 	 * ALU operation is complete.  Collapse the result and then check
    764        1.1   simonb 	 * for exceptions.  If we got any, and they are enabled, do not
    765        1.1   simonb 	 * alter the destination register, just stop with an exception.
    766        1.1   simonb 	 * Otherwise set new current exceptions and accrue.
    767        1.1   simonb 	 */
    768        1.1   simonb 	if (fp)
    769        1.1   simonb 		fpu_implode(fe, fp, type, (u_int *)&fs->fpreg[rt]);
    770        1.1   simonb 	cx = fe->fe_cx;
    771        1.1   simonb 	fsr = fe->fe_fpscr;
    772        1.1   simonb 	if (cx != 0) {
    773        1.1   simonb 		fsr &= ~FPSCR_FX;
    774        1.1   simonb 		if ((cx^fsr)&FPSR_EX_MSK)
    775        1.1   simonb 			fsr |= FPSCR_FX;
    776        1.1   simonb 		mask = fsr & FPSR_EX;
    777        1.1   simonb 		mask <<= (25-3);
    778        1.1   simonb 		if (cx & mask)
    779        1.1   simonb 			fsr |= FPSCR_FEX;
    780        1.1   simonb 		if (cx & FPSCR_FPRF) {
    781        1.1   simonb 			/* Need to replace CC */
    782        1.1   simonb 			fsr &= ~FPSCR_FPRF;
    783        1.1   simonb 		}
    784        1.1   simonb 		if (cx & (FPSR_EXOP))
    785        1.1   simonb 			fsr |= FPSCR_VX;
    786        1.1   simonb 		fsr |= cx;
    787        1.1   simonb 		DPRINTF(FPE_INSN, ("fpu_execute: cx %x, fsr %x\n", cx, fsr));
    788        1.1   simonb 	}
    789        1.1   simonb 
    790        1.1   simonb 	if (cond) {
    791        1.1   simonb 		cond = fsr & 0xf0000000;
    792        1.1   simonb 		/* Isolate condition codes */
    793        1.1   simonb 		cond >>= 28;
    794        1.1   simonb 		/* Move fpu condition codes to cr[1] */
    795       1.15     matt 		tf->tf_cr &= (0x0f000000);
    796       1.15     matt 		tf->tf_cr |= (cond<<24);
    797        1.1   simonb 		DPRINTF(FPE_INSN, ("fpu_execute: cr[1] <= %x\n", cond));
    798        1.1   simonb 	}
    799        1.1   simonb 
    800        1.1   simonb 	if (setcr) {
    801        1.1   simonb 		cond = fsr & FPSCR_FPCC;
    802        1.1   simonb 		/* Isolate condition codes */
    803        1.1   simonb 		cond <<= 16;
    804        1.1   simonb 		/* Move fpu condition codes to cr[1] */
    805       1.15     matt 		tf->tf_cr &= ~(0xf0000000>>bf);
    806       1.15     matt 		tf->tf_cr |= (cond>>bf);
    807       1.15     matt 		DPRINTF(FPE_INSN, ("fpu_execute: cr[%d] (cr=%x) <= %x\n", bf/4, tf->tf_cr, cond));
    808        1.1   simonb 	}
    809        1.1   simonb 
    810        1.1   simonb 	((int *)&fs->fpscr)[1] = fsr;
    811        1.1   simonb 	if (fsr & FPSCR_FEX)
    812        1.1   simonb 		return(FPE);
    813        1.1   simonb 	return (0);	/* success */
    814        1.1   simonb }
    815