Home | History | Annotate | Line # | Download | only in fpu
fpu_emu.c revision 1.55
      1  1.55      rin /*	$NetBSD: fpu_emu.c,v 1.55 2022/09/07 06:53:03 rin Exp $ */
      2   1.1   simonb 
      3   1.1   simonb /*
      4   1.1   simonb  * Copyright 2001 Wasabi Systems, Inc.
      5   1.1   simonb  * All rights reserved.
      6   1.1   simonb  *
      7   1.1   simonb  * Written by Eduardo Horvath and Simon Burge for Wasabi Systems, Inc.
      8   1.1   simonb  *
      9   1.1   simonb  * Redistribution and use in source and binary forms, with or without
     10   1.1   simonb  * modification, are permitted provided that the following conditions
     11   1.1   simonb  * are met:
     12   1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     13   1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     14   1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   simonb  *    documentation and/or other materials provided with the distribution.
     17   1.1   simonb  * 3. All advertising materials mentioning features or use of this software
     18   1.1   simonb  *    must display the following acknowledgement:
     19   1.1   simonb  *      This product includes software developed for the NetBSD Project by
     20   1.1   simonb  *      Wasabi Systems, Inc.
     21   1.1   simonb  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1   simonb  *    or promote products derived from this software without specific prior
     23   1.1   simonb  *    written permission.
     24   1.1   simonb  *
     25   1.1   simonb  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1   simonb  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1   simonb  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1   simonb  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1   simonb  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1   simonb  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1   simonb  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1   simonb  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1   simonb  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1   simonb  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1   simonb  */
     37   1.1   simonb 
     38   1.1   simonb /*
     39   1.1   simonb  * Copyright (c) 1992, 1993
     40   1.1   simonb  *	The Regents of the University of California.  All rights reserved.
     41   1.1   simonb  *
     42   1.1   simonb  * This software was developed by the Computer Systems Engineering group
     43   1.1   simonb  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     44   1.1   simonb  * contributed to Berkeley.
     45   1.1   simonb  *
     46   1.1   simonb  * All advertising materials mentioning features or use of this software
     47   1.1   simonb  * must display the following acknowledgement:
     48   1.1   simonb  *	This product includes software developed by the University of
     49   1.1   simonb  *	California, Lawrence Berkeley Laboratory.
     50   1.1   simonb  *
     51   1.1   simonb  * Redistribution and use in source and binary forms, with or without
     52   1.1   simonb  * modification, are permitted provided that the following conditions
     53   1.1   simonb  * are met:
     54   1.1   simonb  * 1. Redistributions of source code must retain the above copyright
     55   1.1   simonb  *    notice, this list of conditions and the following disclaimer.
     56   1.1   simonb  * 2. Redistributions in binary form must reproduce the above copyright
     57   1.1   simonb  *    notice, this list of conditions and the following disclaimer in the
     58   1.1   simonb  *    documentation and/or other materials provided with the distribution.
     59   1.9      agc  * 3. Neither the name of the University nor the names of its contributors
     60   1.1   simonb  *    may be used to endorse or promote products derived from this software
     61   1.1   simonb  *    without specific prior written permission.
     62   1.1   simonb  *
     63   1.1   simonb  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     64   1.1   simonb  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     65   1.1   simonb  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     66   1.1   simonb  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     67   1.1   simonb  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     68   1.1   simonb  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     69   1.1   simonb  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     70   1.1   simonb  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     71   1.1   simonb  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     72   1.1   simonb  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     73   1.1   simonb  * SUCH DAMAGE.
     74   1.1   simonb  *
     75   1.1   simonb  *	@(#)fpu.c	8.1 (Berkeley) 6/11/93
     76   1.1   simonb  */
     77   1.8    lukem 
     78   1.8    lukem #include <sys/cdefs.h>
     79  1.55      rin __KERNEL_RCSID(0, "$NetBSD: fpu_emu.c,v 1.55 2022/09/07 06:53:03 rin Exp $");
     80   1.1   simonb 
     81  1.23      rin #ifdef _KERNEL_OPT
     82   1.1   simonb #include "opt_ddb.h"
     83  1.23      rin #endif
     84   1.1   simonb 
     85   1.1   simonb #include <sys/param.h>
     86  1.20      rin #include <sys/systm.h>
     87  1.20      rin #include <sys/evcnt.h>
     88   1.1   simonb #include <sys/proc.h>
     89  1.20      rin #include <sys/siginfo.h>
     90   1.1   simonb #include <sys/signal.h>
     91  1.16     matt #include <sys/signalvar.h>
     92   1.1   simonb #include <sys/syslog.h>
     93   1.1   simonb 
     94   1.1   simonb #include <powerpc/instr.h>
     95  1.30      rin #include <powerpc/psl.h>
     96  1.30      rin 
     97  1.20      rin #include <machine/fpu.h>
     98   1.1   simonb #include <machine/reg.h>
     99  1.16     matt #include <machine/trap.h>
    100   1.1   simonb 
    101   1.1   simonb #include <powerpc/fpu/fpu_emu.h>
    102   1.1   simonb #include <powerpc/fpu/fpu_extern.h>
    103   1.1   simonb 
    104   1.4  thorpej #define	FPU_EMU_EVCNT_DECL(name)					\
    105   1.4  thorpej static struct evcnt fpu_emu_ev_##name =					\
    106   1.4  thorpej     EVCNT_INITIALIZER(EVCNT_TYPE_TRAP, NULL, "fpemu", #name);		\
    107   1.4  thorpej EVCNT_ATTACH_STATIC(fpu_emu_ev_##name)
    108   1.4  thorpej 
    109   1.4  thorpej #define	FPU_EMU_EVCNT_INCR(name)					\
    110   1.5  thorpej     fpu_emu_ev_##name.ev_count++
    111   1.4  thorpej 
    112   1.4  thorpej FPU_EMU_EVCNT_DECL(stfiwx);
    113   1.4  thorpej FPU_EMU_EVCNT_DECL(fpstore);
    114   1.4  thorpej FPU_EMU_EVCNT_DECL(fpload);
    115   1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpu);
    116   1.4  thorpej FPU_EMU_EVCNT_DECL(frsp);
    117   1.4  thorpej FPU_EMU_EVCNT_DECL(fctiw);
    118   1.4  thorpej FPU_EMU_EVCNT_DECL(fcmpo);
    119   1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb1);
    120   1.4  thorpej FPU_EMU_EVCNT_DECL(fnegabs);
    121   1.4  thorpej FPU_EMU_EVCNT_DECL(mcrfs);
    122   1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsb0);
    123   1.4  thorpej FPU_EMU_EVCNT_DECL(fmr);
    124   1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsfi);
    125   1.4  thorpej FPU_EMU_EVCNT_DECL(fnabs);
    126   1.4  thorpej FPU_EMU_EVCNT_DECL(fabs);
    127   1.4  thorpej FPU_EMU_EVCNT_DECL(mffs);
    128   1.4  thorpej FPU_EMU_EVCNT_DECL(mtfsf);
    129   1.4  thorpej FPU_EMU_EVCNT_DECL(fctid);
    130   1.4  thorpej FPU_EMU_EVCNT_DECL(fcfid);
    131   1.4  thorpej FPU_EMU_EVCNT_DECL(fdiv);
    132   1.4  thorpej FPU_EMU_EVCNT_DECL(fsub);
    133   1.4  thorpej FPU_EMU_EVCNT_DECL(fadd);
    134   1.4  thorpej FPU_EMU_EVCNT_DECL(fsqrt);
    135   1.4  thorpej FPU_EMU_EVCNT_DECL(fsel);
    136   1.4  thorpej FPU_EMU_EVCNT_DECL(fpres);
    137   1.4  thorpej FPU_EMU_EVCNT_DECL(fmul);
    138   1.4  thorpej FPU_EMU_EVCNT_DECL(frsqrte);
    139  1.55      rin FPU_EMU_EVCNT_DECL(fmsub);
    140  1.55      rin FPU_EMU_EVCNT_DECL(fmadd);
    141   1.4  thorpej FPU_EMU_EVCNT_DECL(fnmsub);
    142   1.4  thorpej FPU_EMU_EVCNT_DECL(fnmadd);
    143   1.1   simonb 
    144   1.1   simonb /* FPSR exception masks */
    145   1.1   simonb #define FPSR_EX_MSK	(FPSCR_VX|FPSCR_OX|FPSCR_UX|FPSCR_ZX|		\
    146   1.1   simonb 			FPSCR_XX|FPSCR_VXSNAN|FPSCR_VXISI|FPSCR_VXIDI|	\
    147   1.1   simonb 			FPSCR_VXZDZ|FPSCR_VXIMZ|FPSCR_VXVC|FPSCR_VXSOFT|\
    148   1.1   simonb 			FPSCR_VXSQRT|FPSCR_VXCVI)
    149   1.1   simonb #define	FPSR_EX		(FPSCR_VE|FPSCR_OE|FPSCR_UE|FPSCR_ZE|FPSCR_XE)
    150  1.32      rin #define	FPSR_INV	(FPSCR_VXSNAN|FPSCR_VXISI|FPSCR_VXIDI|		\
    151  1.32      rin 			FPSCR_VXZDZ|FPSCR_VXIMZ|FPSCR_VXVC|FPSCR_VXSOFT|\
    152  1.32      rin 			FPSCR_VXSQRT|FPSCR_VXCVI)
    153  1.41      rin #define	MCRFS_MASK							\
    154  1.41      rin     (									\
    155  1.41      rin 	FPSCR_FX     | FPSCR_OX     |					\
    156  1.41      rin 	FPSCR_UX     | FPSCR_ZX     | FPSCR_XX    | FPSCR_VXSNAN |	\
    157  1.41      rin 	FPSCR_VXISI  | FPSCR_VXIDI  | FPSCR_VXZDZ | FPSCR_VXIMZ  |	\
    158  1.41      rin 	FPSCR_VXVC   |							\
    159  1.41      rin 	FPSCR_VXSOFT | FPSCR_VXSQRT | FPSCR_VXCVI			\
    160  1.41      rin     )
    161   1.1   simonb 
    162  1.45      rin #define	FR(reg)	(fs->fpreg[reg])
    163   1.1   simonb 
    164   1.1   simonb int fpe_debug = 0;
    165   1.1   simonb 
    166   1.1   simonb #ifdef DDB
    167   1.1   simonb extern vaddr_t opc_disasm(vaddr_t loc, int opcode);
    168   1.1   simonb #endif
    169   1.1   simonb 
    170  1.54      rin static int fpu_execute(struct trapframe *, struct fpemu *, union instr *);
    171  1.54      rin 
    172   1.1   simonb #ifdef DEBUG
    173   1.1   simonb /*
    174   1.1   simonb  * Dump a `fpn' structure.
    175   1.1   simonb  */
    176   1.1   simonb void
    177   1.1   simonb fpu_dumpfpn(struct fpn *fp)
    178   1.1   simonb {
    179  1.13      scw 	static const char *class[] = {
    180   1.1   simonb 		"SNAN", "QNAN", "ZERO", "NUM", "INF"
    181   1.1   simonb 	};
    182   1.1   simonb 
    183  1.22      rin 	KASSERT(fp != NULL);
    184  1.22      rin 
    185  1.21      rin 	printf("%s %c.%x %x %x %xE%d\n", class[fp->fp_class + 2],
    186   1.1   simonb 		fp->fp_sign ? '-' : ' ',
    187   1.1   simonb 		fp->fp_mant[0],	fp->fp_mant[1],
    188  1.53      rin 		fp->fp_mant[2], fp->fp_mant[3],
    189   1.1   simonb 		fp->fp_exp);
    190   1.1   simonb }
    191   1.1   simonb #endif
    192   1.1   simonb 
    193   1.1   simonb /*
    194   1.1   simonb  * fpu_execute returns the following error numbers (0 = no error):
    195   1.1   simonb  */
    196   1.1   simonb #define	FPE		1	/* take a floating point exception */
    197   1.1   simonb #define	NOTFPU		2	/* not an FPU instruction */
    198   1.1   simonb #define	FAULT		3
    199   1.1   simonb 
    200   1.1   simonb 
    201   1.1   simonb /*
    202   1.1   simonb  * Emulate a floating-point instruction.
    203  1.36      rin  * Return true if insn is consumed anyway.
    204  1.36      rin  * Otherwise, the caller must take care of it.
    205   1.1   simonb  */
    206  1.16     matt bool
    207  1.16     matt fpu_emulate(struct trapframe *tf, struct fpreg *fpf, ksiginfo_t *ksi)
    208   1.1   simonb {
    209  1.30      rin 	struct pcb *pcb;
    210  1.16     matt 	union instr insn;
    211  1.16     matt 	struct fpemu fe;
    212  1.16     matt 
    213  1.16     matt 	KSI_INIT_TRAP(ksi);
    214  1.16     matt 	ksi->ksi_signo = 0;
    215  1.16     matt 	ksi->ksi_addr = (void *)tf->tf_srr0;
    216   1.1   simonb 
    217   1.1   simonb 	/* initialize insn.is_datasize to tell it is *not* initialized */
    218   1.1   simonb 	fe.fe_fpstate = fpf;
    219   1.1   simonb 	fe.fe_cx = 0;
    220   1.1   simonb 
    221   1.1   simonb 	/* always set this (to avoid a warning) */
    222   1.1   simonb 
    223  1.15     matt 	if (copyin((void *) (tf->tf_srr0), &insn.i_int, sizeof (insn.i_int))) {
    224   1.1   simonb #ifdef DEBUG
    225   1.1   simonb 		printf("fpu_emulate: fault reading opcode\n");
    226   1.1   simonb #endif
    227  1.16     matt 		ksi->ksi_signo = SIGSEGV;
    228  1.16     matt 		ksi->ksi_trap = EXC_ISI;
    229  1.16     matt 		ksi->ksi_code = SEGV_MAPERR;
    230  1.16     matt 		return true;
    231   1.1   simonb 	}
    232   1.1   simonb 
    233   1.1   simonb 	DPRINTF(FPE_EX, ("fpu_emulate: emulating insn %x at %p\n",
    234  1.15     matt 	    insn.i_int, (void *)tf->tf_srr0));
    235   1.1   simonb 
    236   1.1   simonb 	if ((insn.i_any.i_opcd == OPC_TWI) ||
    237   1.1   simonb 	    ((insn.i_any.i_opcd == OPC_integer_31) &&
    238   1.1   simonb 	    (insn.i_x.i_xo == OPC31_TW))) {
    239   1.1   simonb 		/* Check for the two trap insns. */
    240   1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGTRAP\n"));
    241  1.16     matt 		ksi->ksi_signo = SIGTRAP;
    242  1.16     matt 		ksi->ksi_trap = EXC_PGM;
    243  1.27      rin 		ksi->ksi_code = TRAP_BRKPT;
    244  1.16     matt 		return true;
    245   1.1   simonb 	}
    246  1.15     matt 	switch (fpu_execute(tf, &fe, &insn)) {
    247   1.1   simonb 	case 0:
    248  1.30      rin success:
    249   1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: success\n"));
    250  1.15     matt 		tf->tf_srr0 += 4;
    251  1.16     matt 		return true;
    252   1.1   simonb 
    253   1.1   simonb 	case FPE:
    254  1.30      rin 		pcb = lwp_getpcb(curlwp);
    255  1.30      rin 		if ((pcb->pcb_flags & PSL_FE_PREC) == 0)
    256  1.30      rin 			goto success;
    257   1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGFPE\n"));
    258  1.16     matt 		ksi->ksi_signo = SIGFPE;
    259  1.16     matt 		ksi->ksi_trap = EXC_PGM;
    260  1.31      rin 		ksi->ksi_code = fpu_get_fault_code();
    261  1.16     matt 		return true;
    262   1.1   simonb 
    263   1.1   simonb 	case FAULT:
    264   1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGSEGV\n"));
    265  1.16     matt 		ksi->ksi_signo = SIGSEGV;
    266  1.16     matt 		ksi->ksi_trap = EXC_DSI;
    267  1.16     matt 		ksi->ksi_code = SEGV_MAPERR;
    268  1.16     matt 		ksi->ksi_addr = (void *)fe.fe_addr;
    269  1.16     matt 		return true;
    270   1.1   simonb 
    271   1.1   simonb 	case NOTFPU:
    272   1.1   simonb 	default:
    273   1.1   simonb 		DPRINTF(FPE_EX, ("fpu_emulate: SIGILL\n"));
    274  1.18      rin #if defined(DDB) && defined(DEBUG)
    275   1.1   simonb 		if (fpe_debug & FPE_EX) {
    276   1.1   simonb 			printf("fpu_emulate:  illegal insn %x at %p:",
    277  1.15     matt 			insn.i_int, (void *) (tf->tf_srr0));
    278  1.15     matt 			opc_disasm((vaddr_t)(tf->tf_srr0), insn.i_int);
    279   1.1   simonb 		}
    280   1.2   simonb #endif
    281  1.16     matt 		return false;
    282   1.1   simonb 	}
    283   1.1   simonb }
    284   1.1   simonb 
    285   1.1   simonb /*
    286   1.1   simonb  * Execute an FPU instruction (one that runs entirely in the FPU; not
    287   1.1   simonb  * FBfcc or STF, for instance).  On return, fe->fe_fs->fs_fsr will be
    288   1.1   simonb  * modified to reflect the setting the hardware would have left.
    289   1.1   simonb  *
    290   1.1   simonb  * Note that we do not catch all illegal opcodes, so you can, for instance,
    291   1.1   simonb  * multiply two integers this way.
    292   1.1   simonb  */
    293  1.54      rin static int
    294   1.1   simonb fpu_execute(struct trapframe *tf, struct fpemu *fe, union instr *insn)
    295   1.1   simonb {
    296   1.1   simonb 	struct fpn *fp;
    297   1.1   simonb 	union instr instr = *insn;
    298   1.1   simonb 	int *a;
    299  1.47      rin 	int ra, rb, rc, rt, type, mask, fsr, cx, bf, setcr, cond;
    300  1.47      rin 	u_int bits;
    301   1.1   simonb 	struct fpreg *fs;
    302  1.50      rin 	int i;
    303   1.1   simonb 
    304   1.1   simonb 	/* Setup work. */
    305   1.1   simonb 	fp = NULL;
    306   1.1   simonb 	fs = fe->fe_fpstate;
    307   1.1   simonb 	fe->fe_fpscr = ((int *)&fs->fpscr)[1];
    308   1.1   simonb 
    309   1.1   simonb 	/*
    310   1.1   simonb 	 * On PowerPC all floating point values are stored in registers
    311   1.1   simonb 	 * as doubles, even when used for single precision operations.
    312   1.1   simonb 	 */
    313   1.1   simonb 	type = FTYPE_DBL;
    314   1.1   simonb 	cond = instr.i_any.i_rc;
    315   1.1   simonb 	setcr = 0;
    316  1.10   simonb 	bf = 0;	/* XXX gcc */
    317   1.1   simonb 
    318   1.1   simonb #if defined(DDB) && defined(DEBUG)
    319   1.1   simonb 	if (fpe_debug & FPE_EX) {
    320  1.15     matt 		vaddr_t loc = tf->tf_srr0;
    321   1.1   simonb 
    322   1.1   simonb 		printf("Trying to emulate: %p ", (void *)loc);
    323   1.1   simonb 		opc_disasm(loc, instr.i_int);
    324   1.1   simonb 	}
    325   1.1   simonb #endif
    326   1.1   simonb 
    327   1.1   simonb 	/*
    328   1.1   simonb 	 * `Decode' and execute instruction.
    329   1.1   simonb 	 */
    330   1.1   simonb 
    331   1.1   simonb 	if ((instr.i_any.i_opcd >= OPC_LFS && instr.i_any.i_opcd <= OPC_STFDU) ||
    332   1.1   simonb 	    instr.i_any.i_opcd == OPC_integer_31) {
    333   1.1   simonb 		/*
    334   1.1   simonb 		 * Handle load/store insns:
    335   1.1   simonb 		 *
    336   1.1   simonb 		 * Convert to/from single if needed, calculate addr,
    337   1.1   simonb 		 * and update index reg if needed.
    338   1.1   simonb 		 */
    339  1.49      rin 		vaddr_t addr;
    340  1.48      rin 		size_t size = sizeof(double);
    341   1.1   simonb 		int store, update;
    342   1.1   simonb 
    343   1.1   simonb 		cond = 0; /* ld/st never set condition codes */
    344   1.1   simonb 
    345   1.1   simonb 
    346   1.1   simonb 		if (instr.i_any.i_opcd == OPC_integer_31) {
    347   1.1   simonb 			if (instr.i_x.i_xo == OPC31_STFIWX) {
    348   1.4  thorpej 				FPU_EMU_EVCNT_INCR(stfiwx);
    349   1.4  thorpej 
    350   1.1   simonb 				/* Store as integer */
    351   1.1   simonb 				ra = instr.i_x.i_ra;
    352   1.1   simonb 				rb = instr.i_x.i_rb;
    353   1.7  thorpej 				DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    354  1.15     matt 					ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    355   1.1   simonb 
    356  1.15     matt 				addr = tf->tf_fixreg[rb];
    357   1.1   simonb 				if (ra != 0)
    358  1.15     matt 					addr += tf->tf_fixreg[ra];
    359   1.1   simonb 				rt = instr.i_x.i_rt;
    360   1.1   simonb 				a = (int *)&fs->fpreg[rt];
    361   1.1   simonb 				DPRINTF(FPE_INSN,
    362   1.1   simonb 					("fpu_execute: Store INT %x at %p\n",
    363   1.1   simonb 						a[1], (void *)addr));
    364  1.16     matt 				if (copyout(&a[1], (void *)addr, sizeof(int))) {
    365  1.16     matt 					fe->fe_addr = addr;
    366   1.1   simonb 					return (FAULT);
    367  1.16     matt 				}
    368   1.1   simonb 				return (0);
    369   1.1   simonb 			}
    370   1.1   simonb 
    371   1.1   simonb 			if ((instr.i_x.i_xo & OPC31_FPMASK) != OPC31_FPOP)
    372   1.1   simonb 				/* Not an indexed FP load/store op */
    373   1.1   simonb 				return (NOTFPU);
    374   1.1   simonb 
    375   1.1   simonb 			store = (instr.i_x.i_xo & 0x80);
    376  1.48      rin 			if ((instr.i_x.i_xo & 0x40) == 0) {
    377   1.1   simonb 				type = FTYPE_SNG;
    378  1.48      rin 				size = sizeof(float);
    379  1.48      rin 			}
    380   1.1   simonb 			update = (instr.i_x.i_xo & 0x20);
    381  1.53      rin 
    382   1.1   simonb 			/* calculate EA of load/store */
    383   1.1   simonb 			ra = instr.i_x.i_ra;
    384   1.1   simonb 			rb = instr.i_x.i_rb;
    385   1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx reg %d has %lx\n",
    386  1.15     matt 				ra, tf->tf_fixreg[ra], rb, tf->tf_fixreg[rb]));
    387  1.15     matt 			addr = tf->tf_fixreg[rb];
    388   1.1   simonb 			if (ra != 0)
    389  1.15     matt 				addr += tf->tf_fixreg[ra];
    390   1.1   simonb 			rt = instr.i_x.i_rt;
    391   1.1   simonb 		} else {
    392   1.1   simonb 			store = instr.i_d.i_opcd & 0x4;
    393  1.48      rin 			if ((instr.i_d.i_opcd & 0x2) == 0) {
    394   1.1   simonb 				type = FTYPE_SNG;
    395  1.48      rin 				size = sizeof(float);
    396  1.48      rin 			}
    397   1.1   simonb 			update = instr.i_d.i_opcd & 0x1;
    398   1.1   simonb 
    399   1.1   simonb 			/* calculate EA of load/store */
    400   1.1   simonb 			ra = instr.i_d.i_ra;
    401   1.1   simonb 			addr = instr.i_d.i_d;
    402   1.7  thorpej 			DPRINTF(FPE_INSN, ("reg %d has %lx displ %lx\n",
    403  1.15     matt 				ra, tf->tf_fixreg[ra], addr));
    404   1.1   simonb 			if (ra != 0)
    405  1.15     matt 				addr += tf->tf_fixreg[ra];
    406   1.1   simonb 			rt = instr.i_d.i_rt;
    407   1.1   simonb 		}
    408   1.1   simonb 
    409   1.1   simonb 		if (update && ra == 0)
    410   1.1   simonb 			return (NOTFPU);
    411   1.1   simonb 
    412   1.1   simonb 		if (store) {
    413   1.1   simonb 			/* Store */
    414   1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpstore);
    415   1.1   simonb 			if (type != FTYPE_DBL) {
    416  1.49      rin 				uint64_t buf;
    417  1.49      rin 
    418   1.1   simonb 				DPRINTF(FPE_INSN,
    419   1.1   simonb 					("fpu_execute: Store SNG at %p\n",
    420   1.1   simonb 						(void *)addr));
    421  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL,
    422  1.45      rin 				    FR(rt));
    423  1.45      rin 				fpu_implode(fe, fp, type, &buf);
    424  1.16     matt 				if (copyout(&buf, (void *)addr, size)) {
    425  1.16     matt 					fe->fe_addr = addr;
    426   1.1   simonb 					return (FAULT);
    427  1.16     matt 				}
    428   1.1   simonb 			} else {
    429  1.53      rin 				DPRINTF(FPE_INSN,
    430   1.1   simonb 					("fpu_execute: Store DBL at %p\n",
    431   1.1   simonb 						(void *)addr));
    432  1.16     matt 				if (copyout(&fs->fpreg[rt], (void *)addr, size)) {
    433  1.16     matt 					fe->fe_addr = addr;
    434   1.1   simonb 					return (FAULT);
    435  1.16     matt 				}
    436   1.1   simonb 			}
    437   1.1   simonb 		} else {
    438   1.1   simonb 			/* Load */
    439   1.4  thorpej 			FPU_EMU_EVCNT_INCR(fpload);
    440   1.1   simonb 			DPRINTF(FPE_INSN, ("fpu_execute: Load from %p\n",
    441   1.1   simonb 				(void *)addr));
    442  1.16     matt 			if (copyin((const void *)addr, &fs->fpreg[rt], size)) {
    443  1.16     matt 				fe->fe_addr = addr;
    444   1.1   simonb 				return (FAULT);
    445  1.16     matt 			}
    446   1.1   simonb 			if (type != FTYPE_DBL) {
    447  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, type, FR(rt));
    448  1.45      rin 				fpu_implode(fe, fp, FTYPE_DBL, &FR(rt));
    449   1.1   simonb 			}
    450   1.1   simonb 		}
    451  1.53      rin 		if (update)
    452  1.15     matt 			tf->tf_fixreg[ra] = addr;
    453   1.1   simonb 		/* Complete. */
    454   1.1   simonb 		return (0);
    455   1.1   simonb #ifdef notyet
    456   1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_load_st_62) {
    457   1.1   simonb 		/* These are 64-bit extenstions */
    458   1.1   simonb 		return (NOTFPU);
    459   1.1   simonb #endif
    460   1.1   simonb 	} else if (instr.i_any.i_opcd == OPC_sp_fp_59 ||
    461   1.1   simonb 		instr.i_any.i_opcd == OPC_dp_fp_63) {
    462   1.1   simonb 
    463   1.1   simonb 
    464   1.1   simonb 		if (instr.i_any.i_opcd == OPC_dp_fp_63 &&
    465   1.1   simonb 		    !(instr.i_a.i_xo & OPC63M_MASK)) {
    466   1.1   simonb 			/* Format X */
    467   1.1   simonb 			rt = instr.i_x.i_rt;
    468   1.1   simonb 			ra = instr.i_x.i_ra;
    469   1.1   simonb 			rb = instr.i_x.i_rb;
    470   1.1   simonb 
    471   1.1   simonb 
    472   1.1   simonb 			/* One of the special opcodes.... */
    473   1.1   simonb 			switch (instr.i_x.i_xo) {
    474   1.1   simonb 			case	OPC63_FCMPU:
    475   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpu);
    476   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPU\n"));
    477   1.1   simonb 				rt >>= 2;
    478  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    479  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    480   1.1   simonb 				fpu_compare(fe, 0);
    481   1.1   simonb 				/* Make sure we do the condition regs. */
    482   1.1   simonb 				cond = 0;
    483   1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    484   1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    485   1.1   simonb 				setcr = 1;
    486   1.1   simonb 				break;
    487   1.1   simonb 
    488   1.1   simonb 			case	OPC63_FRSP:
    489   1.1   simonb 				/*
    490  1.53      rin 				 * Convert to single:
    491   1.1   simonb 				 *
    492   1.1   simonb 				 * PowerPC uses this to round a double
    493   1.1   simonb 				 * precision value to single precision,
    494  1.53      rin 				 * but values in registers are always
    495   1.1   simonb 				 * stored in double precision format.
    496   1.1   simonb 				 */
    497   1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsp);
    498   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSP\n"));
    499  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_DBL,
    500  1.45      rin 				    FR(rb));
    501  1.45      rin 				fpu_implode(fe, fp, FTYPE_SNG, &FR(rt));
    502  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_SNG,
    503  1.45      rin 				    FR(rt));
    504  1.50      rin 				type = FTYPE_DBL | FTYPE_FPSCR;
    505   1.1   simonb 				break;
    506   1.1   simonb 			case	OPC63_FCTIW:
    507   1.1   simonb 			case	OPC63_FCTIWZ:
    508   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctiw);
    509   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTIW\n"));
    510  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, type, FR(rb));
    511  1.51      rin 				type = FTYPE_INT | FTYPE_FPSCR;
    512  1.43      rin 				if (instr.i_x.i_xo == OPC63_FCTIWZ)
    513  1.43      rin 					type |= FTYPE_RD_RZ;
    514   1.1   simonb 				break;
    515   1.1   simonb 			case	OPC63_FCMPO:
    516   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcmpo);
    517   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCMPO\n"));
    518   1.1   simonb 				rt >>= 2;
    519  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    520  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    521   1.1   simonb 				fpu_compare(fe, 1);
    522   1.1   simonb 				/* Make sure we do the condition regs. */
    523   1.1   simonb 				cond = 0;
    524   1.1   simonb 				/* N.B.: i_rs is already left shifted by two. */
    525   1.1   simonb 				bf = instr.i_x.i_rs & 0xfc;
    526   1.1   simonb 				setcr = 1;
    527   1.1   simonb 				break;
    528   1.1   simonb 			case	OPC63_MTFSB1:
    529   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb1);
    530   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB1\n"));
    531  1.39      rin 				fe->fe_cx = (1 << (31 - rt)) &
    532  1.39      rin 				    ~(FPSCR_FEX | FPSCR_VX);
    533   1.1   simonb 				break;
    534   1.1   simonb 			case	OPC63_FNEG:
    535   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnegabs);
    536   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNEGABS\n"));
    537   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    538   1.1   simonb 					sizeof(double));
    539   1.1   simonb 				a = (int *)&fs->fpreg[rt];
    540   1.1   simonb 				*a ^= (1 << 31);
    541   1.1   simonb 				break;
    542   1.1   simonb 			case	OPC63_MCRFS:
    543   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mcrfs);
    544   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MCRFS\n"));
    545   1.1   simonb 				cond = 0;
    546   1.1   simonb 				rt &= 0x1c;
    547   1.1   simonb 				ra &= 0x1c;
    548   1.1   simonb 				/* Extract the bits we want */
    549  1.41      rin 				bits = (fe->fe_fpscr >> (28 - ra)) & 0xf;
    550   1.1   simonb 				/* Clear the bits we copied. */
    551  1.41      rin 				mask = (0xf << (28 - ra)) & MCRFS_MASK;
    552  1.41      rin 				fe->fe_fpscr &= ~mask;
    553   1.1   simonb 				/* Now shove them in the right part of cr */
    554  1.15     matt 				tf->tf_cr &= ~(0xf << (28 - rt));
    555  1.41      rin 				tf->tf_cr |= bits << (28 - rt);
    556   1.1   simonb 				break;
    557   1.1   simonb 			case	OPC63_MTFSB0:
    558   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsb0);
    559   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSB0\n"));
    560  1.39      rin 				fe->fe_fpscr &= ~(1 << (31 - rt)) |
    561  1.39      rin 				    (FPSCR_FEX | FPSCR_VX);
    562   1.1   simonb 				break;
    563   1.1   simonb 			case	OPC63_FMR:
    564   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmr);
    565   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMR\n"));
    566   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    567   1.1   simonb 					sizeof(double));
    568   1.1   simonb 				break;
    569   1.1   simonb 			case	OPC63_MTFSFI:
    570   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsfi);
    571   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSFI\n"));
    572   1.1   simonb 				rb >>= 1;
    573   1.1   simonb 				rt &= 0x1c; /* Already left-shifted 4 */
    574  1.40      rin 				bits = rb << (28 - rt);
    575  1.40      rin 				mask = 0xf << (28 - rt);
    576  1.40      rin 				fe->fe_fpscr = (fe->fe_fpscr & ~mask) | bits;
    577   1.1   simonb 				break;
    578   1.1   simonb 			case	OPC63_FNABS:
    579   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnabs);
    580   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    581   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    582   1.1   simonb 					sizeof(double));
    583   1.1   simonb 				a = (int *)&fs->fpreg[rt];
    584   1.1   simonb 				*a |= (1 << 31);
    585   1.1   simonb 				break;
    586   1.1   simonb 			case	OPC63_FABS:
    587   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fabs);
    588   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FABS\n"));
    589   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rb],
    590   1.1   simonb 					sizeof(double));
    591   1.1   simonb 				a = (int *)&fs->fpreg[rt];
    592   1.1   simonb 				*a &= ~(1 << 31);
    593   1.1   simonb 				break;
    594   1.1   simonb 			case	OPC63_MFFS:
    595   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mffs);
    596   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MFFS\n"));
    597   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpscr,
    598   1.1   simonb 					sizeof(fs->fpscr));
    599   1.1   simonb 				break;
    600   1.1   simonb 			case	OPC63_MTFSF:
    601   1.4  thorpej 				FPU_EMU_EVCNT_INCR(mtfsf);
    602   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: MTFSF\n"));
    603  1.40      rin 				if ((rt = instr.i_xfl.i_flm) == -1) {
    604   1.1   simonb 					mask = -1;
    605  1.40      rin 				} else {
    606   1.1   simonb 					mask = 0;
    607   1.1   simonb 					/* Convert 1 bit -> 4 bits */
    608  1.40      rin 					for (i = 0; i < 8; i++)
    609  1.40      rin 						if (rt & (1 << i))
    610  1.40      rin 							mask |=
    611  1.40      rin 							    (0xf << (4 * i));
    612   1.1   simonb 				}
    613  1.28      rin 				a = (int *)&fs->fpreg[rb];
    614  1.40      rin 				bits = a[1] & mask;
    615  1.40      rin 				fe->fe_fpscr = (fe->fe_fpscr & ~mask) | bits;
    616   1.1   simonb 				break;
    617   1.1   simonb 			case	OPC63_FCTID:
    618   1.1   simonb 			case	OPC63_FCTIDZ:
    619   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fctid);
    620   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCTID\n"));
    621  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, type, FR(rb));
    622  1.51      rin 				type = FTYPE_LNG | FTYPE_FPSCR;
    623  1.43      rin 				if (instr.i_x.i_xo == OPC63_FCTIDZ)
    624  1.43      rin 					type |= FTYPE_RD_RZ;
    625   1.1   simonb 				break;
    626   1.1   simonb 			case	OPC63_FCFID:
    627   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fcfid);
    628   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FCFID\n"));
    629  1.52      rin 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_LNG,
    630  1.52      rin 				    FR(rb));
    631  1.50      rin 				type = FTYPE_DBL | FTYPE_FPSCR;
    632   1.1   simonb 				break;
    633   1.1   simonb 			default:
    634   1.1   simonb 				return (NOTFPU);
    635   1.1   simonb 				break;
    636   1.1   simonb 			}
    637   1.1   simonb 		} else {
    638   1.1   simonb 			/* Format A */
    639   1.1   simonb 			rt = instr.i_a.i_frt;
    640   1.1   simonb 			ra = instr.i_a.i_fra;
    641   1.1   simonb 			rb = instr.i_a.i_frb;
    642   1.1   simonb 			rc = instr.i_a.i_frc;
    643   1.1   simonb 
    644  1.19      rin 			/*
    645  1.19      rin 			 * All arithmetic operations work on registers, which
    646  1.19      rin 			 * are stored as doubles.
    647  1.19      rin 			 */
    648  1.19      rin 			type = FTYPE_DBL;
    649   1.1   simonb 			switch ((unsigned int)instr.i_a.i_xo) {
    650   1.1   simonb 			case	OPC59_FDIVS:
    651   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fdiv);
    652   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FDIV\n"));
    653  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    654  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    655   1.1   simonb 				fp = fpu_div(fe);
    656   1.1   simonb 				break;
    657   1.1   simonb 			case	OPC59_FSUBS:
    658   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsub);
    659   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSUB\n"));
    660  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    661  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    662   1.1   simonb 				fp = fpu_sub(fe);
    663   1.1   simonb 				break;
    664   1.1   simonb 			case	OPC59_FADDS:
    665   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fadd);
    666   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FADD\n"));
    667  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    668  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    669   1.1   simonb 				fp = fpu_add(fe);
    670   1.1   simonb 				break;
    671   1.1   simonb 			case	OPC59_FSQRTS:
    672   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsqrt);
    673   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSQRT\n"));
    674  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(rb));
    675   1.1   simonb 				fp = fpu_sqrt(fe);
    676   1.1   simonb 				break;
    677   1.1   simonb 			case	OPC63M_FSEL:
    678   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fsel);
    679   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FSEL\n"));
    680   1.1   simonb 				a = (int *)&fe->fe_fpstate->fpreg[ra];
    681  1.42      rin 				if ((( a[0] & 0x80000000) &&
    682  1.42      rin 				     ((a[0] & 0x7fffffff) | a[1])) ||
    683  1.42      rin 				    (( a[0] & 0x7ff00000) &&
    684  1.42      rin 				     ((a[0] & 0x000fffff) | a[1]))) {
    685  1.42      rin 					/* negative/NaN or NaN */
    686   1.1   simonb 					rc = rb;
    687  1.42      rin 				}
    688   1.1   simonb 				DPRINTF(FPE_INSN, ("f%d => f%d\n", rc, rt));
    689   1.3      wiz 				memcpy(&fs->fpreg[rt], &fs->fpreg[rc],
    690   1.1   simonb 					sizeof(double));
    691   1.1   simonb 				break;
    692   1.1   simonb 			case	OPC59_FRES:
    693   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fpres);
    694   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FPRES\n"));
    695  1.46      rin 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, 1);
    696  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    697  1.46      rin 				fp = fpu_div(fe);
    698   1.1   simonb 				break;
    699   1.1   simonb 			case	OPC59_FMULS:
    700   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fmul);
    701   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FMUL\n"));
    702  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    703  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rc));
    704   1.1   simonb 				fp = fpu_mul(fe);
    705   1.1   simonb 				break;
    706   1.1   simonb 			case	OPC63M_FRSQRTE:
    707   1.1   simonb 				/* Reciprocal sqrt() estimate */
    708   1.4  thorpej 				FPU_EMU_EVCNT_INCR(frsqrte);
    709   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FRSQRTE\n"));
    710  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(rb));
    711  1.12      scw 				fp = fpu_sqrt(fe);
    712   1.1   simonb 				fe->fe_f2 = *fp;
    713  1.45      rin 				fpu_explode(fe, &fe->fe_f1, FTYPE_INT, 1);
    714  1.46      rin 				fp = fpu_div(fe);
    715   1.1   simonb 				break;
    716   1.1   simonb 			case	OPC59_FMSUBS:
    717  1.55      rin 				FPU_EMU_EVCNT_INCR(fmsub);
    718  1.55      rin 				DPRINTF(FPE_INSN, ("fpu_execute: FMSUB\n"));
    719  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    720  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rc));
    721   1.1   simonb 				fp = fpu_mul(fe);
    722   1.1   simonb 				fe->fe_f1 = *fp;
    723  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    724   1.1   simonb 				fp = fpu_sub(fe);
    725   1.1   simonb 				break;
    726   1.1   simonb 			case	OPC59_FMADDS:
    727  1.55      rin 				FPU_EMU_EVCNT_INCR(fmadd);
    728  1.55      rin 				DPRINTF(FPE_INSN, ("fpu_execute: FMADD\n"));
    729  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    730  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rc));
    731   1.1   simonb 				fp = fpu_mul(fe);
    732   1.1   simonb 				fe->fe_f1 = *fp;
    733  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    734   1.1   simonb 				fp = fpu_add(fe);
    735   1.1   simonb 				break;
    736   1.1   simonb 			case	OPC59_FNMSUBS:
    737   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmsub);
    738   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMSUB\n"));
    739  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    740  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rc));
    741   1.1   simonb 				fp = fpu_mul(fe);
    742   1.1   simonb 				fe->fe_f1 = *fp;
    743  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    744   1.1   simonb 				fp = fpu_sub(fe);
    745   1.1   simonb 				/* Negate */
    746   1.1   simonb 				fp->fp_sign ^= 1;
    747   1.1   simonb 				break;
    748   1.1   simonb 			case	OPC59_FNMADDS:
    749   1.4  thorpej 				FPU_EMU_EVCNT_INCR(fnmadd);
    750   1.1   simonb 				DPRINTF(FPE_INSN, ("fpu_execute: FNMADD\n"));
    751  1.45      rin 				fpu_explode(fe, &fe->fe_f1, type, FR(ra));
    752  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rc));
    753   1.1   simonb 				fp = fpu_mul(fe);
    754   1.1   simonb 				fe->fe_f1 = *fp;
    755  1.45      rin 				fpu_explode(fe, &fe->fe_f2, type, FR(rb));
    756   1.1   simonb 				fp = fpu_add(fe);
    757   1.1   simonb 				/* Negate */
    758   1.1   simonb 				fp->fp_sign ^= 1;
    759   1.1   simonb 				break;
    760   1.1   simonb 			default:
    761   1.1   simonb 				return (NOTFPU);
    762   1.1   simonb 				break;
    763   1.1   simonb 			}
    764  1.19      rin 
    765  1.19      rin 			/* If the instruction was single precision, round */
    766  1.19      rin 			if (!(instr.i_any.i_opcd & 0x4)) {
    767  1.50      rin 				fpu_implode(fe, fp, FTYPE_SNG | FTYPE_FPSCR,
    768  1.45      rin 				    &FR(rt));
    769  1.45      rin 				fpu_explode(fe, fp = &fe->fe_f1, FTYPE_SNG,
    770  1.45      rin 				    FR(rt));
    771  1.44      rin 			} else
    772  1.50      rin 				type |= FTYPE_FPSCR;
    773   1.1   simonb 		}
    774   1.1   simonb 	} else {
    775   1.1   simonb 		return (NOTFPU);
    776   1.1   simonb 	}
    777   1.1   simonb 
    778   1.1   simonb 	/*
    779   1.1   simonb 	 * ALU operation is complete.  Collapse the result and then check
    780   1.1   simonb 	 * for exceptions.  If we got any, and they are enabled, do not
    781   1.1   simonb 	 * alter the destination register, just stop with an exception.
    782   1.1   simonb 	 * Otherwise set new current exceptions and accrue.
    783   1.1   simonb 	 */
    784   1.1   simonb 	if (fp)
    785  1.45      rin 		fpu_implode(fe, fp, type, &FR(rt));
    786   1.1   simonb 	cx = fe->fe_cx;
    787  1.32      rin 	fsr = fe->fe_fpscr & ~(FPSCR_FEX|FPSCR_VX);
    788   1.1   simonb 	if (cx != 0) {
    789   1.1   simonb 		fsr |= cx;
    790   1.1   simonb 		DPRINTF(FPE_INSN, ("fpu_execute: cx %x, fsr %x\n", cx, fsr));
    791   1.1   simonb 	}
    792  1.32      rin 	if (fsr & FPSR_INV)
    793  1.32      rin 		fsr |= FPSCR_VX;
    794  1.38      rin 	mask = (fsr & FPSR_EX) << (25 - 3);
    795  1.38      rin 	if (fsr & mask)
    796  1.38      rin 		fsr |= FPSCR_FEX;
    797  1.40      rin 	if ((fsr ^ fe->fe_fpscr) & FPSR_EX_MSK)
    798  1.32      rin 		fsr |= FPSCR_FX;
    799   1.1   simonb 
    800   1.1   simonb 	if (cond) {
    801  1.47      rin 		bits = fsr & 0xf0000000;
    802   1.1   simonb 		/* Isolate condition codes */
    803  1.47      rin 		bits >>= 28;
    804   1.1   simonb 		/* Move fpu condition codes to cr[1] */
    805  1.34      rin 		tf->tf_cr &= ~(0x0f000000);
    806  1.47      rin 		tf->tf_cr |= (bits << 24);
    807  1.47      rin 		DPRINTF(FPE_INSN, ("fpu_execute: cr[1] <= %x\n", bits));
    808   1.1   simonb 	}
    809   1.1   simonb 
    810   1.1   simonb 	if (setcr) {
    811  1.47      rin 		bits = fsr & FPSCR_FPCC;
    812   1.1   simonb 		/* Isolate condition codes */
    813  1.47      rin 		bits <<= 16;
    814  1.35      rin 		/* Move fpu condition codes to cr[bf/4] */
    815  1.15     matt 		tf->tf_cr &= ~(0xf0000000>>bf);
    816  1.47      rin 		tf->tf_cr |= (bits >> bf);
    817  1.47      rin 		DPRINTF(FPE_INSN, ("fpu_execute: cr[%d] (cr=%x) <= %x\n", bf/4, tf->tf_cr, bits));
    818   1.1   simonb 	}
    819   1.1   simonb 
    820   1.1   simonb 	((int *)&fs->fpscr)[1] = fsr;
    821   1.1   simonb 	if (fsr & FPSCR_FEX)
    822   1.1   simonb 		return(FPE);
    823   1.1   simonb 	return (0);	/* success */
    824   1.1   simonb }
    825