cpu.h revision 1.106 1 1.106 macallan /* $NetBSD: cpu.h,v 1.106 2018/05/25 23:00:34 macallan Exp $ */
2 1.1 ws
3 1.1 ws /*
4 1.5 ws * Copyright (C) 1999 Wolfgang Solfrank.
5 1.5 ws * Copyright (C) 1999 TooLs GmbH.
6 1.9 matt * Copyright (C) 1995-1997 Wolfgang Solfrank.
7 1.9 matt * Copyright (C) 1995-1997 TooLs GmbH.
8 1.1 ws * All rights reserved.
9 1.1 ws *
10 1.1 ws * Redistribution and use in source and binary forms, with or without
11 1.1 ws * modification, are permitted provided that the following conditions
12 1.1 ws * are met:
13 1.1 ws * 1. Redistributions of source code must retain the above copyright
14 1.1 ws * notice, this list of conditions and the following disclaimer.
15 1.1 ws * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ws * notice, this list of conditions and the following disclaimer in the
17 1.1 ws * documentation and/or other materials provided with the distribution.
18 1.1 ws * 3. All advertising materials mentioning features or use of this software
19 1.1 ws * must display the following acknowledgement:
20 1.1 ws * This product includes software developed by TooLs GmbH.
21 1.1 ws * 4. The name of TooLs GmbH may not be used to endorse or promote products
22 1.1 ws * derived from this software without specific prior written permission.
23 1.1 ws *
24 1.1 ws * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
25 1.1 ws * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 ws * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 ws * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
28 1.1 ws * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29 1.1 ws * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
30 1.1 ws * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31 1.1 ws * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32 1.1 ws * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33 1.1 ws * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 ws */
35 1.103 chs
36 1.5 ws #ifndef _POWERPC_CPU_H_
37 1.5 ws #define _POWERPC_CPU_H_
38 1.1 ws
39 1.27 matt struct cache_info {
40 1.27 matt int dcache_size;
41 1.27 matt int dcache_line_size;
42 1.27 matt int icache_size;
43 1.27 matt int icache_line_size;
44 1.27 matt };
45 1.27 matt
46 1.73 phx #if defined(_KERNEL) || defined(_KMEMUSER)
47 1.9 matt #if defined(_KERNEL_OPT)
48 1.9 matt #include "opt_lockdebug.h"
49 1.83 matt #include "opt_modular.h"
50 1.9 matt #include "opt_multiprocessor.h"
51 1.16 matt #include "opt_ppcarch.h"
52 1.9 matt #endif
53 1.9 matt
54 1.73 phx #ifdef _KERNEL
55 1.102 nonaka #include <sys/intr.h>
56 1.72 uebayasi #include <sys/device_if.h>
57 1.72 uebayasi #include <sys/evcnt.h>
58 1.103 chs #include <sys/param.h>
59 1.103 chs #include <sys/kernel.h>
60 1.73 phx #endif
61 1.9 matt
62 1.42 yamt #include <sys/cpu_data.h>
63 1.14 eeh
64 1.9 matt struct cpu_info {
65 1.42 yamt struct cpu_data ci_data; /* MI per-cpu data */
66 1.73 phx #ifdef _KERNEL
67 1.74 matt device_t ci_dev; /* device of corresponding cpu */
68 1.74 matt struct cpu_softc *ci_softc; /* private cpu info */
69 1.23 thorpej struct lwp *ci_curlwp; /* current owner of the processor */
70 1.9 matt
71 1.9 matt struct pcb *ci_curpcb;
72 1.38 matt struct pmap *ci_curpm;
73 1.80 matt struct lwp *ci_softlwps[SOFTINT_COUNT];
74 1.77 matt int ci_cpuid; /* from SPR_PIR */
75 1.9 matt
76 1.57 rjs int ci_want_resched;
77 1.74 matt volatile uint64_t ci_lastintr;
78 1.28 matt volatile u_long ci_lasttb;
79 1.28 matt volatile int ci_tickspending;
80 1.50 freza volatile int ci_cpl;
81 1.50 freza volatile int ci_iactive;
82 1.60 ad volatile int ci_idepth;
83 1.84 matt union {
84 1.84 matt #if !defined(PPC_BOOKE) && !defined(_MODULE)
85 1.84 matt volatile imask_t un1_ipending;
86 1.84 matt #define ci_ipending ci_un1.un1_ipending
87 1.74 matt #endif
88 1.84 matt uint64_t un1_pad64;
89 1.84 matt } ci_un1;
90 1.77 matt volatile uint32_t ci_pending_ipis;
91 1.53 ad int ci_mtx_oldspl;
92 1.53 ad int ci_mtx_count;
93 1.84 matt #if defined(PPC_IBM4XX) || defined(MODULAR) || defined(_MODULE)
94 1.9 matt char *ci_intstk;
95 1.68 matt #endif
96 1.84 matt #define CI_SAVETEMP (0*CPUSAVE_LEN)
97 1.84 matt #define CI_SAVEDDB (1*CPUSAVE_LEN)
98 1.84 matt #define CI_SAVEIPKDB (2*CPUSAVE_LEN)
99 1.84 matt #define CI_SAVEMMU (3*CPUSAVE_LEN)
100 1.84 matt #define CI_SAVEMAX (4*CPUSAVE_LEN)
101 1.32 matt #define CPUSAVE_LEN 8
102 1.84 matt #if !defined(PPC_BOOKE) && !defined(MODULAR) && !defined(_MODULE)
103 1.84 matt #define CPUSAVE_SIZE (CI_SAVEMAX*CPUSAVE_LEN)
104 1.84 matt #else
105 1.84 matt #define CPUSAVE_SIZE 128
106 1.84 matt #endif
107 1.32 matt #define CPUSAVE_R28 0 /* where r28 gets saved */
108 1.32 matt #define CPUSAVE_R29 1 /* where r29 gets saved */
109 1.32 matt #define CPUSAVE_R30 2 /* where r30 gets saved */
110 1.32 matt #define CPUSAVE_R31 3 /* where r31 gets saved */
111 1.84 matt #define CPUSAVE_DEAR 4 /* where IBM4XX SPR_DEAR gets saved */
112 1.84 matt #define CPUSAVE_DAR 4 /* where OEA SPR_DAR gets saved */
113 1.84 matt #define CPUSAVE_ESR 5 /* where IBM4XX SPR_ESR gets saved */
114 1.84 matt #define CPUSAVE_DSISR 5 /* where OEA SPR_DSISR gets saved */
115 1.74 matt #define CPUSAVE_SRR0 6 /* where SRR0 gets saved */
116 1.74 matt #define CPUSAVE_SRR1 7 /* where SRR1 gets saved */
117 1.84 matt register_t ci_savearea[CPUSAVE_SIZE];
118 1.84 matt #if defined(PPC_BOOKE) || defined(MODULAR) || defined(_MODULE)
119 1.86 matt uint32_t ci_pmap_asid_cur;
120 1.92 matt union pmap_segtab *ci_pmap_segtabs[2];
121 1.74 matt #define ci_pmap_kern_segtab ci_pmap_segtabs[0]
122 1.74 matt #define ci_pmap_user_segtab ci_pmap_segtabs[1]
123 1.74 matt struct pmap_tlb_info *ci_tlb_info;
124 1.84 matt #endif /* PPC_BOOKE || MODULAR || _MODULE */
125 1.14 eeh struct cache_info ci_ci;
126 1.40 matt void *ci_sysmon_cookie;
127 1.43 matt void (*ci_idlespin)(void);
128 1.44 briggs uint32_t ci_khz;
129 1.25 matt struct evcnt ci_ev_clock; /* clock intrs */
130 1.50 freza struct evcnt ci_ev_statclock; /* stat clock */
131 1.9 matt struct evcnt ci_ev_traps; /* calls to trap() */
132 1.9 matt struct evcnt ci_ev_kdsi; /* kernel DSI traps */
133 1.9 matt struct evcnt ci_ev_udsi; /* user DSI traps */
134 1.9 matt struct evcnt ci_ev_udsi_fatal; /* user DSI trap failures */
135 1.33 matt struct evcnt ci_ev_kisi; /* kernel ISI traps */
136 1.9 matt struct evcnt ci_ev_isi; /* user ISI traps */
137 1.9 matt struct evcnt ci_ev_isi_fatal; /* user ISI trap failures */
138 1.9 matt struct evcnt ci_ev_pgm; /* user PGM traps */
139 1.75 matt struct evcnt ci_ev_debug; /* user debug traps */
140 1.9 matt struct evcnt ci_ev_fpu; /* FPU traps */
141 1.9 matt struct evcnt ci_ev_fpusw; /* FPU context switch */
142 1.9 matt struct evcnt ci_ev_ali; /* Alignment traps */
143 1.9 matt struct evcnt ci_ev_ali_fatal; /* Alignment fatal trap */
144 1.9 matt struct evcnt ci_ev_scalls; /* system call traps */
145 1.9 matt struct evcnt ci_ev_vec; /* Altivec traps */
146 1.9 matt struct evcnt ci_ev_vecsw; /* Altivec context switches */
147 1.16 matt struct evcnt ci_ev_umchk; /* user MCHK events */
148 1.59 garbled struct evcnt ci_ev_ipi; /* IPIs received */
149 1.74 matt struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
150 1.74 matt struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
151 1.74 matt struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
152 1.73 phx #endif /* _KERNEL */
153 1.9 matt };
154 1.73 phx #endif /* _KERNEL || _KMEMUSER */
155 1.73 phx
156 1.73 phx #ifdef _KERNEL
157 1.9 matt
158 1.83 matt #if defined(MULTIPROCESSOR) && !defined(_MODULE)
159 1.59 garbled struct cpu_hatch_data {
160 1.87 matt int hatch_running;
161 1.87 matt device_t hatch_self;
162 1.87 matt struct cpu_info *hatch_ci;
163 1.87 matt uint32_t hatch_tbu;
164 1.87 matt uint32_t hatch_tbl;
165 1.104 macallan #if defined(PPC_OEA64_BRIDGE) || defined (_ARCH_PPC64)
166 1.104 macallan uint64_t hatch_hid0;
167 1.106 macallan uint64_t hatch_hid1;
168 1.105 macallan uint64_t hatch_hid4;
169 1.105 macallan uint64_t hatch_hid5;
170 1.104 macallan #else
171 1.87 matt uint32_t hatch_hid0;
172 1.104 macallan #endif
173 1.87 matt uint32_t hatch_pir;
174 1.87 matt #if defined(PPC_OEA) || defined(PPC_OEA64_BRIDGE)
175 1.87 matt uintptr_t hatch_asr;
176 1.87 matt uintptr_t hatch_sdr1;
177 1.87 matt uint32_t hatch_sr[16];
178 1.94 kiyohara uintptr_t hatch_ibatu[8], hatch_ibatl[8];
179 1.94 kiyohara uintptr_t hatch_dbatu[8], hatch_dbatl[8];
180 1.87 matt #endif
181 1.87 matt #if defined(PPC_BOOKE)
182 1.87 matt vaddr_t hatch_sp;
183 1.95 matt u_int hatch_tlbidx;
184 1.87 matt #endif
185 1.87 matt };
186 1.87 matt
187 1.87 matt struct cpuset_info {
188 1.97 matt kcpuset_t *cpus_running;
189 1.97 matt kcpuset_t *cpus_hatched;
190 1.97 matt kcpuset_t *cpus_paused;
191 1.97 matt kcpuset_t *cpus_resumed;
192 1.97 matt kcpuset_t *cpus_halted;
193 1.59 garbled };
194 1.87 matt
195 1.97 matt extern struct cpuset_info cpuset_info;
196 1.83 matt #endif /* MULTIPROCESSOR && !_MODULE */
197 1.59 garbled
198 1.83 matt #if defined(MULTIPROCESSOR) || defined(_MODULE)
199 1.83 matt #define cpu_number() (curcpu()->ci_index + 0)
200 1.9 matt
201 1.9 matt #define CPU_IS_PRIMARY(ci) ((ci)->ci_cpuid == 0)
202 1.83 matt #define CPU_INFO_ITERATOR int
203 1.83 matt #define CPU_INFO_FOREACH(cii, ci) \
204 1.103 chs cii = 0, ci = &cpu_info[0]; cii < (ncpu ? ncpu : 1); cii++, ci++
205 1.18 chs
206 1.9 matt #else
207 1.9 matt #define cpu_number() 0
208 1.9 matt
209 1.83 matt #define CPU_IS_PRIMARY(ci) true
210 1.83 matt #define CPU_INFO_ITERATOR int
211 1.83 matt #define CPU_INFO_FOREACH(cii, ci) \
212 1.98 nisimura (void)cii, ci = curcpu(); ci != NULL; ci = NULL
213 1.18 chs
214 1.83 matt #endif /* MULTIPROCESSOR || _MODULE */
215 1.9 matt
216 1.25 matt extern struct cpu_info cpu_info[];
217 1.25 matt
218 1.77 matt static __inline struct cpu_info * curcpu(void) __pure;
219 1.47 perry static __inline struct cpu_info *
220 1.25 matt curcpu(void)
221 1.25 matt {
222 1.25 matt struct cpu_info *ci;
223 1.25 matt
224 1.78 matt __asm volatile ("mfsprg0 %0" : "=r"(ci));
225 1.25 matt return ci;
226 1.25 matt }
227 1.25 matt
228 1.91 matt #ifdef __clang__
229 1.91 matt #define curlwp (curcpu()->ci_curlwp)
230 1.91 matt #else
231 1.77 matt register struct lwp *powerpc_curlwp __asm("r13");
232 1.77 matt #define curlwp powerpc_curlwp
233 1.91 matt #endif
234 1.25 matt #define curpcb (curcpu()->ci_curpcb)
235 1.38 matt #define curpm (curcpu()->ci_curpm)
236 1.25 matt
237 1.47 perry static __inline register_t
238 1.18 chs mfmsr(void)
239 1.18 chs {
240 1.20 matt register_t msr;
241 1.18 chs
242 1.46 perry __asm volatile ("mfmsr %0" : "=r"(msr));
243 1.18 chs return msr;
244 1.18 chs }
245 1.18 chs
246 1.47 perry static __inline void
247 1.20 matt mtmsr(register_t msr)
248 1.18 chs {
249 1.74 matt //KASSERT(msr & PSL_CE);
250 1.74 matt //KASSERT(msr & PSL_DE);
251 1.46 perry __asm volatile ("mtmsr %0" : : "r"(msr));
252 1.19 chs }
253 1.19 chs
254 1.84 matt #if !defined(_MODULE)
255 1.47 perry static __inline uint32_t
256 1.19 chs mftbl(void)
257 1.19 chs {
258 1.19 chs uint32_t tbl;
259 1.19 chs
260 1.46 perry __asm volatile (
261 1.29 hannken #ifdef PPC_IBM403
262 1.74 matt " mftblo %[tbl]" "\n"
263 1.74 matt #elif defined(PPC_BOOKE)
264 1.74 matt " mfspr %[tbl],268" "\n"
265 1.29 hannken #else
266 1.74 matt " mftbl %[tbl]" "\n"
267 1.29 hannken #endif
268 1.74 matt : [tbl] "=r" (tbl));
269 1.29 hannken
270 1.19 chs return tbl;
271 1.19 chs }
272 1.19 chs
273 1.47 perry static __inline uint64_t
274 1.19 chs mftb(void)
275 1.19 chs {
276 1.19 chs uint64_t tb;
277 1.32 matt
278 1.96 macallan #ifdef _ARCH_PPC64
279 1.46 perry __asm volatile ("mftb %0" : "=r"(tb));
280 1.32 matt #else
281 1.19 chs int tmp;
282 1.19 chs
283 1.46 perry __asm volatile (
284 1.29 hannken #ifdef PPC_IBM403
285 1.74 matt "1: mftbhi %[tb]" "\n"
286 1.74 matt " mftblo %L[tb]" "\n"
287 1.74 matt " mftbhi %[tmp]" "\n"
288 1.74 matt #elif defined(PPC_BOOKE)
289 1.74 matt "1: mfspr %[tb],269" "\n"
290 1.74 matt " mfspr %L[tb],268" "\n"
291 1.74 matt " mfspr %[tmp],269" "\n"
292 1.29 hannken #else
293 1.74 matt "1: mftbu %[tb]" "\n"
294 1.74 matt " mftb %L[tb]" "\n"
295 1.74 matt " mftbu %[tmp]" "\n"
296 1.74 matt #endif
297 1.74 matt " cmplw %[tb],%[tmp]" "\n"
298 1.74 matt " bne- 1b" "\n"
299 1.74 matt : [tb] "=r" (tb), [tmp] "=r"(tmp)
300 1.74 matt :: "cr0");
301 1.32 matt #endif
302 1.29 hannken
303 1.19 chs return tb;
304 1.24 kleink }
305 1.24 kleink
306 1.47 perry static __inline uint32_t
307 1.24 kleink mfrtcl(void)
308 1.24 kleink {
309 1.24 kleink uint32_t rtcl;
310 1.24 kleink
311 1.46 perry __asm volatile ("mfrtcl %0" : "=r"(rtcl));
312 1.24 kleink return rtcl;
313 1.24 kleink }
314 1.24 kleink
315 1.47 perry static __inline void
316 1.24 kleink mfrtc(uint32_t *rtcp)
317 1.24 kleink {
318 1.24 kleink uint32_t tmp;
319 1.24 kleink
320 1.46 perry __asm volatile (
321 1.74 matt "1: mfrtcu %[rtcu]" "\n"
322 1.74 matt " mfrtcl %[rtcl]" "\n"
323 1.74 matt " mfrtcu %[tmp]" "\n"
324 1.74 matt " cmplw %[rtcu],%[tmp]" "\n"
325 1.74 matt " bne- 1b"
326 1.74 matt : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
327 1.74 matt :: "cr0");
328 1.19 chs }
329 1.99 macallan
330 1.99 macallan static __inline uint64_t
331 1.99 macallan rtc_nanosecs(void)
332 1.99 macallan {
333 1.99 macallan /*
334 1.99 macallan * 601 RTC/DEC registers share clock of 7.8125 MHz, 128 ns per tick.
335 1.99 macallan * DEC has max of 25 bits, FFFFFF => 2.14748352 seconds.
336 1.99 macallan * RTCU is seconds, 32 bits.
337 1.99 macallan * RTCL is nano-seconds, 23 bit counter from 0 - 999,999,872 (999,999,999 - 128 ns)
338 1.99 macallan */
339 1.99 macallan uint64_t cycles;
340 1.99 macallan uint32_t tmp[2];
341 1.99 macallan
342 1.99 macallan mfrtc(tmp);
343 1.99 macallan
344 1.99 macallan cycles = tmp[0] * 1000000000;
345 1.99 macallan cycles += (tmp[1] >> 7);
346 1.99 macallan
347 1.99 macallan return cycles;
348 1.99 macallan }
349 1.84 matt #endif /* !_MODULE */
350 1.19 chs
351 1.47 perry static __inline uint32_t
352 1.19 chs mfpvr(void)
353 1.19 chs {
354 1.19 chs uint32_t pvr;
355 1.19 chs
356 1.46 perry __asm volatile ("mfpvr %0" : "=r"(pvr));
357 1.19 chs return (pvr);
358 1.18 chs }
359 1.18 chs
360 1.84 matt #ifdef _MODULE
361 1.84 matt extern const char __CPU_MAXNUM;
362 1.84 matt /*
363 1.84 matt * Make with 0xffff to force a R_PPC_ADDR16_LO without the
364 1.84 matt * corresponding R_PPC_ADDR16_HI relocation.
365 1.84 matt */
366 1.84 matt #define CPU_MAXNUM (((uintptr_t)&__CPU_MAXNUM)&0xffff)
367 1.84 matt #endif /* _MODULE */
368 1.84 matt
369 1.83 matt #if !defined(_MODULE)
370 1.93 matt extern char *booted_kernel;
371 1.9 matt extern int powersave;
372 1.9 matt extern int cpu_timebase;
373 1.9 matt extern int cpu_printfataltraps;
374 1.16 matt
375 1.83 matt struct cpu_info *
376 1.83 matt cpu_attach_common(device_t, int);
377 1.83 matt void cpu_setup(device_t, struct cpu_info *);
378 1.83 matt void cpu_identify(char *, size_t);
379 1.83 matt void cpu_probe_cache(void);
380 1.85 matt
381 1.83 matt void dcache_wb_page(vaddr_t);
382 1.83 matt void dcache_wbinv_page(vaddr_t);
383 1.83 matt void dcache_inv_page(vaddr_t);
384 1.83 matt void dcache_zero_page(vaddr_t);
385 1.83 matt void icache_inv_page(vaddr_t);
386 1.83 matt void dcache_wb(vaddr_t, vsize_t);
387 1.83 matt void dcache_wbinv(vaddr_t, vsize_t);
388 1.83 matt void dcache_inv(vaddr_t, vsize_t);
389 1.83 matt void icache_inv(vaddr_t, vsize_t);
390 1.85 matt
391 1.88 matt void * mapiodev(paddr_t, psize_t, bool);
392 1.83 matt void unmapiodev(vaddr_t, vsize_t);
393 1.9 matt
394 1.59 garbled #ifdef MULTIPROCESSOR
395 1.83 matt int md_setup_trampoline(volatile struct cpu_hatch_data *,
396 1.83 matt struct cpu_info *);
397 1.83 matt void md_presync_timebase(volatile struct cpu_hatch_data *);
398 1.83 matt void md_start_timebase(volatile struct cpu_hatch_data *);
399 1.83 matt void md_sync_timebase(volatile struct cpu_hatch_data *);
400 1.83 matt void md_setup_interrupts(void);
401 1.83 matt int cpu_spinup(device_t, struct cpu_info *);
402 1.83 matt register_t
403 1.83 matt cpu_hatch(void);
404 1.83 matt void cpu_spinup_trampoline(void);
405 1.83 matt void cpu_boot_secondary_processors(void);
406 1.101 nonaka void cpu_halt(void);
407 1.101 nonaka void cpu_halt_others(void);
408 1.101 nonaka void cpu_pause(struct trapframe *);
409 1.101 nonaka void cpu_pause_others(void);
410 1.101 nonaka void cpu_resume(cpuid_t);
411 1.101 nonaka void cpu_resume_others(void);
412 1.101 nonaka int cpu_is_paused(int);
413 1.101 nonaka void cpu_debug_dump(void);
414 1.83 matt #endif /* MULTIPROCESSOR */
415 1.83 matt #endif /* !_MODULE */
416 1.83 matt
417 1.83 matt #define cpu_proc_fork(p1, p2)
418 1.59 garbled
419 1.9 matt #define DELAY(n) delay(n)
420 1.83 matt void delay(unsigned int);
421 1.83 matt
422 1.83 matt #define CLKF_USERMODE(cf) cpu_clkf_usermode(cf)
423 1.83 matt #define CLKF_PC(cf) cpu_clkf_pc(cf)
424 1.83 matt #define CLKF_INTR(cf) cpu_clkf_intr(cf)
425 1.83 matt
426 1.83 matt bool cpu_clkf_usermode(const struct clockframe *);
427 1.83 matt vaddr_t cpu_clkf_pc(const struct clockframe *);
428 1.83 matt bool cpu_clkf_intr(const struct clockframe *);
429 1.83 matt
430 1.83 matt #define LWP_PC(l) cpu_lwp_pc(l)
431 1.83 matt
432 1.83 matt vaddr_t cpu_lwp_pc(struct lwp *);
433 1.9 matt
434 1.86 matt void cpu_ast(struct lwp *, struct cpu_info *);
435 1.79 matt void * cpu_uarea_alloc(bool);
436 1.79 matt bool cpu_uarea_free(void *);
437 1.77 matt void cpu_need_resched(struct cpu_info *, int);
438 1.77 matt void cpu_signotify(struct lwp *);
439 1.77 matt void cpu_need_proftick(struct lwp *);
440 1.77 matt #define cpu_did_resched(l) ((l)->l_md.md_astpending = 0)
441 1.9 matt
442 1.81 matt void cpu_fixup_stubs(void);
443 1.81 matt
444 1.83 matt #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE) && !defined(_MODULE)
445 1.85 matt int cpu_get_dfs(void);
446 1.85 matt void cpu_set_dfs(int);
447 1.85 matt
448 1.83 matt void oea_init(void (*)(void));
449 1.83 matt void oea_startup(const char *);
450 1.83 matt void oea_dumpsys(void);
451 1.83 matt void oea_install_extint(void (*)(void));
452 1.89 kiyohara paddr_t kvtop(void *);
453 1.16 matt
454 1.16 matt extern paddr_t msgbuf_paddr;
455 1.16 matt extern int cpu_altivec;
456 1.16 matt #endif
457 1.16 matt
458 1.9 matt #endif /* _KERNEL */
459 1.9 matt
460 1.61 garbled /* XXX The below breaks unified pmap on ppc32 */
461 1.61 garbled
462 1.83 matt #if !defined(CACHELINESIZE) && !defined(_MODULE) \
463 1.83 matt && (defined(_KERNEL) || defined(_STANDALONE))
464 1.83 matt #if defined(PPC_IBM403)
465 1.62 garbled #define CACHELINESIZE 16
466 1.62 garbled #define MAXCACHELINESIZE 16
467 1.83 matt #elif defined (PPC_OEA64_BRIDGE)
468 1.62 garbled #define CACHELINESIZE 128
469 1.62 garbled #define MAXCACHELINESIZE 128
470 1.51 sanjayl #else
471 1.62 garbled #define CACHELINESIZE 32
472 1.62 garbled #define MAXCACHELINESIZE 32
473 1.51 sanjayl #endif /* PPC_OEA64_BRIDGE */
474 1.29 hannken #endif
475 1.10 matt
476 1.83 matt void __syncicache(void *, size_t);
477 1.14 eeh
478 1.5 ws /*
479 1.5 ws * CTL_MACHDEP definitions.
480 1.5 ws */
481 1.9 matt #define CPU_CACHELINE 1
482 1.9 matt #define CPU_TIMEBASE 2
483 1.9 matt #define CPU_CPUTEMP 3
484 1.9 matt #define CPU_PRINTFATALTRAPS 4
485 1.14 eeh #define CPU_CACHEINFO 5
486 1.16 matt #define CPU_ALTIVEC 6
487 1.16 matt #define CPU_MODEL 7
488 1.58 nisimura #define CPU_POWERSAVE 8 /* int: use CPU powersave mode */
489 1.58 nisimura #define CPU_BOOTED_DEVICE 9 /* string: device we booted from */
490 1.58 nisimura #define CPU_BOOTED_KERNEL 10 /* string: kernel we booted */
491 1.90 matt #define CPU_EXECPROT 11 /* bool: PROT_EXEC works */
492 1.90 matt #define CPU_MAXID 12 /* number of valid machdep ids */
493 1.1 ws
494 1.5 ws #endif /* _POWERPC_CPU_H_ */
495