Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.23
      1  1.23  thorpej /*	$NetBSD: cpu.h,v 1.23 2003/01/18 06:23:29 thorpej Exp $	*/
      2   1.1       ws 
      3   1.1       ws /*
      4   1.5       ws  * Copyright (C) 1999 Wolfgang Solfrank.
      5   1.5       ws  * Copyright (C) 1999 TooLs GmbH.
      6   1.9     matt  * Copyright (C) 1995-1997 Wolfgang Solfrank.
      7   1.9     matt  * Copyright (C) 1995-1997 TooLs GmbH.
      8   1.1       ws  * All rights reserved.
      9   1.1       ws  *
     10   1.1       ws  * Redistribution and use in source and binary forms, with or without
     11   1.1       ws  * modification, are permitted provided that the following conditions
     12   1.1       ws  * are met:
     13   1.1       ws  * 1. Redistributions of source code must retain the above copyright
     14   1.1       ws  *    notice, this list of conditions and the following disclaimer.
     15   1.1       ws  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       ws  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       ws  *    documentation and/or other materials provided with the distribution.
     18   1.1       ws  * 3. All advertising materials mentioning features or use of this software
     19   1.1       ws  *    must display the following acknowledgement:
     20   1.1       ws  *	This product includes software developed by TooLs GmbH.
     21   1.1       ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     22   1.1       ws  *    derived from this software without specific prior written permission.
     23   1.1       ws  *
     24   1.1       ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     25   1.1       ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26   1.1       ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1       ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     28   1.1       ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     29   1.1       ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     30   1.1       ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     31   1.1       ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     32   1.1       ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     33   1.1       ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34   1.1       ws  */
     35   1.5       ws #ifndef	_POWERPC_CPU_H_
     36   1.5       ws #define	_POWERPC_CPU_H_
     37   1.1       ws 
     38   1.9     matt #if defined(_KERNEL_OPT)
     39   1.9     matt #include "opt_lockdebug.h"
     40   1.9     matt #include "opt_multiprocessor.h"
     41  1.16     matt #include "opt_ppcarch.h"
     42   1.9     matt #endif
     43   1.9     matt 
     44   1.9     matt #include <machine/frame.h>
     45   1.9     matt #include <machine/psl.h>
     46   1.9     matt #include <machine/intr.h>
     47  1.20     matt #include <sys/device.h>
     48   1.9     matt 
     49  1.14      eeh 
     50  1.14      eeh struct cache_info {
     51  1.14      eeh 	int dcache_size;
     52  1.14      eeh 	int dcache_line_size;
     53  1.14      eeh 	int icache_size;
     54  1.14      eeh 	int icache_line_size;
     55  1.14      eeh };
     56  1.14      eeh 
     57  1.14      eeh 
     58   1.9     matt #ifdef _KERNEL
     59   1.9     matt #include <sys/sched.h>
     60  1.13  nathanw #include <dev/sysmon/sysmonvar.h>
     61  1.14      eeh 
     62   1.9     matt struct cpu_info {
     63   1.9     matt 	struct schedstate_percpu ci_schedstate; /* scheduler state */
     64   1.9     matt #if defined(DIAGNOSTIC) || defined(LOCKDEBUG)
     65   1.9     matt 	u_long ci_spin_locks;		/* # of spin locks held */
     66   1.9     matt 	u_long ci_simple_locks;		/* # of simple locks held */
     67   1.9     matt #endif
     68   1.9     matt 	struct device *ci_dev;		/* device of corresponding cpu */
     69  1.23  thorpej 	struct lwp *ci_curlwp;		/* current owner of the processor */
     70   1.9     matt 
     71   1.9     matt 	struct pcb *ci_curpcb;
     72   1.9     matt 	struct pmap *ci_curpm;
     73  1.23  thorpej 	struct lwp *ci_fpulwp;
     74  1.23  thorpej 	struct lwp *ci_veclwp;
     75   1.9     matt 	struct pcb *ci_idle_pcb;	/* PA of our idle pcb */
     76   1.9     matt 	int ci_cpuid;
     77   1.9     matt 
     78   1.9     matt 	int ci_astpending;
     79   1.9     matt 	int ci_want_resched;
     80   1.9     matt 	u_long ci_lasttb;
     81   1.9     matt 	int ci_tickspending;
     82   1.9     matt 	int ci_cpl;
     83   1.9     matt 	int ci_ipending;
     84   1.9     matt 	int ci_intrdepth;
     85   1.9     matt 	char *ci_intstk;
     86   1.9     matt 	char *ci_spillstk;
     87   1.9     matt 	int ci_tempsave[8];
     88   1.9     matt 	int ci_ddbsave[8];
     89   1.9     matt 	int ci_ipkdbsave[8];
     90   1.9     matt 	int ci_disisave[4];
     91  1.14      eeh 	struct cache_info ci_ci;
     92  1.12  nathanw 	struct sysmon_envsys ci_sysmon;
     93  1.12  nathanw 	struct envsys_tre_data ci_tau_info;
     94   1.9     matt 	struct evcnt ci_ev_traps;	/* calls to trap() */
     95   1.9     matt 	struct evcnt ci_ev_kdsi;	/* kernel DSI traps */
     96   1.9     matt 	struct evcnt ci_ev_udsi;	/* user DSI traps */
     97   1.9     matt 	struct evcnt ci_ev_udsi_fatal;	/* user DSI trap failures */
     98   1.9     matt 	struct evcnt ci_ev_isi;		/* user ISI traps */
     99   1.9     matt 	struct evcnt ci_ev_isi_fatal;	/* user ISI trap failures */
    100   1.9     matt 	struct evcnt ci_ev_pgm;		/* user PGM traps */
    101   1.9     matt 	struct evcnt ci_ev_fpu;		/* FPU traps */
    102   1.9     matt 	struct evcnt ci_ev_fpusw;	/* FPU context switch */
    103   1.9     matt 	struct evcnt ci_ev_ali;		/* Alignment traps */
    104   1.9     matt 	struct evcnt ci_ev_ali_fatal;	/* Alignment fatal trap */
    105   1.9     matt 	struct evcnt ci_ev_scalls;	/* system call traps */
    106   1.9     matt 	struct evcnt ci_ev_vec;		/* Altivec traps */
    107   1.9     matt 	struct evcnt ci_ev_vecsw;	/* Altivec context switches */
    108  1.16     matt 	struct evcnt ci_ev_umchk;	/* user MCHK events */
    109   1.9     matt };
    110   1.9     matt 
    111   1.9     matt #ifdef MULTIPROCESSOR
    112   1.9     matt static __inline int
    113  1.11      chs cpu_number(void)
    114   1.9     matt {
    115   1.9     matt 	int pir;
    116   1.9     matt 
    117   1.9     matt 	asm ("mfspr %0,1023" : "=r"(pir));
    118   1.9     matt 	return pir;
    119   1.9     matt }
    120   1.9     matt 
    121   1.9     matt static __inline struct cpu_info *
    122  1.11      chs curcpu(void)
    123   1.9     matt {
    124   1.9     matt 	struct cpu_info *ci;
    125   1.9     matt 
    126   1.9     matt 	asm volatile ("mfsprg %0,0" : "=r"(ci));
    127   1.9     matt 	return ci;
    128   1.9     matt }
    129  1.11      chs 
    130  1.11      chs void	cpu_boot_secondary_processors(void);
    131   1.9     matt 
    132   1.9     matt extern struct cpu_info cpu_info[];
    133   1.9     matt 
    134   1.9     matt #define CPU_IS_PRIMARY(ci)	((ci)->ci_cpuid == 0)
    135  1.23  thorpej #define curlwp			curcpu()->ci_curlwp
    136   1.9     matt #define curpcb			curcpu()->ci_curpcb
    137   1.9     matt #define curpm			curcpu()->ci_curpm
    138   1.9     matt #define want_resched		curcpu()->ci_want_resched
    139   1.9     matt #define astpending		curcpu()->ci_astpending
    140   1.9     matt #define	intr_depth		curcpu()->ci_intrdepth
    141   1.9     matt 
    142  1.18      chs #define CPU_INFO_ITERATOR		int
    143  1.18      chs #define CPU_INFO_FOREACH(cii, ci)					\
    144  1.18      chs 	cii = 0, ci = &cpu_info[0]; cii < CPU_MAXNUM; cii++, ci++
    145  1.18      chs 
    146   1.9     matt #else
    147   1.9     matt extern struct cpu_info cpu_info_store;
    148   1.9     matt extern volatile int want_resched;
    149   1.9     matt extern volatile int astpending;
    150   1.9     matt extern volatile int intr_depth;
    151   1.9     matt 
    152   1.9     matt #define curcpu()		(&cpu_info_store)
    153   1.9     matt #define cpu_number()		0
    154   1.9     matt 
    155  1.18      chs #define CPU_INFO_ITERATOR		int
    156  1.18      chs #define CPU_INFO_FOREACH(cii, ci)					\
    157  1.18      chs 	cii = 0, ci = curcpu(); ci != NULL; ci = NULL
    158  1.18      chs 
    159   1.9     matt #endif /* MULTIPROCESSOR */
    160   1.9     matt 
    161  1.20     matt static __inline register_t
    162  1.18      chs mfmsr(void)
    163  1.18      chs {
    164  1.20     matt 	register_t msr;
    165  1.18      chs 
    166  1.18      chs 	asm volatile ("mfmsr %0" : "=r"(msr));
    167  1.18      chs 	return msr;
    168  1.18      chs }
    169  1.18      chs 
    170  1.18      chs static __inline void
    171  1.20     matt mtmsr(register_t msr)
    172  1.18      chs {
    173  1.18      chs 
    174  1.18      chs 	asm volatile ("mtmsr %0" : : "r"(msr));
    175  1.19      chs }
    176  1.19      chs 
    177  1.19      chs static __inline uint32_t
    178  1.19      chs mftbl(void)
    179  1.19      chs {
    180  1.19      chs 	uint32_t tbl;
    181  1.19      chs 
    182  1.19      chs 	asm volatile ("mftbl %0" : "=r"(tbl));
    183  1.19      chs 	return tbl;
    184  1.19      chs }
    185  1.19      chs 
    186  1.19      chs static __inline uint64_t
    187  1.19      chs mftb(void)
    188  1.19      chs {
    189  1.19      chs 	uint64_t tb;
    190  1.19      chs 	int tmp;
    191  1.19      chs 
    192  1.22  thorpej 	asm volatile (
    193  1.22  thorpej "1:	mftbu %0	\n"
    194  1.22  thorpej "	mftb %0+1	\n"
    195  1.22  thorpej "	mftbu %1	\n"
    196  1.22  thorpej "	cmplw %0,%1	\n"
    197  1.22  thorpej "	bne- 1b"
    198  1.21     matt 	    : "=r"(tb), "=r"(tmp) :: "cr0");
    199  1.19      chs 	return tb;
    200  1.19      chs }
    201  1.19      chs 
    202  1.19      chs static __inline uint32_t
    203  1.19      chs mfpvr(void)
    204  1.19      chs {
    205  1.19      chs 	uint32_t pvr;
    206  1.19      chs 
    207  1.19      chs 	asm volatile ("mfpvr %0" : "=r"(pvr));
    208  1.19      chs 	return (pvr);
    209  1.18      chs }
    210  1.18      chs 
    211   1.9     matt #define	CLKF_USERMODE(frame)	(((frame)->srr1 & PSL_PR) != 0)
    212   1.9     matt #define	CLKF_BASEPRI(frame)	((frame)->pri == 0)
    213   1.9     matt #define	CLKF_PC(frame)		((frame)->srr0)
    214   1.9     matt #define	CLKF_INTR(frame)	((frame)->depth > 0)
    215   1.9     matt 
    216  1.23  thorpej #define	LWP_PC(l)		(trapframe(l)->srr0)
    217   1.9     matt 
    218   1.9     matt #define	cpu_swapout(p)
    219   1.9     matt #define cpu_wait(p)
    220  1.23  thorpej #define	cpu_proc_fork(p1, p2)
    221   1.9     matt 
    222   1.9     matt extern int powersave;
    223   1.9     matt extern int cpu_timebase;
    224   1.9     matt extern int cpu_printfataltraps;
    225  1.16     matt extern char cpu_model[];
    226  1.16     matt 
    227  1.16     matt struct cpu_info *cpu_attach_common(struct device *, int);
    228  1.18      chs void cpu_setup(struct device *, struct cpu_info *);
    229  1.16     matt void cpu_identify(char *, size_t);
    230  1.16     matt void delay (unsigned int);
    231  1.16     matt void cpu_probe_cache(void);
    232  1.16     matt void dcache_flush_page(vaddr_t);
    233  1.16     matt void icache_flush_page(vaddr_t);
    234  1.16     matt void dcache_flush(vaddr_t, vsize_t);
    235  1.16     matt void icache_flush(vaddr_t, vsize_t);
    236   1.9     matt 
    237   1.9     matt #define	DELAY(n)		delay(n)
    238   1.9     matt 
    239   1.9     matt #define	need_resched(ci)	(want_resched = 1, astpending = 1)
    240   1.9     matt #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, astpending = 1)
    241   1.9     matt #define	signotify(p)		(astpending = 1)
    242   1.9     matt 
    243  1.16     matt #ifdef PPC_MPC6XX
    244  1.16     matt void mpc6xx_init(void (*)(void));
    245  1.16     matt void mpc6xx_startup(const char *);
    246  1.16     matt void mpc6xx_dumpsys(void);
    247  1.16     matt void mpc6xx_install_extint(void (*)(void));
    248  1.16     matt void *mapiodev(paddr_t, psize_t);
    249  1.16     matt paddr_t kvtop(caddr_t);
    250  1.16     matt void softnet(int);
    251  1.16     matt 
    252  1.16     matt extern paddr_t msgbuf_paddr;
    253  1.16     matt extern int cpu_altivec;
    254  1.16     matt #endif
    255  1.16     matt 
    256   1.9     matt #endif /* _KERNEL */
    257   1.9     matt 
    258   1.9     matt #if defined(_KERNEL) || defined(_STANDALONE)
    259   1.9     matt #if !defined(CACHELINESIZE)
    260   1.9     matt #define	CACHELINESIZE	32
    261   1.9     matt #endif
    262  1.10     matt #endif
    263  1.10     matt 
    264  1.15     matt void __syncicache(void *, size_t);
    265  1.14      eeh 
    266   1.5       ws /*
    267   1.5       ws  * CTL_MACHDEP definitions.
    268   1.5       ws  */
    269   1.9     matt #define	CPU_CACHELINE		1
    270   1.9     matt #define	CPU_TIMEBASE		2
    271   1.9     matt #define	CPU_CPUTEMP		3
    272   1.9     matt #define	CPU_PRINTFATALTRAPS	4
    273  1.14      eeh #define	CPU_CACHEINFO		5
    274  1.16     matt #define	CPU_ALTIVEC		6
    275  1.16     matt #define	CPU_MODEL		7
    276  1.17     matt #define	CPU_POWERSAVE		8
    277  1.17     matt #define	CPU_MAXID		9
    278   1.1       ws 
    279   1.5       ws #define	CTL_MACHDEP_NAMES { \
    280   1.5       ws 	{ 0, 0 }, \
    281   1.5       ws 	{ "cachelinesize", CTLTYPE_INT }, \
    282   1.7     matt 	{ "timebase", CTLTYPE_INT }, \
    283   1.7     matt 	{ "cputempature", CTLTYPE_INT }, \
    284   1.9     matt 	{ "printfataltraps", CTLTYPE_INT }, \
    285  1.14      eeh 	{ "cacheinfo", CTLTYPE_STRUCT }, \
    286  1.16     matt 	{ "altivec", CTLTYPE_INT }, \
    287  1.16     matt 	{ "model", CTLTYPE_STRING }, \
    288  1.17     matt 	{ "powersave", CTLTYPE_INT }, \
    289   1.1       ws }
    290   1.1       ws 
    291   1.5       ws #endif	/* _POWERPC_CPU_H_ */
    292