cpu.h revision 1.51 1 1.51 sanjayl /* $NetBSD: cpu.h,v 1.51 2006/08/05 21:26:48 sanjayl Exp $ */
2 1.1 ws
3 1.1 ws /*
4 1.5 ws * Copyright (C) 1999 Wolfgang Solfrank.
5 1.5 ws * Copyright (C) 1999 TooLs GmbH.
6 1.9 matt * Copyright (C) 1995-1997 Wolfgang Solfrank.
7 1.9 matt * Copyright (C) 1995-1997 TooLs GmbH.
8 1.1 ws * All rights reserved.
9 1.1 ws *
10 1.1 ws * Redistribution and use in source and binary forms, with or without
11 1.1 ws * modification, are permitted provided that the following conditions
12 1.1 ws * are met:
13 1.1 ws * 1. Redistributions of source code must retain the above copyright
14 1.1 ws * notice, this list of conditions and the following disclaimer.
15 1.1 ws * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ws * notice, this list of conditions and the following disclaimer in the
17 1.1 ws * documentation and/or other materials provided with the distribution.
18 1.1 ws * 3. All advertising materials mentioning features or use of this software
19 1.1 ws * must display the following acknowledgement:
20 1.1 ws * This product includes software developed by TooLs GmbH.
21 1.1 ws * 4. The name of TooLs GmbH may not be used to endorse or promote products
22 1.1 ws * derived from this software without specific prior written permission.
23 1.1 ws *
24 1.1 ws * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
25 1.1 ws * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 ws * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 ws * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
28 1.1 ws * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29 1.1 ws * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
30 1.1 ws * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31 1.1 ws * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32 1.1 ws * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33 1.1 ws * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 ws */
35 1.5 ws #ifndef _POWERPC_CPU_H_
36 1.5 ws #define _POWERPC_CPU_H_
37 1.1 ws
38 1.27 matt struct cache_info {
39 1.27 matt int dcache_size;
40 1.27 matt int dcache_line_size;
41 1.27 matt int icache_size;
42 1.27 matt int icache_line_size;
43 1.27 matt };
44 1.27 matt
45 1.27 matt #ifdef _KERNEL
46 1.9 matt #if defined(_KERNEL_OPT)
47 1.9 matt #include "opt_lockdebug.h"
48 1.9 matt #include "opt_multiprocessor.h"
49 1.16 matt #include "opt_ppcarch.h"
50 1.9 matt #endif
51 1.9 matt
52 1.9 matt #include <machine/frame.h>
53 1.9 matt #include <machine/psl.h>
54 1.9 matt #include <machine/intr.h>
55 1.20 matt #include <sys/device.h>
56 1.9 matt
57 1.42 yamt #include <sys/cpu_data.h>
58 1.14 eeh
59 1.9 matt struct cpu_info {
60 1.42 yamt struct cpu_data ci_data; /* MI per-cpu data */
61 1.9 matt struct device *ci_dev; /* device of corresponding cpu */
62 1.23 thorpej struct lwp *ci_curlwp; /* current owner of the processor */
63 1.9 matt
64 1.9 matt struct pcb *ci_curpcb;
65 1.38 matt struct pmap *ci_curpm;
66 1.23 thorpej struct lwp *ci_fpulwp;
67 1.23 thorpej struct lwp *ci_veclwp;
68 1.9 matt struct pcb *ci_idle_pcb; /* PA of our idle pcb */
69 1.9 matt int ci_cpuid;
70 1.9 matt
71 1.28 matt volatile int ci_astpending;
72 1.9 matt int ci_want_resched;
73 1.28 matt volatile u_long ci_lasttb;
74 1.28 matt volatile int ci_tickspending;
75 1.50 freza volatile int ci_cpl;
76 1.50 freza volatile int ci_iactive;
77 1.50 freza volatile int ci_ipending;
78 1.9 matt int ci_intrdepth;
79 1.9 matt char *ci_intstk;
80 1.32 matt #define CPUSAVE_LEN 8
81 1.32 matt register_t ci_tempsave[CPUSAVE_LEN];
82 1.32 matt register_t ci_ddbsave[CPUSAVE_LEN];
83 1.32 matt register_t ci_ipkdbsave[CPUSAVE_LEN];
84 1.32 matt #define CPUSAVE_R28 0 /* where r28 gets saved */
85 1.32 matt #define CPUSAVE_R29 1 /* where r29 gets saved */
86 1.32 matt #define CPUSAVE_R30 2 /* where r30 gets saved */
87 1.32 matt #define CPUSAVE_R31 3 /* where r31 gets saved */
88 1.32 matt #define CPUSAVE_DAR 4 /* where SPR_DAR gets saved */
89 1.32 matt #define CPUSAVE_DSISR 5 /* where SPR_DSISR gets saved */
90 1.32 matt #define CPUSAVE_SRR0 6 /* where SRR0 gets saved */
91 1.32 matt #define CPUSAVE_SRR1 7 /* where SRR1 gets saved */
92 1.32 matt #define DISISAVE_LEN 4
93 1.32 matt register_t ci_disisave[DISISAVE_LEN];
94 1.14 eeh struct cache_info ci_ci;
95 1.40 matt void *ci_sysmon_cookie;
96 1.43 matt void (*ci_idlespin)(void);
97 1.44 briggs uint32_t ci_khz;
98 1.25 matt struct evcnt ci_ev_clock; /* clock intrs */
99 1.50 freza struct evcnt ci_ev_statclock; /* stat clock */
100 1.25 matt struct evcnt ci_ev_softclock; /* softclock intrs */
101 1.25 matt struct evcnt ci_ev_softnet; /* softnet intrs */
102 1.25 matt struct evcnt ci_ev_softserial; /* softserial intrs */
103 1.9 matt struct evcnt ci_ev_traps; /* calls to trap() */
104 1.9 matt struct evcnt ci_ev_kdsi; /* kernel DSI traps */
105 1.9 matt struct evcnt ci_ev_udsi; /* user DSI traps */
106 1.9 matt struct evcnt ci_ev_udsi_fatal; /* user DSI trap failures */
107 1.33 matt struct evcnt ci_ev_kisi; /* kernel ISI traps */
108 1.9 matt struct evcnt ci_ev_isi; /* user ISI traps */
109 1.9 matt struct evcnt ci_ev_isi_fatal; /* user ISI trap failures */
110 1.9 matt struct evcnt ci_ev_pgm; /* user PGM traps */
111 1.9 matt struct evcnt ci_ev_fpu; /* FPU traps */
112 1.9 matt struct evcnt ci_ev_fpusw; /* FPU context switch */
113 1.9 matt struct evcnt ci_ev_ali; /* Alignment traps */
114 1.9 matt struct evcnt ci_ev_ali_fatal; /* Alignment fatal trap */
115 1.9 matt struct evcnt ci_ev_scalls; /* system call traps */
116 1.9 matt struct evcnt ci_ev_vec; /* Altivec traps */
117 1.9 matt struct evcnt ci_ev_vecsw; /* Altivec context switches */
118 1.16 matt struct evcnt ci_ev_umchk; /* user MCHK events */
119 1.9 matt };
120 1.9 matt
121 1.9 matt #ifdef MULTIPROCESSOR
122 1.47 perry static __inline int
123 1.11 chs cpu_number(void)
124 1.9 matt {
125 1.9 matt int pir;
126 1.9 matt
127 1.30 matt __asm ("mfspr %0,1023" : "=r"(pir));
128 1.9 matt return pir;
129 1.9 matt }
130 1.9 matt
131 1.11 chs void cpu_boot_secondary_processors(void);
132 1.9 matt
133 1.9 matt
134 1.9 matt #define CPU_IS_PRIMARY(ci) ((ci)->ci_cpuid == 0)
135 1.18 chs #define CPU_INFO_ITERATOR int
136 1.18 chs #define CPU_INFO_FOREACH(cii, ci) \
137 1.18 chs cii = 0, ci = &cpu_info[0]; cii < CPU_MAXNUM; cii++, ci++
138 1.18 chs
139 1.9 matt #else
140 1.9 matt
141 1.9 matt #define cpu_number() 0
142 1.9 matt
143 1.18 chs #define CPU_INFO_ITERATOR int
144 1.18 chs #define CPU_INFO_FOREACH(cii, ci) \
145 1.18 chs cii = 0, ci = curcpu(); ci != NULL; ci = NULL
146 1.18 chs
147 1.9 matt #endif /* MULTIPROCESSOR */
148 1.9 matt
149 1.25 matt extern struct cpu_info cpu_info[];
150 1.25 matt
151 1.47 perry static __inline struct cpu_info *
152 1.25 matt curcpu(void)
153 1.25 matt {
154 1.25 matt struct cpu_info *ci;
155 1.25 matt
156 1.46 perry __asm volatile ("mfsprg %0,0" : "=r"(ci));
157 1.25 matt return ci;
158 1.25 matt }
159 1.25 matt
160 1.25 matt #define curlwp (curcpu()->ci_curlwp)
161 1.25 matt #define curpcb (curcpu()->ci_curpcb)
162 1.38 matt #define curpm (curcpu()->ci_curpm)
163 1.25 matt
164 1.47 perry static __inline register_t
165 1.18 chs mfmsr(void)
166 1.18 chs {
167 1.20 matt register_t msr;
168 1.18 chs
169 1.46 perry __asm volatile ("mfmsr %0" : "=r"(msr));
170 1.18 chs return msr;
171 1.18 chs }
172 1.18 chs
173 1.47 perry static __inline void
174 1.20 matt mtmsr(register_t msr)
175 1.18 chs {
176 1.18 chs
177 1.46 perry __asm volatile ("mtmsr %0" : : "r"(msr));
178 1.19 chs }
179 1.19 chs
180 1.47 perry static __inline uint32_t
181 1.19 chs mftbl(void)
182 1.19 chs {
183 1.19 chs uint32_t tbl;
184 1.19 chs
185 1.46 perry __asm volatile (
186 1.29 hannken #ifdef PPC_IBM403
187 1.29 hannken " mftblo %0 \n"
188 1.29 hannken #else
189 1.29 hannken " mftbl %0 \n"
190 1.29 hannken #endif
191 1.29 hannken : "=r" (tbl));
192 1.29 hannken
193 1.19 chs return tbl;
194 1.19 chs }
195 1.19 chs
196 1.47 perry static __inline uint64_t
197 1.19 chs mftb(void)
198 1.19 chs {
199 1.19 chs uint64_t tb;
200 1.32 matt
201 1.32 matt #ifdef _LP64
202 1.46 perry __asm volatile ("mftb %0" : "=r"(tb));
203 1.32 matt #else
204 1.19 chs int tmp;
205 1.19 chs
206 1.46 perry __asm volatile (
207 1.29 hannken #ifdef PPC_IBM403
208 1.29 hannken "1: mftbhi %0 \n"
209 1.29 hannken " mftblo %0+1 \n"
210 1.29 hannken " mftbhi %1 \n"
211 1.29 hannken #else
212 1.22 thorpej "1: mftbu %0 \n"
213 1.22 thorpej " mftb %0+1 \n"
214 1.22 thorpej " mftbu %1 \n"
215 1.29 hannken #endif
216 1.22 thorpej " cmplw %0,%1 \n"
217 1.29 hannken " bne- 1b \n"
218 1.29 hannken : "=r" (tb), "=r"(tmp) :: "cr0");
219 1.32 matt #endif
220 1.29 hannken
221 1.19 chs return tb;
222 1.24 kleink }
223 1.24 kleink
224 1.47 perry static __inline uint32_t
225 1.24 kleink mfrtcl(void)
226 1.24 kleink {
227 1.24 kleink uint32_t rtcl;
228 1.24 kleink
229 1.46 perry __asm volatile ("mfrtcl %0" : "=r"(rtcl));
230 1.24 kleink return rtcl;
231 1.24 kleink }
232 1.24 kleink
233 1.47 perry static __inline void
234 1.24 kleink mfrtc(uint32_t *rtcp)
235 1.24 kleink {
236 1.24 kleink uint32_t tmp;
237 1.24 kleink
238 1.46 perry __asm volatile (
239 1.24 kleink "1: mfrtcu %0 \n"
240 1.24 kleink " mfrtcl %1 \n"
241 1.24 kleink " mfrtcu %2 \n"
242 1.24 kleink " cmplw %0,%2 \n"
243 1.24 kleink " bne- 1b"
244 1.41 kleink : "=r"(*rtcp), "=r"(*(rtcp + 1)), "=r"(tmp) :: "cr0");
245 1.19 chs }
246 1.19 chs
247 1.47 perry static __inline uint32_t
248 1.19 chs mfpvr(void)
249 1.19 chs {
250 1.19 chs uint32_t pvr;
251 1.19 chs
252 1.46 perry __asm volatile ("mfpvr %0" : "=r"(pvr));
253 1.19 chs return (pvr);
254 1.18 chs }
255 1.18 chs
256 1.49 freza static __inline int
257 1.49 freza cntlzw(uint32_t val)
258 1.49 freza {
259 1.49 freza int cnt;
260 1.49 freza
261 1.49 freza __asm volatile ("cntlzw %0,%1" : "=r"(cnt) : "r"(val));
262 1.49 freza return (cnt);
263 1.49 freza }
264 1.49 freza
265 1.48 freza #if defined(PPC_IBM4XX) || defined(PPC_IBM403)
266 1.48 freza /*
267 1.48 freza * DCR (Device Control Register) access. These have to be
268 1.48 freza * macros because register address is encoded as immediate
269 1.48 freza * operand.
270 1.48 freza */
271 1.48 freza #define mtdcr(reg, val) \
272 1.48 freza __asm volatile("mtdcr %0,%1" : : "K"(reg), "r"(val))
273 1.48 freza
274 1.48 freza #define mfdcr(reg) \
275 1.48 freza ({ \
276 1.48 freza uint32_t __val; \
277 1.48 freza \
278 1.48 freza __asm volatile("mfdcr %0,%1" : "=r"(__val) : "K"(reg)); \
279 1.48 freza __val; \
280 1.48 freza })
281 1.48 freza #endif /* PPC_IBM4XX || PPC_IBM403 */
282 1.48 freza
283 1.37 matt /*
284 1.37 matt * CLKF_BASEPRI is dependent on the underlying interrupt code
285 1.37 matt * and can not be defined here. It should be defined in
286 1.37 matt * <machine/intr.h>
287 1.37 matt */
288 1.9 matt #define CLKF_USERMODE(frame) (((frame)->srr1 & PSL_PR) != 0)
289 1.9 matt #define CLKF_PC(frame) ((frame)->srr0)
290 1.9 matt #define CLKF_INTR(frame) ((frame)->depth > 0)
291 1.9 matt
292 1.23 thorpej #define LWP_PC(l) (trapframe(l)->srr0)
293 1.9 matt
294 1.9 matt #define cpu_swapout(p)
295 1.23 thorpej #define cpu_proc_fork(p1, p2)
296 1.9 matt
297 1.9 matt extern int powersave;
298 1.9 matt extern int cpu_timebase;
299 1.9 matt extern int cpu_printfataltraps;
300 1.16 matt extern char cpu_model[];
301 1.16 matt
302 1.16 matt struct cpu_info *cpu_attach_common(struct device *, int);
303 1.18 chs void cpu_setup(struct device *, struct cpu_info *);
304 1.16 matt void cpu_identify(char *, size_t);
305 1.16 matt void delay (unsigned int);
306 1.16 matt void cpu_probe_cache(void);
307 1.16 matt void dcache_flush_page(vaddr_t);
308 1.16 matt void icache_flush_page(vaddr_t);
309 1.16 matt void dcache_flush(vaddr_t, vsize_t);
310 1.16 matt void icache_flush(vaddr_t, vsize_t);
311 1.31 scw void *mapiodev(paddr_t, psize_t);
312 1.9 matt
313 1.9 matt #define DELAY(n) delay(n)
314 1.9 matt
315 1.25 matt #define need_resched(ci) (ci->ci_want_resched = 1, ci->ci_astpending = 1)
316 1.25 matt #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, curcpu()->ci_astpending = 1)
317 1.25 matt #define signotify(p) (curcpu()->ci_astpending = 1)
318 1.9 matt
319 1.51 sanjayl #if defined(PPC_OEA) || defined(PPC_OEA64) || defined (PPC_OEA64_BRIDGE)
320 1.26 matt void oea_init(void (*)(void));
321 1.26 matt void oea_startup(const char *);
322 1.26 matt void oea_dumpsys(void);
323 1.26 matt void oea_install_extint(void (*)(void));
324 1.16 matt paddr_t kvtop(caddr_t);
325 1.16 matt void softnet(int);
326 1.16 matt
327 1.16 matt extern paddr_t msgbuf_paddr;
328 1.16 matt extern int cpu_altivec;
329 1.16 matt #endif
330 1.16 matt
331 1.9 matt #endif /* _KERNEL */
332 1.9 matt
333 1.9 matt #if defined(_KERNEL) || defined(_STANDALONE)
334 1.9 matt #if !defined(CACHELINESIZE)
335 1.29 hannken #ifdef PPC_IBM403
336 1.29 hannken #define CACHELINESIZE 16
337 1.29 hannken #else
338 1.51 sanjayl #if defined (PPC_OEA64_BRIDGE)
339 1.51 sanjayl #define CACHELINESIZE 128
340 1.51 sanjayl #else
341 1.9 matt #define CACHELINESIZE 32
342 1.51 sanjayl #endif /* PPC_OEA64_BRIDGE */
343 1.29 hannken #endif
344 1.9 matt #endif
345 1.10 matt #endif
346 1.10 matt
347 1.15 matt void __syncicache(void *, size_t);
348 1.14 eeh
349 1.5 ws /*
350 1.5 ws * CTL_MACHDEP definitions.
351 1.5 ws */
352 1.9 matt #define CPU_CACHELINE 1
353 1.9 matt #define CPU_TIMEBASE 2
354 1.9 matt #define CPU_CPUTEMP 3
355 1.9 matt #define CPU_PRINTFATALTRAPS 4
356 1.14 eeh #define CPU_CACHEINFO 5
357 1.16 matt #define CPU_ALTIVEC 6
358 1.16 matt #define CPU_MODEL 7
359 1.17 matt #define CPU_POWERSAVE 8
360 1.17 matt #define CPU_MAXID 9
361 1.1 ws
362 1.5 ws #define CTL_MACHDEP_NAMES { \
363 1.5 ws { 0, 0 }, \
364 1.5 ws { "cachelinesize", CTLTYPE_INT }, \
365 1.7 matt { "timebase", CTLTYPE_INT }, \
366 1.7 matt { "cputempature", CTLTYPE_INT }, \
367 1.9 matt { "printfataltraps", CTLTYPE_INT }, \
368 1.14 eeh { "cacheinfo", CTLTYPE_STRUCT }, \
369 1.16 matt { "altivec", CTLTYPE_INT }, \
370 1.16 matt { "model", CTLTYPE_STRING }, \
371 1.17 matt { "powersave", CTLTYPE_INT }, \
372 1.1 ws }
373 1.1 ws
374 1.5 ws #endif /* _POWERPC_CPU_H_ */
375