Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.68.2.4
      1  1.68.2.2     rmind /*	$NetBSD: cpu.h,v 1.68.2.4 2011/06/12 00:24:04 rmind Exp $	*/
      2       1.1        ws 
      3       1.1        ws /*
      4       1.5        ws  * Copyright (C) 1999 Wolfgang Solfrank.
      5       1.5        ws  * Copyright (C) 1999 TooLs GmbH.
      6       1.9      matt  * Copyright (C) 1995-1997 Wolfgang Solfrank.
      7       1.9      matt  * Copyright (C) 1995-1997 TooLs GmbH.
      8       1.1        ws  * All rights reserved.
      9       1.1        ws  *
     10       1.1        ws  * Redistribution and use in source and binary forms, with or without
     11       1.1        ws  * modification, are permitted provided that the following conditions
     12       1.1        ws  * are met:
     13       1.1        ws  * 1. Redistributions of source code must retain the above copyright
     14       1.1        ws  *    notice, this list of conditions and the following disclaimer.
     15       1.1        ws  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        ws  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        ws  *    documentation and/or other materials provided with the distribution.
     18       1.1        ws  * 3. All advertising materials mentioning features or use of this software
     19       1.1        ws  *    must display the following acknowledgement:
     20       1.1        ws  *	This product includes software developed by TooLs GmbH.
     21       1.1        ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     22       1.1        ws  *    derived from this software without specific prior written permission.
     23       1.1        ws  *
     24       1.1        ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     25       1.1        ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1        ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1        ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     28       1.1        ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     29       1.1        ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     30       1.1        ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     31       1.1        ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     32       1.1        ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     33       1.1        ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1        ws  */
     35       1.5        ws #ifndef	_POWERPC_CPU_H_
     36       1.5        ws #define	_POWERPC_CPU_H_
     37       1.1        ws 
     38      1.27      matt struct cache_info {
     39      1.27      matt 	int dcache_size;
     40      1.27      matt 	int dcache_line_size;
     41      1.27      matt 	int icache_size;
     42      1.27      matt 	int icache_line_size;
     43      1.27      matt };
     44      1.27      matt 
     45  1.68.2.2     rmind #if defined(_KERNEL) || defined(_KMEMUSER)
     46       1.9      matt #if defined(_KERNEL_OPT)
     47       1.9      matt #include "opt_lockdebug.h"
     48       1.9      matt #include "opt_multiprocessor.h"
     49      1.16      matt #include "opt_ppcarch.h"
     50       1.9      matt #endif
     51       1.9      matt 
     52  1.68.2.2     rmind #ifdef _KERNEL
     53       1.9      matt #include <machine/frame.h>
     54       1.9      matt #include <machine/psl.h>
     55       1.9      matt #include <machine/intr.h>
     56  1.68.2.2     rmind #include <sys/device_if.h>
     57  1.68.2.2     rmind #include <sys/evcnt.h>
     58  1.68.2.2     rmind #endif
     59       1.9      matt 
     60      1.42      yamt #include <sys/cpu_data.h>
     61      1.14       eeh 
     62       1.9      matt struct cpu_info {
     63      1.42      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     64  1.68.2.2     rmind #ifdef _KERNEL
     65  1.68.2.2     rmind 	device_t ci_dev;		/* device of corresponding cpu */
     66  1.68.2.2     rmind 	struct cpu_softc *ci_softc;	/* private cpu info */
     67      1.23   thorpej 	struct lwp *ci_curlwp;		/* current owner of the processor */
     68       1.9      matt 
     69       1.9      matt 	struct pcb *ci_curpcb;
     70      1.38      matt 	struct pmap *ci_curpm;
     71  1.68.2.4     rmind 	int ci_cpuid;			/* from SPR_PIR */
     72       1.9      matt 
     73      1.57       rjs 	int ci_want_resched;
     74  1.68.2.2     rmind 	volatile uint64_t ci_lastintr;
     75      1.28      matt 	volatile u_long ci_lasttb;
     76      1.28      matt 	volatile int ci_tickspending;
     77      1.50     freza 	volatile int ci_cpl;
     78      1.50     freza 	volatile int ci_iactive;
     79      1.60        ad 	volatile int ci_idepth;
     80  1.68.2.2     rmind #ifndef PPC_BOOKE
     81  1.68.2.1     rmind 	volatile imask_t ci_ipending;
     82  1.68.2.2     rmind #endif
     83  1.68.2.4     rmind 	volatile uint32_t ci_pending_ipis;
     84      1.53        ad 	int ci_mtx_oldspl;
     85      1.53        ad 	int ci_mtx_count;
     86  1.68.2.2     rmind #ifdef PPC_IBM4XX
     87       1.9      matt 	char *ci_intstk;
     88      1.68      matt #endif
     89  1.68.2.2     rmind #ifndef PPC_BOOKE
     90      1.32      matt #define	CPUSAVE_LEN	8
     91      1.32      matt 	register_t ci_tempsave[CPUSAVE_LEN];
     92      1.32      matt 	register_t ci_ddbsave[CPUSAVE_LEN];
     93      1.32      matt 	register_t ci_ipkdbsave[CPUSAVE_LEN];
     94      1.32      matt #define	CPUSAVE_R28	0		/* where r28 gets saved */
     95      1.32      matt #define	CPUSAVE_R29	1		/* where r29 gets saved */
     96      1.32      matt #define	CPUSAVE_R30	2		/* where r30 gets saved */
     97      1.32      matt #define	CPUSAVE_R31	3		/* where r31 gets saved */
     98  1.68.2.2     rmind #if defined(PPC_IBM4XX)
     99  1.68.2.2     rmind #define	CPUSAVE_DEAR	4		/* where SPR_DEAR gets saved */
    100  1.68.2.2     rmind #define	CPUSAVE_ESR	5		/* where SPR_ESR gets saved */
    101  1.68.2.2     rmind 	register_t ci_tlbmisssave[CPUSAVE_LEN];
    102  1.68.2.2     rmind #else
    103      1.32      matt #define	CPUSAVE_DAR	4		/* where SPR_DAR gets saved */
    104      1.32      matt #define	CPUSAVE_DSISR	5		/* where SPR_DSISR gets saved */
    105      1.32      matt #define	DISISAVE_LEN	4
    106      1.32      matt 	register_t ci_disisave[DISISAVE_LEN];
    107      1.68      matt #endif
    108  1.68.2.2     rmind #define	CPUSAVE_SRR0	6		/* where SRR0 gets saved */
    109  1.68.2.2     rmind #define	CPUSAVE_SRR1	7		/* where SRR1 gets saved */
    110  1.68.2.2     rmind #else /* PPC_BOOKE */
    111  1.68.2.2     rmind #define	CPUSAVE_LEN	128
    112  1.68.2.2     rmind 	register_t ci_savelifo[CPUSAVE_LEN];
    113  1.68.2.2     rmind 	struct pmap_segtab *ci_pmap_segtabs[2];
    114  1.68.2.2     rmind #define	ci_pmap_kern_segtab	ci_pmap_segtabs[0]
    115  1.68.2.2     rmind #define	ci_pmap_user_segtab	ci_pmap_segtabs[1]
    116  1.68.2.2     rmind 	struct pmap_tlb_info *ci_tlb_info;
    117  1.68.2.2     rmind #endif /* PPC_BOOKE */
    118      1.14       eeh 	struct cache_info ci_ci;
    119      1.40      matt 	void *ci_sysmon_cookie;
    120      1.43      matt 	void (*ci_idlespin)(void);
    121      1.44    briggs 	uint32_t ci_khz;
    122      1.25      matt 	struct evcnt ci_ev_clock;	/* clock intrs */
    123      1.50     freza 	struct evcnt ci_ev_statclock; 	/* stat clock */
    124  1.68.2.2     rmind #ifndef PPC_BOOKE
    125      1.25      matt 	struct evcnt ci_ev_softclock;	/* softclock intrs */
    126      1.25      matt 	struct evcnt ci_ev_softnet;	/* softnet intrs */
    127      1.25      matt 	struct evcnt ci_ev_softserial;	/* softserial intrs */
    128  1.68.2.2     rmind #endif
    129       1.9      matt 	struct evcnt ci_ev_traps;	/* calls to trap() */
    130       1.9      matt 	struct evcnt ci_ev_kdsi;	/* kernel DSI traps */
    131       1.9      matt 	struct evcnt ci_ev_udsi;	/* user DSI traps */
    132       1.9      matt 	struct evcnt ci_ev_udsi_fatal;	/* user DSI trap failures */
    133      1.33      matt 	struct evcnt ci_ev_kisi;	/* kernel ISI traps */
    134       1.9      matt 	struct evcnt ci_ev_isi;		/* user ISI traps */
    135       1.9      matt 	struct evcnt ci_ev_isi_fatal;	/* user ISI trap failures */
    136       1.9      matt 	struct evcnt ci_ev_pgm;		/* user PGM traps */
    137  1.68.2.2     rmind 	struct evcnt ci_ev_debug;	/* user debug traps */
    138       1.9      matt 	struct evcnt ci_ev_fpu;		/* FPU traps */
    139       1.9      matt 	struct evcnt ci_ev_fpusw;	/* FPU context switch */
    140       1.9      matt 	struct evcnt ci_ev_ali;		/* Alignment traps */
    141       1.9      matt 	struct evcnt ci_ev_ali_fatal;	/* Alignment fatal trap */
    142       1.9      matt 	struct evcnt ci_ev_scalls;	/* system call traps */
    143       1.9      matt 	struct evcnt ci_ev_vec;		/* Altivec traps */
    144       1.9      matt 	struct evcnt ci_ev_vecsw;	/* Altivec context switches */
    145      1.16      matt 	struct evcnt ci_ev_umchk;	/* user MCHK events */
    146      1.59   garbled 	struct evcnt ci_ev_ipi;		/* IPIs received */
    147  1.68.2.2     rmind 	struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
    148  1.68.2.2     rmind 	struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
    149  1.68.2.2     rmind 	struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
    150  1.68.2.2     rmind #endif /* _KERNEL */
    151       1.9      matt };
    152  1.68.2.2     rmind #endif /* _KERNEL || _KMEMUSER */
    153  1.68.2.2     rmind 
    154  1.68.2.2     rmind #ifdef _KERNEL
    155       1.9      matt 
    156       1.9      matt #ifdef MULTIPROCESSOR
    157      1.59   garbled 
    158      1.59   garbled struct cpu_hatch_data {
    159      1.59   garbled 	struct device *self;
    160      1.59   garbled 	struct cpu_info *ci;
    161      1.59   garbled 	int running;
    162      1.59   garbled 	int pir;
    163      1.64   garbled 	int asr;
    164      1.59   garbled 	int hid0;
    165      1.59   garbled 	int sdr1;
    166      1.59   garbled 	int sr[16];
    167      1.59   garbled 	int batu[4], batl[4];
    168      1.59   garbled 	int tbu, tbl;
    169      1.59   garbled };
    170      1.59   garbled 
    171      1.47     perry static __inline int
    172      1.11       chs cpu_number(void)
    173       1.9      matt {
    174       1.9      matt 	int pir;
    175       1.9      matt 
    176      1.30      matt 	__asm ("mfspr %0,1023" : "=r"(pir));
    177       1.9      matt 	return pir;
    178       1.9      matt }
    179       1.9      matt 
    180      1.11       chs void	cpu_boot_secondary_processors(void);
    181       1.9      matt 
    182       1.9      matt 
    183       1.9      matt #define CPU_IS_PRIMARY(ci)	((ci)->ci_cpuid == 0)
    184      1.18       chs #define CPU_INFO_ITERATOR		int
    185      1.18       chs #define CPU_INFO_FOREACH(cii, ci)					\
    186      1.64   garbled 	cii = 0, ci = &cpu_info[0]; cii < ncpu; cii++, ci++
    187      1.18       chs 
    188       1.9      matt #else
    189       1.9      matt 
    190       1.9      matt #define cpu_number()		0
    191       1.9      matt 
    192      1.18       chs #define CPU_INFO_ITERATOR		int
    193      1.18       chs #define CPU_INFO_FOREACH(cii, ci)					\
    194      1.18       chs 	cii = 0, ci = curcpu(); ci != NULL; ci = NULL
    195      1.18       chs 
    196       1.9      matt #endif /* MULTIPROCESSOR */
    197       1.9      matt 
    198      1.25      matt extern struct cpu_info cpu_info[];
    199      1.25      matt 
    200  1.68.2.4     rmind static __inline struct cpu_info * curcpu(void) __pure;
    201      1.47     perry static __inline struct cpu_info *
    202      1.25      matt curcpu(void)
    203      1.25      matt {
    204      1.25      matt 	struct cpu_info *ci;
    205      1.25      matt 
    206      1.46     perry 	__asm volatile ("mfsprg %0,0" : "=r"(ci));
    207      1.25      matt 	return ci;
    208      1.25      matt }
    209      1.25      matt 
    210  1.68.2.4     rmind register struct lwp *powerpc_curlwp __asm("r13");
    211  1.68.2.4     rmind #define	curlwp			powerpc_curlwp
    212      1.25      matt #define curpcb			(curcpu()->ci_curpcb)
    213      1.38      matt #define curpm			(curcpu()->ci_curpm)
    214      1.25      matt 
    215      1.47     perry static __inline register_t
    216      1.18       chs mfmsr(void)
    217      1.18       chs {
    218      1.20      matt 	register_t msr;
    219      1.18       chs 
    220      1.46     perry 	__asm volatile ("mfmsr %0" : "=r"(msr));
    221      1.18       chs 	return msr;
    222      1.18       chs }
    223      1.18       chs 
    224      1.47     perry static __inline void
    225      1.20      matt mtmsr(register_t msr)
    226      1.18       chs {
    227  1.68.2.2     rmind 	//KASSERT(msr & PSL_CE);
    228  1.68.2.2     rmind 	//KASSERT(msr & PSL_DE);
    229      1.46     perry 	__asm volatile ("mtmsr %0" : : "r"(msr));
    230      1.19       chs }
    231      1.19       chs 
    232      1.47     perry static __inline uint32_t
    233      1.19       chs mftbl(void)
    234      1.19       chs {
    235      1.19       chs 	uint32_t tbl;
    236      1.19       chs 
    237      1.46     perry 	__asm volatile (
    238      1.29   hannken #ifdef PPC_IBM403
    239  1.68.2.2     rmind 	"	mftblo %[tbl]"		"\n"
    240  1.68.2.2     rmind #elif defined(PPC_BOOKE)
    241  1.68.2.2     rmind 	"	mfspr %[tbl],268"	"\n"
    242      1.29   hannken #else
    243  1.68.2.2     rmind 	"	mftbl %[tbl]"		"\n"
    244      1.29   hannken #endif
    245  1.68.2.2     rmind 	: [tbl] "=r" (tbl));
    246      1.29   hannken 
    247      1.19       chs 	return tbl;
    248      1.19       chs }
    249      1.19       chs 
    250      1.47     perry static __inline uint64_t
    251      1.19       chs mftb(void)
    252      1.19       chs {
    253      1.19       chs 	uint64_t tb;
    254      1.32      matt 
    255      1.32      matt #ifdef _LP64
    256      1.46     perry 	__asm volatile ("mftb %0" : "=r"(tb));
    257      1.32      matt #else
    258      1.19       chs 	int tmp;
    259      1.19       chs 
    260      1.46     perry 	__asm volatile (
    261      1.29   hannken #ifdef PPC_IBM403
    262  1.68.2.2     rmind 	"1:	mftbhi %[tb]"		"\n"
    263  1.68.2.2     rmind 	"	mftblo %L[tb]"		"\n"
    264  1.68.2.2     rmind 	"	mftbhi %[tmp]"		"\n"
    265  1.68.2.2     rmind #elif defined(PPC_BOOKE)
    266  1.68.2.2     rmind 	"1:	mfspr %[tb],269"	"\n"
    267  1.68.2.2     rmind 	"	mfspr %L[tb],268"	"\n"
    268  1.68.2.2     rmind 	"	mfspr %[tmp],269"	"\n"
    269      1.29   hannken #else
    270  1.68.2.2     rmind 	"1:	mftbu %[tb]"		"\n"
    271  1.68.2.2     rmind 	"	mftb %L[tb]"		"\n"
    272  1.68.2.2     rmind 	"	mftbu %[tmp]"		"\n"
    273  1.68.2.2     rmind #endif
    274  1.68.2.2     rmind 	"	cmplw %[tb],%[tmp]"	"\n"
    275  1.68.2.2     rmind 	"	bne- 1b"		"\n"
    276  1.68.2.2     rmind 	    : [tb] "=r" (tb), [tmp] "=r"(tmp)
    277  1.68.2.2     rmind 	    :: "cr0");
    278      1.32      matt #endif
    279      1.29   hannken 
    280      1.19       chs 	return tb;
    281      1.24    kleink }
    282      1.24    kleink 
    283      1.47     perry static __inline uint32_t
    284      1.24    kleink mfrtcl(void)
    285      1.24    kleink {
    286      1.24    kleink 	uint32_t rtcl;
    287      1.24    kleink 
    288      1.46     perry 	__asm volatile ("mfrtcl %0" : "=r"(rtcl));
    289      1.24    kleink 	return rtcl;
    290      1.24    kleink }
    291      1.24    kleink 
    292      1.47     perry static __inline void
    293      1.24    kleink mfrtc(uint32_t *rtcp)
    294      1.24    kleink {
    295      1.24    kleink 	uint32_t tmp;
    296      1.24    kleink 
    297      1.46     perry 	__asm volatile (
    298  1.68.2.2     rmind 	"1:	mfrtcu	%[rtcu]"	"\n"
    299  1.68.2.2     rmind 	"	mfrtcl	%[rtcl]"	"\n"
    300  1.68.2.2     rmind 	"	mfrtcu	%[tmp]"		"\n"
    301  1.68.2.2     rmind 	"	cmplw	%[rtcu],%[tmp]"	"\n"
    302  1.68.2.2     rmind 	"	bne-	1b"
    303  1.68.2.2     rmind 	    : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
    304  1.68.2.2     rmind 	    :: "cr0");
    305      1.19       chs }
    306      1.19       chs 
    307      1.47     perry static __inline uint32_t
    308      1.19       chs mfpvr(void)
    309      1.19       chs {
    310      1.19       chs 	uint32_t pvr;
    311      1.19       chs 
    312      1.46     perry 	__asm volatile ("mfpvr %0" : "=r"(pvr));
    313      1.19       chs 	return (pvr);
    314      1.18       chs }
    315      1.18       chs 
    316      1.49     freza static __inline int
    317      1.49     freza cntlzw(uint32_t val)
    318      1.49     freza {
    319      1.49     freza 	int 			cnt;
    320      1.49     freza 
    321      1.49     freza 	__asm volatile ("cntlzw %0,%1" : "=r"(cnt) : "r"(val));
    322      1.49     freza 	return (cnt);
    323      1.49     freza }
    324      1.49     freza 
    325  1.68.2.3     rmind /*
    326  1.68.2.3     rmind  * functions to access the G3's cache throttling register
    327  1.68.2.3     rmind  * bits 1 - 9 specify additional waits on cache acess
    328  1.68.2.3     rmind  * bit 0 enables cache throttling
    329  1.68.2.3     rmind  */
    330  1.68.2.3     rmind 
    331  1.68.2.3     rmind static __inline int
    332  1.68.2.3     rmind mfictc(void)
    333  1.68.2.3     rmind {
    334  1.68.2.3     rmind 	int reg;
    335  1.68.2.3     rmind 
    336  1.68.2.3     rmind 	__asm ("mfspr %0,1019" : "=r"(reg));
    337  1.68.2.3     rmind 	return reg;
    338  1.68.2.3     rmind }
    339  1.68.2.3     rmind 
    340  1.68.2.3     rmind static __inline void
    341  1.68.2.3     rmind mtictc(uint32_t reg)
    342  1.68.2.3     rmind {
    343  1.68.2.3     rmind 
    344  1.68.2.3     rmind 	__asm ("mtspr 1019,%0" :: "r"(reg));
    345  1.68.2.3     rmind }
    346  1.68.2.3     rmind 
    347  1.68.2.2     rmind #define	CLKF_USERMODE(frame)	(((frame)->cf_srr1 & PSL_PR) != 0)
    348  1.68.2.2     rmind #define	CLKF_PC(frame)		((frame)->cf_srr0)
    349  1.68.2.2     rmind #define	CLKF_INTR(frame)	((frame)->cf_idepth > 0)
    350       1.9      matt 
    351  1.68.2.2     rmind #define	LWP_PC(l)		(trapframe(l)->tf_srr0)
    352       1.9      matt 
    353      1.23   thorpej #define	cpu_proc_fork(p1, p2)
    354       1.9      matt 
    355       1.9      matt extern int powersave;
    356       1.9      matt extern int cpu_timebase;
    357       1.9      matt extern int cpu_printfataltraps;
    358      1.16      matt extern char cpu_model[];
    359      1.16      matt 
    360  1.68.2.2     rmind void cpu_uarea_remap(struct lwp *);
    361      1.16      matt struct cpu_info *cpu_attach_common(struct device *, int);
    362      1.18       chs void cpu_setup(struct device *, struct cpu_info *);
    363      1.16      matt void cpu_identify(char *, size_t);
    364  1.68.2.2     rmind int cpu_get_dfs(void);
    365  1.68.2.2     rmind void cpu_set_dfs(int);
    366      1.16      matt void delay (unsigned int);
    367      1.16      matt void cpu_probe_cache(void);
    368  1.68.2.2     rmind #ifndef PPC_BOOKE
    369      1.16      matt void dcache_flush_page(vaddr_t);
    370      1.16      matt void icache_flush_page(vaddr_t);
    371      1.16      matt void dcache_flush(vaddr_t, vsize_t);
    372      1.16      matt void icache_flush(vaddr_t, vsize_t);
    373  1.68.2.2     rmind #else
    374  1.68.2.2     rmind void dcache_wb_page(vaddr_t);
    375  1.68.2.2     rmind void dcache_wbinv_page(vaddr_t);
    376  1.68.2.2     rmind void dcache_inv_page(vaddr_t);
    377  1.68.2.2     rmind void dcache_zero_page(vaddr_t);
    378  1.68.2.2     rmind void icache_inv_page(vaddr_t);
    379  1.68.2.2     rmind void dcache_wb(vaddr_t, vsize_t);
    380  1.68.2.2     rmind void dcache_wbinv(vaddr_t, vsize_t);
    381  1.68.2.2     rmind void dcache_inv(vaddr_t, vsize_t);
    382  1.68.2.2     rmind void icache_inv(vaddr_t, vsize_t);
    383  1.68.2.2     rmind #endif
    384      1.31       scw void *mapiodev(paddr_t, psize_t);
    385      1.52      matt void unmapiodev(vaddr_t, vsize_t);
    386       1.9      matt 
    387      1.59   garbled #ifdef MULTIPROCESSOR
    388      1.59   garbled int md_setup_trampoline(volatile struct cpu_hatch_data *, struct cpu_info *);
    389      1.59   garbled void md_presync_timebase(volatile struct cpu_hatch_data *);
    390      1.59   garbled void md_start_timebase(volatile struct cpu_hatch_data *);
    391      1.59   garbled void md_sync_timebase(volatile struct cpu_hatch_data *);
    392      1.59   garbled void md_setup_interrupts(void);
    393      1.59   garbled int cpu_spinup(struct device *, struct cpu_info *);
    394      1.64   garbled register_t cpu_hatch(void);
    395      1.59   garbled void cpu_spinup_trampoline(void);
    396      1.59   garbled #endif
    397      1.59   garbled 
    398       1.9      matt #define	DELAY(n)		delay(n)
    399       1.9      matt 
    400  1.68.2.4     rmind void	cpu_need_resched(struct cpu_info *, int);
    401  1.68.2.4     rmind void	cpu_signotify(struct lwp *);
    402  1.68.2.4     rmind void	cpu_need_proftick(struct lwp *);
    403  1.68.2.4     rmind #define	cpu_did_resched(l)			((l)->l_md.md_astpending = 0)
    404       1.9      matt 
    405  1.68.2.2     rmind #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE)
    406      1.26      matt void oea_init(void (*)(void));
    407      1.26      matt void oea_startup(const char *);
    408      1.26      matt void oea_dumpsys(void);
    409      1.26      matt void oea_install_extint(void (*)(void));
    410      1.55  christos paddr_t kvtop(void *);
    411      1.16      matt void softnet(int);
    412      1.16      matt 
    413      1.16      matt extern paddr_t msgbuf_paddr;
    414      1.16      matt extern int cpu_altivec;
    415      1.16      matt #endif
    416      1.16      matt 
    417       1.9      matt #endif /* _KERNEL */
    418       1.9      matt 
    419      1.61   garbled /* XXX The below breaks unified pmap on ppc32 */
    420      1.61   garbled 
    421       1.9      matt #if defined(_KERNEL) || defined(_STANDALONE)
    422       1.9      matt #if !defined(CACHELINESIZE)
    423      1.29   hannken #ifdef PPC_IBM403
    424      1.62   garbled #define	CACHELINESIZE		16
    425      1.62   garbled #define MAXCACHELINESIZE	16
    426      1.29   hannken #else
    427      1.51   sanjayl #if defined (PPC_OEA64_BRIDGE)
    428      1.62   garbled #define	CACHELINESIZE		128
    429      1.62   garbled #define MAXCACHELINESIZE	128
    430      1.51   sanjayl #else
    431      1.62   garbled #define	CACHELINESIZE		32
    432      1.62   garbled #define MAXCACHELINESIZE	32
    433      1.51   sanjayl #endif /* PPC_OEA64_BRIDGE */
    434      1.29   hannken #endif
    435       1.9      matt #endif
    436      1.10      matt #endif
    437      1.10      matt 
    438      1.15      matt void __syncicache(void *, size_t);
    439      1.14       eeh 
    440       1.5        ws /*
    441       1.5        ws  * CTL_MACHDEP definitions.
    442       1.5        ws  */
    443       1.9      matt #define	CPU_CACHELINE		1
    444       1.9      matt #define	CPU_TIMEBASE		2
    445       1.9      matt #define	CPU_CPUTEMP		3
    446       1.9      matt #define	CPU_PRINTFATALTRAPS	4
    447      1.14       eeh #define	CPU_CACHEINFO		5
    448      1.16      matt #define	CPU_ALTIVEC		6
    449      1.16      matt #define	CPU_MODEL		7
    450      1.58  nisimura #define	CPU_POWERSAVE		8	/* int: use CPU powersave mode */
    451      1.58  nisimura #define	CPU_BOOTED_DEVICE	9	/* string: device we booted from */
    452      1.58  nisimura #define	CPU_BOOTED_KERNEL	10	/* string: kernel we booted */
    453      1.58  nisimura #define	CPU_MAXID		11	/* number of valid machdep ids */
    454       1.1        ws 
    455       1.5        ws #endif	/* _POWERPC_CPU_H_ */
    456