Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.76.2.1
      1  1.76.2.1    cherry /*	$NetBSD: cpu.h,v 1.76.2.1 2011/06/23 14:19:30 cherry Exp $	*/
      2       1.1        ws 
      3       1.1        ws /*
      4       1.5        ws  * Copyright (C) 1999 Wolfgang Solfrank.
      5       1.5        ws  * Copyright (C) 1999 TooLs GmbH.
      6       1.9      matt  * Copyright (C) 1995-1997 Wolfgang Solfrank.
      7       1.9      matt  * Copyright (C) 1995-1997 TooLs GmbH.
      8       1.1        ws  * All rights reserved.
      9       1.1        ws  *
     10       1.1        ws  * Redistribution and use in source and binary forms, with or without
     11       1.1        ws  * modification, are permitted provided that the following conditions
     12       1.1        ws  * are met:
     13       1.1        ws  * 1. Redistributions of source code must retain the above copyright
     14       1.1        ws  *    notice, this list of conditions and the following disclaimer.
     15       1.1        ws  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        ws  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        ws  *    documentation and/or other materials provided with the distribution.
     18       1.1        ws  * 3. All advertising materials mentioning features or use of this software
     19       1.1        ws  *    must display the following acknowledgement:
     20       1.1        ws  *	This product includes software developed by TooLs GmbH.
     21       1.1        ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     22       1.1        ws  *    derived from this software without specific prior written permission.
     23       1.1        ws  *
     24       1.1        ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     25       1.1        ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1        ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1        ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     28       1.1        ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     29       1.1        ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     30       1.1        ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     31       1.1        ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     32       1.1        ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     33       1.1        ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1        ws  */
     35       1.5        ws #ifndef	_POWERPC_CPU_H_
     36       1.5        ws #define	_POWERPC_CPU_H_
     37       1.1        ws 
     38      1.27      matt struct cache_info {
     39      1.27      matt 	int dcache_size;
     40      1.27      matt 	int dcache_line_size;
     41      1.27      matt 	int icache_size;
     42      1.27      matt 	int icache_line_size;
     43      1.27      matt };
     44      1.27      matt 
     45      1.73       phx #if defined(_KERNEL) || defined(_KMEMUSER)
     46       1.9      matt #if defined(_KERNEL_OPT)
     47       1.9      matt #include "opt_lockdebug.h"
     48  1.76.2.1    cherry #include "opt_modular.h"
     49       1.9      matt #include "opt_multiprocessor.h"
     50      1.16      matt #include "opt_ppcarch.h"
     51       1.9      matt #endif
     52       1.9      matt 
     53      1.73       phx #ifdef _KERNEL
     54       1.9      matt #include <machine/intr.h>
     55      1.72  uebayasi #include <sys/device_if.h>
     56      1.72  uebayasi #include <sys/evcnt.h>
     57      1.73       phx #endif
     58       1.9      matt 
     59      1.42      yamt #include <sys/cpu_data.h>
     60      1.14       eeh 
     61       1.9      matt struct cpu_info {
     62      1.42      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     63      1.73       phx #ifdef _KERNEL
     64      1.74      matt 	device_t ci_dev;		/* device of corresponding cpu */
     65      1.74      matt 	struct cpu_softc *ci_softc;	/* private cpu info */
     66      1.23   thorpej 	struct lwp *ci_curlwp;		/* current owner of the processor */
     67       1.9      matt 
     68       1.9      matt 	struct pcb *ci_curpcb;
     69      1.38      matt 	struct pmap *ci_curpm;
     70  1.76.2.1    cherry 	struct lwp *ci_softlwps[SOFTINT_COUNT];
     71  1.76.2.1    cherry 	int ci_cpuid;			/* from SPR_PIR */
     72       1.9      matt 
     73      1.57       rjs 	int ci_want_resched;
     74      1.74      matt 	volatile uint64_t ci_lastintr;
     75      1.28      matt 	volatile u_long ci_lasttb;
     76      1.28      matt 	volatile int ci_tickspending;
     77      1.50     freza 	volatile int ci_cpl;
     78      1.50     freza 	volatile int ci_iactive;
     79      1.60        ad 	volatile int ci_idepth;
     80  1.76.2.1    cherry 	union {
     81  1.76.2.1    cherry #if !defined(PPC_BOOKE) && !defined(_MODULE)
     82  1.76.2.1    cherry 		volatile imask_t un1_ipending;
     83  1.76.2.1    cherry #define	ci_ipending	ci_un1.un1_ipending
     84  1.76.2.1    cherry #endif
     85  1.76.2.1    cherry 		uint64_t un1_pad64;
     86  1.76.2.1    cherry 	} ci_un1;
     87  1.76.2.1    cherry 	volatile uint32_t ci_pending_ipis;
     88      1.53        ad 	int ci_mtx_oldspl;
     89      1.53        ad 	int ci_mtx_count;
     90  1.76.2.1    cherry #if defined(PPC_IBM4XX) || defined(MODULAR) || defined(_MODULE)
     91       1.9      matt 	char *ci_intstk;
     92      1.68      matt #endif
     93  1.76.2.1    cherry #define	CI_SAVETEMP	(0*CPUSAVE_LEN)
     94  1.76.2.1    cherry #define	CI_SAVEDDB	(1*CPUSAVE_LEN)
     95  1.76.2.1    cherry #define	CI_SAVEIPKDB	(2*CPUSAVE_LEN)
     96  1.76.2.1    cherry #define	CI_SAVEMMU	(3*CPUSAVE_LEN)
     97  1.76.2.1    cherry #define	CI_SAVEMAX	(4*CPUSAVE_LEN)
     98      1.32      matt #define	CPUSAVE_LEN	8
     99  1.76.2.1    cherry #if !defined(PPC_BOOKE) && !defined(MODULAR) && !defined(_MODULE)
    100  1.76.2.1    cherry #define	CPUSAVE_SIZE	(CI_SAVEMAX*CPUSAVE_LEN)
    101  1.76.2.1    cherry #else
    102  1.76.2.1    cherry #define	CPUSAVE_SIZE	128
    103  1.76.2.1    cherry #endif
    104      1.32      matt #define	CPUSAVE_R28	0		/* where r28 gets saved */
    105      1.32      matt #define	CPUSAVE_R29	1		/* where r29 gets saved */
    106      1.32      matt #define	CPUSAVE_R30	2		/* where r30 gets saved */
    107      1.32      matt #define	CPUSAVE_R31	3		/* where r31 gets saved */
    108  1.76.2.1    cherry #define	CPUSAVE_DEAR	4		/* where IBM4XX SPR_DEAR gets saved */
    109  1.76.2.1    cherry #define	CPUSAVE_DAR	4		/* where OEA SPR_DAR gets saved */
    110  1.76.2.1    cherry #define	CPUSAVE_ESR	5		/* where IBM4XX SPR_ESR gets saved */
    111  1.76.2.1    cherry #define	CPUSAVE_DSISR	5		/* where OEA SPR_DSISR gets saved */
    112      1.74      matt #define	CPUSAVE_SRR0	6		/* where SRR0 gets saved */
    113      1.74      matt #define	CPUSAVE_SRR1	7		/* where SRR1 gets saved */
    114  1.76.2.1    cherry 	register_t ci_savearea[CPUSAVE_SIZE];
    115  1.76.2.1    cherry #if defined(PPC_BOOKE) || defined(MODULAR) || defined(_MODULE)
    116  1.76.2.1    cherry 	uint32_t ci_pmap_asid_cur;
    117      1.74      matt 	struct pmap_segtab *ci_pmap_segtabs[2];
    118      1.74      matt #define	ci_pmap_kern_segtab	ci_pmap_segtabs[0]
    119      1.74      matt #define	ci_pmap_user_segtab	ci_pmap_segtabs[1]
    120      1.74      matt 	struct pmap_tlb_info *ci_tlb_info;
    121  1.76.2.1    cherry #endif /* PPC_BOOKE || MODULAR || _MODULE */
    122      1.14       eeh 	struct cache_info ci_ci;
    123      1.40      matt 	void *ci_sysmon_cookie;
    124      1.43      matt 	void (*ci_idlespin)(void);
    125      1.44    briggs 	uint32_t ci_khz;
    126      1.25      matt 	struct evcnt ci_ev_clock;	/* clock intrs */
    127      1.50     freza 	struct evcnt ci_ev_statclock; 	/* stat clock */
    128       1.9      matt 	struct evcnt ci_ev_traps;	/* calls to trap() */
    129       1.9      matt 	struct evcnt ci_ev_kdsi;	/* kernel DSI traps */
    130       1.9      matt 	struct evcnt ci_ev_udsi;	/* user DSI traps */
    131       1.9      matt 	struct evcnt ci_ev_udsi_fatal;	/* user DSI trap failures */
    132      1.33      matt 	struct evcnt ci_ev_kisi;	/* kernel ISI traps */
    133       1.9      matt 	struct evcnt ci_ev_isi;		/* user ISI traps */
    134       1.9      matt 	struct evcnt ci_ev_isi_fatal;	/* user ISI trap failures */
    135       1.9      matt 	struct evcnt ci_ev_pgm;		/* user PGM traps */
    136      1.75      matt 	struct evcnt ci_ev_debug;	/* user debug traps */
    137       1.9      matt 	struct evcnt ci_ev_fpu;		/* FPU traps */
    138       1.9      matt 	struct evcnt ci_ev_fpusw;	/* FPU context switch */
    139       1.9      matt 	struct evcnt ci_ev_ali;		/* Alignment traps */
    140       1.9      matt 	struct evcnt ci_ev_ali_fatal;	/* Alignment fatal trap */
    141       1.9      matt 	struct evcnt ci_ev_scalls;	/* system call traps */
    142       1.9      matt 	struct evcnt ci_ev_vec;		/* Altivec traps */
    143       1.9      matt 	struct evcnt ci_ev_vecsw;	/* Altivec context switches */
    144      1.16      matt 	struct evcnt ci_ev_umchk;	/* user MCHK events */
    145      1.59   garbled 	struct evcnt ci_ev_ipi;		/* IPIs received */
    146      1.74      matt 	struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
    147      1.74      matt 	struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
    148      1.74      matt 	struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
    149      1.73       phx #endif /* _KERNEL */
    150       1.9      matt };
    151      1.73       phx #endif /* _KERNEL || _KMEMUSER */
    152      1.73       phx 
    153      1.73       phx #ifdef _KERNEL
    154       1.9      matt 
    155  1.76.2.1    cherry #if defined(MULTIPROCESSOR) && !defined(_MODULE)
    156      1.59   garbled struct cpu_hatch_data {
    157  1.76.2.1    cherry 	device_t self;
    158      1.59   garbled 	struct cpu_info *ci;
    159      1.59   garbled 	int running;
    160      1.59   garbled 	int pir;
    161      1.64   garbled 	int asr;
    162      1.59   garbled 	int hid0;
    163      1.59   garbled 	int sdr1;
    164      1.59   garbled 	int sr[16];
    165      1.59   garbled 	int batu[4], batl[4];
    166      1.59   garbled 	int tbu, tbl;
    167      1.59   garbled };
    168  1.76.2.1    cherry #endif /* MULTIPROCESSOR && !_MODULE */
    169      1.59   garbled 
    170  1.76.2.1    cherry #if defined(MULTIPROCESSOR) || defined(_MODULE)
    171  1.76.2.1    cherry #define	cpu_number()		(curcpu()->ci_index + 0)
    172       1.9      matt 
    173       1.9      matt #define CPU_IS_PRIMARY(ci)	((ci)->ci_cpuid == 0)
    174  1.76.2.1    cherry #define CPU_INFO_ITERATOR	int
    175  1.76.2.1    cherry #define CPU_INFO_FOREACH(cii, ci)				\
    176      1.64   garbled 	cii = 0, ci = &cpu_info[0]; cii < ncpu; cii++, ci++
    177      1.18       chs 
    178       1.9      matt #else
    179       1.9      matt #define cpu_number()		0
    180       1.9      matt 
    181  1.76.2.1    cherry #define CPU_IS_PRIMARY(ci)	true
    182  1.76.2.1    cherry #define CPU_INFO_ITERATOR	int
    183  1.76.2.1    cherry #define CPU_INFO_FOREACH(cii, ci)				\
    184      1.18       chs 	cii = 0, ci = curcpu(); ci != NULL; ci = NULL
    185      1.18       chs 
    186  1.76.2.1    cherry #endif /* MULTIPROCESSOR || _MODULE */
    187       1.9      matt 
    188      1.25      matt extern struct cpu_info cpu_info[];
    189      1.25      matt 
    190  1.76.2.1    cherry static __inline struct cpu_info * curcpu(void) __pure;
    191      1.47     perry static __inline struct cpu_info *
    192      1.25      matt curcpu(void)
    193      1.25      matt {
    194      1.25      matt 	struct cpu_info *ci;
    195      1.25      matt 
    196  1.76.2.1    cherry 	__asm volatile ("mfsprg0 %0" : "=r"(ci));
    197      1.25      matt 	return ci;
    198      1.25      matt }
    199      1.25      matt 
    200  1.76.2.1    cherry register struct lwp *powerpc_curlwp __asm("r13");
    201  1.76.2.1    cherry #define	curlwp			powerpc_curlwp
    202      1.25      matt #define curpcb			(curcpu()->ci_curpcb)
    203      1.38      matt #define curpm			(curcpu()->ci_curpm)
    204      1.25      matt 
    205      1.47     perry static __inline register_t
    206      1.18       chs mfmsr(void)
    207      1.18       chs {
    208      1.20      matt 	register_t msr;
    209      1.18       chs 
    210      1.46     perry 	__asm volatile ("mfmsr %0" : "=r"(msr));
    211      1.18       chs 	return msr;
    212      1.18       chs }
    213      1.18       chs 
    214      1.47     perry static __inline void
    215      1.20      matt mtmsr(register_t msr)
    216      1.18       chs {
    217      1.74      matt 	//KASSERT(msr & PSL_CE);
    218      1.74      matt 	//KASSERT(msr & PSL_DE);
    219      1.46     perry 	__asm volatile ("mtmsr %0" : : "r"(msr));
    220      1.19       chs }
    221      1.19       chs 
    222  1.76.2.1    cherry #if !defined(_MODULE)
    223      1.47     perry static __inline uint32_t
    224      1.19       chs mftbl(void)
    225      1.19       chs {
    226      1.19       chs 	uint32_t tbl;
    227      1.19       chs 
    228      1.46     perry 	__asm volatile (
    229      1.29   hannken #ifdef PPC_IBM403
    230      1.74      matt 	"	mftblo %[tbl]"		"\n"
    231      1.74      matt #elif defined(PPC_BOOKE)
    232      1.74      matt 	"	mfspr %[tbl],268"	"\n"
    233      1.29   hannken #else
    234      1.74      matt 	"	mftbl %[tbl]"		"\n"
    235      1.29   hannken #endif
    236      1.74      matt 	: [tbl] "=r" (tbl));
    237      1.29   hannken 
    238      1.19       chs 	return tbl;
    239      1.19       chs }
    240      1.19       chs 
    241      1.47     perry static __inline uint64_t
    242      1.19       chs mftb(void)
    243      1.19       chs {
    244      1.19       chs 	uint64_t tb;
    245      1.32      matt 
    246      1.32      matt #ifdef _LP64
    247      1.46     perry 	__asm volatile ("mftb %0" : "=r"(tb));
    248      1.32      matt #else
    249      1.19       chs 	int tmp;
    250      1.19       chs 
    251      1.46     perry 	__asm volatile (
    252      1.29   hannken #ifdef PPC_IBM403
    253      1.74      matt 	"1:	mftbhi %[tb]"		"\n"
    254      1.74      matt 	"	mftblo %L[tb]"		"\n"
    255      1.74      matt 	"	mftbhi %[tmp]"		"\n"
    256      1.74      matt #elif defined(PPC_BOOKE)
    257      1.74      matt 	"1:	mfspr %[tb],269"	"\n"
    258      1.74      matt 	"	mfspr %L[tb],268"	"\n"
    259      1.74      matt 	"	mfspr %[tmp],269"	"\n"
    260      1.29   hannken #else
    261      1.74      matt 	"1:	mftbu %[tb]"		"\n"
    262      1.74      matt 	"	mftb %L[tb]"		"\n"
    263      1.74      matt 	"	mftbu %[tmp]"		"\n"
    264      1.74      matt #endif
    265      1.74      matt 	"	cmplw %[tb],%[tmp]"	"\n"
    266      1.74      matt 	"	bne- 1b"		"\n"
    267      1.74      matt 	    : [tb] "=r" (tb), [tmp] "=r"(tmp)
    268      1.74      matt 	    :: "cr0");
    269      1.32      matt #endif
    270      1.29   hannken 
    271      1.19       chs 	return tb;
    272      1.24    kleink }
    273      1.24    kleink 
    274      1.47     perry static __inline uint32_t
    275      1.24    kleink mfrtcl(void)
    276      1.24    kleink {
    277      1.24    kleink 	uint32_t rtcl;
    278      1.24    kleink 
    279      1.46     perry 	__asm volatile ("mfrtcl %0" : "=r"(rtcl));
    280      1.24    kleink 	return rtcl;
    281      1.24    kleink }
    282      1.24    kleink 
    283      1.47     perry static __inline void
    284      1.24    kleink mfrtc(uint32_t *rtcp)
    285      1.24    kleink {
    286      1.24    kleink 	uint32_t tmp;
    287      1.24    kleink 
    288      1.46     perry 	__asm volatile (
    289      1.74      matt 	"1:	mfrtcu	%[rtcu]"	"\n"
    290      1.74      matt 	"	mfrtcl	%[rtcl]"	"\n"
    291      1.74      matt 	"	mfrtcu	%[tmp]"		"\n"
    292      1.74      matt 	"	cmplw	%[rtcu],%[tmp]"	"\n"
    293      1.74      matt 	"	bne-	1b"
    294      1.74      matt 	    : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
    295      1.74      matt 	    :: "cr0");
    296      1.19       chs }
    297  1.76.2.1    cherry #endif /* !_MODULE */
    298      1.19       chs 
    299      1.47     perry static __inline uint32_t
    300      1.19       chs mfpvr(void)
    301      1.19       chs {
    302      1.19       chs 	uint32_t pvr;
    303      1.19       chs 
    304      1.46     perry 	__asm volatile ("mfpvr %0" : "=r"(pvr));
    305      1.19       chs 	return (pvr);
    306      1.18       chs }
    307      1.18       chs 
    308  1.76.2.1    cherry #ifdef _MODULE
    309  1.76.2.1    cherry extern const char __CPU_MAXNUM;
    310      1.76  macallan /*
    311  1.76.2.1    cherry  * Make with 0xffff to force a R_PPC_ADDR16_LO without the
    312  1.76.2.1    cherry  * corresponding R_PPC_ADDR16_HI relocation.
    313      1.76  macallan  */
    314  1.76.2.1    cherry #define	CPU_MAXNUM	(((uintptr_t)&__CPU_MAXNUM)&0xffff)
    315  1.76.2.1    cherry #endif /* _MODULE */
    316      1.76  macallan 
    317  1.76.2.1    cherry #if !defined(_MODULE)
    318       1.9      matt extern int powersave;
    319       1.9      matt extern int cpu_timebase;
    320       1.9      matt extern int cpu_printfataltraps;
    321      1.16      matt extern char cpu_model[];
    322      1.16      matt 
    323  1.76.2.1    cherry struct cpu_info *
    324  1.76.2.1    cherry 	cpu_attach_common(device_t, int);
    325  1.76.2.1    cherry void	cpu_setup(device_t, struct cpu_info *);
    326  1.76.2.1    cherry void	cpu_identify(char *, size_t);
    327  1.76.2.1    cherry void	cpu_probe_cache(void);
    328  1.76.2.1    cherry 
    329  1.76.2.1    cherry void	dcache_wb_page(vaddr_t);
    330  1.76.2.1    cherry void	dcache_wbinv_page(vaddr_t);
    331  1.76.2.1    cherry void	dcache_inv_page(vaddr_t);
    332  1.76.2.1    cherry void	dcache_zero_page(vaddr_t);
    333  1.76.2.1    cherry void	icache_inv_page(vaddr_t);
    334  1.76.2.1    cherry void	dcache_wb(vaddr_t, vsize_t);
    335  1.76.2.1    cherry void	dcache_wbinv(vaddr_t, vsize_t);
    336  1.76.2.1    cherry void	dcache_inv(vaddr_t, vsize_t);
    337  1.76.2.1    cherry void	icache_inv(vaddr_t, vsize_t);
    338  1.76.2.1    cherry 
    339  1.76.2.1    cherry void *	mapiodev(paddr_t, psize_t);
    340  1.76.2.1    cherry void	unmapiodev(vaddr_t, vsize_t);
    341       1.9      matt 
    342      1.59   garbled #ifdef MULTIPROCESSOR
    343  1.76.2.1    cherry int	md_setup_trampoline(volatile struct cpu_hatch_data *,
    344  1.76.2.1    cherry 	    struct cpu_info *);
    345  1.76.2.1    cherry void	md_presync_timebase(volatile struct cpu_hatch_data *);
    346  1.76.2.1    cherry void	md_start_timebase(volatile struct cpu_hatch_data *);
    347  1.76.2.1    cherry void	md_sync_timebase(volatile struct cpu_hatch_data *);
    348  1.76.2.1    cherry void	md_setup_interrupts(void);
    349  1.76.2.1    cherry int	cpu_spinup(device_t, struct cpu_info *);
    350  1.76.2.1    cherry register_t
    351  1.76.2.1    cherry 	cpu_hatch(void);
    352  1.76.2.1    cherry void	cpu_spinup_trampoline(void);
    353  1.76.2.1    cherry void	cpu_boot_secondary_processors(void);
    354  1.76.2.1    cherry #endif /* MULTIPROCESSOR */
    355  1.76.2.1    cherry #endif /* !_MODULE */
    356  1.76.2.1    cherry 
    357  1.76.2.1    cherry #define	cpu_proc_fork(p1, p2)
    358      1.59   garbled 
    359       1.9      matt #define	DELAY(n)		delay(n)
    360  1.76.2.1    cherry void	delay(unsigned int);
    361       1.9      matt 
    362  1.76.2.1    cherry #define	CLKF_USERMODE(cf)	cpu_clkf_usermode(cf)
    363  1.76.2.1    cherry #define	CLKF_PC(cf)		cpu_clkf_pc(cf)
    364  1.76.2.1    cherry #define	CLKF_INTR(cf)		cpu_clkf_intr(cf)
    365  1.76.2.1    cherry 
    366  1.76.2.1    cherry bool	cpu_clkf_usermode(const struct clockframe *);
    367  1.76.2.1    cherry vaddr_t	cpu_clkf_pc(const struct clockframe *);
    368  1.76.2.1    cherry bool	cpu_clkf_intr(const struct clockframe *);
    369  1.76.2.1    cherry 
    370  1.76.2.1    cherry #define	LWP_PC(l)		cpu_lwp_pc(l)
    371  1.76.2.1    cherry 
    372  1.76.2.1    cherry vaddr_t	cpu_lwp_pc(struct lwp *);
    373  1.76.2.1    cherry 
    374  1.76.2.1    cherry void	cpu_ast(struct lwp *, struct cpu_info *);
    375  1.76.2.1    cherry void *	cpu_uarea_alloc(bool);
    376  1.76.2.1    cherry bool	cpu_uarea_free(void *);
    377  1.76.2.1    cherry void	cpu_need_resched(struct cpu_info *, int);
    378  1.76.2.1    cherry void	cpu_signotify(struct lwp *);
    379  1.76.2.1    cherry void	cpu_need_proftick(struct lwp *);
    380  1.76.2.1    cherry #define	cpu_did_resched(l)			((l)->l_md.md_astpending = 0)
    381  1.76.2.1    cherry 
    382  1.76.2.1    cherry void	cpu_fixup_stubs(void);
    383  1.76.2.1    cherry 
    384  1.76.2.1    cherry #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE) && !defined(_MODULE)
    385  1.76.2.1    cherry int	cpu_get_dfs(void);
    386  1.76.2.1    cherry void	cpu_set_dfs(int);
    387  1.76.2.1    cherry 
    388  1.76.2.1    cherry void	oea_init(void (*)(void));
    389  1.76.2.1    cherry void	oea_startup(const char *);
    390  1.76.2.1    cherry void	oea_dumpsys(void);
    391  1.76.2.1    cherry void	oea_install_extint(void (*)(void));
    392  1.76.2.1    cherry paddr_t	kvtop(void *);
    393      1.16      matt 
    394      1.16      matt extern paddr_t msgbuf_paddr;
    395      1.16      matt extern int cpu_altivec;
    396      1.16      matt #endif
    397      1.16      matt 
    398       1.9      matt #endif /* _KERNEL */
    399       1.9      matt 
    400      1.61   garbled /* XXX The below breaks unified pmap on ppc32 */
    401      1.61   garbled 
    402  1.76.2.1    cherry #if !defined(CACHELINESIZE) && !defined(_MODULE) \
    403  1.76.2.1    cherry     && (defined(_KERNEL) || defined(_STANDALONE))
    404  1.76.2.1    cherry #if defined(PPC_IBM403)
    405      1.62   garbled #define	CACHELINESIZE		16
    406      1.62   garbled #define MAXCACHELINESIZE	16
    407  1.76.2.1    cherry #elif defined (PPC_OEA64_BRIDGE)
    408      1.62   garbled #define	CACHELINESIZE		128
    409      1.62   garbled #define MAXCACHELINESIZE	128
    410      1.51   sanjayl #else
    411      1.62   garbled #define	CACHELINESIZE		32
    412      1.62   garbled #define MAXCACHELINESIZE	32
    413      1.51   sanjayl #endif /* PPC_OEA64_BRIDGE */
    414      1.29   hannken #endif
    415      1.10      matt 
    416  1.76.2.1    cherry void	__syncicache(void *, size_t);
    417      1.14       eeh 
    418       1.5        ws /*
    419       1.5        ws  * CTL_MACHDEP definitions.
    420       1.5        ws  */
    421       1.9      matt #define	CPU_CACHELINE		1
    422       1.9      matt #define	CPU_TIMEBASE		2
    423       1.9      matt #define	CPU_CPUTEMP		3
    424       1.9      matt #define	CPU_PRINTFATALTRAPS	4
    425      1.14       eeh #define	CPU_CACHEINFO		5
    426      1.16      matt #define	CPU_ALTIVEC		6
    427      1.16      matt #define	CPU_MODEL		7
    428      1.58  nisimura #define	CPU_POWERSAVE		8	/* int: use CPU powersave mode */
    429      1.58  nisimura #define	CPU_BOOTED_DEVICE	9	/* string: device we booted from */
    430      1.58  nisimura #define	CPU_BOOTED_KERNEL	10	/* string: kernel we booted */
    431      1.58  nisimura #define	CPU_MAXID		11	/* number of valid machdep ids */
    432       1.1        ws 
    433       1.5        ws #endif	/* _POWERPC_CPU_H_ */
    434