Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.92
      1  1.92      matt /*	$NetBSD: cpu.h,v 1.92 2012/07/09 17:45:22 matt Exp $	*/
      2   1.1        ws 
      3   1.1        ws /*
      4   1.5        ws  * Copyright (C) 1999 Wolfgang Solfrank.
      5   1.5        ws  * Copyright (C) 1999 TooLs GmbH.
      6   1.9      matt  * Copyright (C) 1995-1997 Wolfgang Solfrank.
      7   1.9      matt  * Copyright (C) 1995-1997 TooLs GmbH.
      8   1.1        ws  * All rights reserved.
      9   1.1        ws  *
     10   1.1        ws  * Redistribution and use in source and binary forms, with or without
     11   1.1        ws  * modification, are permitted provided that the following conditions
     12   1.1        ws  * are met:
     13   1.1        ws  * 1. Redistributions of source code must retain the above copyright
     14   1.1        ws  *    notice, this list of conditions and the following disclaimer.
     15   1.1        ws  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        ws  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        ws  *    documentation and/or other materials provided with the distribution.
     18   1.1        ws  * 3. All advertising materials mentioning features or use of this software
     19   1.1        ws  *    must display the following acknowledgement:
     20   1.1        ws  *	This product includes software developed by TooLs GmbH.
     21   1.1        ws  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     22   1.1        ws  *    derived from this software without specific prior written permission.
     23   1.1        ws  *
     24   1.1        ws  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     25   1.1        ws  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26   1.1        ws  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1        ws  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     28   1.1        ws  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     29   1.1        ws  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     30   1.1        ws  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     31   1.1        ws  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     32   1.1        ws  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     33   1.1        ws  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34   1.1        ws  */
     35   1.5        ws #ifndef	_POWERPC_CPU_H_
     36   1.5        ws #define	_POWERPC_CPU_H_
     37   1.1        ws 
     38  1.27      matt struct cache_info {
     39  1.27      matt 	int dcache_size;
     40  1.27      matt 	int dcache_line_size;
     41  1.27      matt 	int icache_size;
     42  1.27      matt 	int icache_line_size;
     43  1.27      matt };
     44  1.27      matt 
     45  1.73       phx #if defined(_KERNEL) || defined(_KMEMUSER)
     46   1.9      matt #if defined(_KERNEL_OPT)
     47   1.9      matt #include "opt_lockdebug.h"
     48  1.83      matt #include "opt_modular.h"
     49   1.9      matt #include "opt_multiprocessor.h"
     50  1.16      matt #include "opt_ppcarch.h"
     51   1.9      matt #endif
     52   1.9      matt 
     53  1.73       phx #ifdef _KERNEL
     54   1.9      matt #include <machine/intr.h>
     55  1.72  uebayasi #include <sys/device_if.h>
     56  1.72  uebayasi #include <sys/evcnt.h>
     57  1.73       phx #endif
     58   1.9      matt 
     59  1.42      yamt #include <sys/cpu_data.h>
     60  1.14       eeh 
     61   1.9      matt struct cpu_info {
     62  1.42      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     63  1.73       phx #ifdef _KERNEL
     64  1.74      matt 	device_t ci_dev;		/* device of corresponding cpu */
     65  1.74      matt 	struct cpu_softc *ci_softc;	/* private cpu info */
     66  1.23   thorpej 	struct lwp *ci_curlwp;		/* current owner of the processor */
     67   1.9      matt 
     68   1.9      matt 	struct pcb *ci_curpcb;
     69  1.38      matt 	struct pmap *ci_curpm;
     70  1.80      matt 	struct lwp *ci_softlwps[SOFTINT_COUNT];
     71  1.77      matt 	int ci_cpuid;			/* from SPR_PIR */
     72   1.9      matt 
     73  1.57       rjs 	int ci_want_resched;
     74  1.74      matt 	volatile uint64_t ci_lastintr;
     75  1.28      matt 	volatile u_long ci_lasttb;
     76  1.28      matt 	volatile int ci_tickspending;
     77  1.50     freza 	volatile int ci_cpl;
     78  1.50     freza 	volatile int ci_iactive;
     79  1.60        ad 	volatile int ci_idepth;
     80  1.84      matt 	union {
     81  1.84      matt #if !defined(PPC_BOOKE) && !defined(_MODULE)
     82  1.84      matt 		volatile imask_t un1_ipending;
     83  1.84      matt #define	ci_ipending	ci_un1.un1_ipending
     84  1.74      matt #endif
     85  1.84      matt 		uint64_t un1_pad64;
     86  1.84      matt 	} ci_un1;
     87  1.77      matt 	volatile uint32_t ci_pending_ipis;
     88  1.53        ad 	int ci_mtx_oldspl;
     89  1.53        ad 	int ci_mtx_count;
     90  1.84      matt #if defined(PPC_IBM4XX) || defined(MODULAR) || defined(_MODULE)
     91   1.9      matt 	char *ci_intstk;
     92  1.68      matt #endif
     93  1.84      matt #define	CI_SAVETEMP	(0*CPUSAVE_LEN)
     94  1.84      matt #define	CI_SAVEDDB	(1*CPUSAVE_LEN)
     95  1.84      matt #define	CI_SAVEIPKDB	(2*CPUSAVE_LEN)
     96  1.84      matt #define	CI_SAVEMMU	(3*CPUSAVE_LEN)
     97  1.84      matt #define	CI_SAVEMAX	(4*CPUSAVE_LEN)
     98  1.32      matt #define	CPUSAVE_LEN	8
     99  1.84      matt #if !defined(PPC_BOOKE) && !defined(MODULAR) && !defined(_MODULE)
    100  1.84      matt #define	CPUSAVE_SIZE	(CI_SAVEMAX*CPUSAVE_LEN)
    101  1.84      matt #else
    102  1.84      matt #define	CPUSAVE_SIZE	128
    103  1.84      matt #endif
    104  1.32      matt #define	CPUSAVE_R28	0		/* where r28 gets saved */
    105  1.32      matt #define	CPUSAVE_R29	1		/* where r29 gets saved */
    106  1.32      matt #define	CPUSAVE_R30	2		/* where r30 gets saved */
    107  1.32      matt #define	CPUSAVE_R31	3		/* where r31 gets saved */
    108  1.84      matt #define	CPUSAVE_DEAR	4		/* where IBM4XX SPR_DEAR gets saved */
    109  1.84      matt #define	CPUSAVE_DAR	4		/* where OEA SPR_DAR gets saved */
    110  1.84      matt #define	CPUSAVE_ESR	5		/* where IBM4XX SPR_ESR gets saved */
    111  1.84      matt #define	CPUSAVE_DSISR	5		/* where OEA SPR_DSISR gets saved */
    112  1.74      matt #define	CPUSAVE_SRR0	6		/* where SRR0 gets saved */
    113  1.74      matt #define	CPUSAVE_SRR1	7		/* where SRR1 gets saved */
    114  1.84      matt 	register_t ci_savearea[CPUSAVE_SIZE];
    115  1.84      matt #if defined(PPC_BOOKE) || defined(MODULAR) || defined(_MODULE)
    116  1.86      matt 	uint32_t ci_pmap_asid_cur;
    117  1.92      matt 	union pmap_segtab *ci_pmap_segtabs[2];
    118  1.74      matt #define	ci_pmap_kern_segtab	ci_pmap_segtabs[0]
    119  1.74      matt #define	ci_pmap_user_segtab	ci_pmap_segtabs[1]
    120  1.74      matt 	struct pmap_tlb_info *ci_tlb_info;
    121  1.84      matt #endif /* PPC_BOOKE || MODULAR || _MODULE */
    122  1.14       eeh 	struct cache_info ci_ci;
    123  1.40      matt 	void *ci_sysmon_cookie;
    124  1.43      matt 	void (*ci_idlespin)(void);
    125  1.44    briggs 	uint32_t ci_khz;
    126  1.25      matt 	struct evcnt ci_ev_clock;	/* clock intrs */
    127  1.50     freza 	struct evcnt ci_ev_statclock; 	/* stat clock */
    128   1.9      matt 	struct evcnt ci_ev_traps;	/* calls to trap() */
    129   1.9      matt 	struct evcnt ci_ev_kdsi;	/* kernel DSI traps */
    130   1.9      matt 	struct evcnt ci_ev_udsi;	/* user DSI traps */
    131   1.9      matt 	struct evcnt ci_ev_udsi_fatal;	/* user DSI trap failures */
    132  1.33      matt 	struct evcnt ci_ev_kisi;	/* kernel ISI traps */
    133   1.9      matt 	struct evcnt ci_ev_isi;		/* user ISI traps */
    134   1.9      matt 	struct evcnt ci_ev_isi_fatal;	/* user ISI trap failures */
    135   1.9      matt 	struct evcnt ci_ev_pgm;		/* user PGM traps */
    136  1.75      matt 	struct evcnt ci_ev_debug;	/* user debug traps */
    137   1.9      matt 	struct evcnt ci_ev_fpu;		/* FPU traps */
    138   1.9      matt 	struct evcnt ci_ev_fpusw;	/* FPU context switch */
    139   1.9      matt 	struct evcnt ci_ev_ali;		/* Alignment traps */
    140   1.9      matt 	struct evcnt ci_ev_ali_fatal;	/* Alignment fatal trap */
    141   1.9      matt 	struct evcnt ci_ev_scalls;	/* system call traps */
    142   1.9      matt 	struct evcnt ci_ev_vec;		/* Altivec traps */
    143   1.9      matt 	struct evcnt ci_ev_vecsw;	/* Altivec context switches */
    144  1.16      matt 	struct evcnt ci_ev_umchk;	/* user MCHK events */
    145  1.59   garbled 	struct evcnt ci_ev_ipi;		/* IPIs received */
    146  1.74      matt 	struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
    147  1.74      matt 	struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
    148  1.74      matt 	struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
    149  1.73       phx #endif /* _KERNEL */
    150   1.9      matt };
    151  1.73       phx #endif /* _KERNEL || _KMEMUSER */
    152  1.73       phx 
    153  1.73       phx #ifdef _KERNEL
    154   1.9      matt 
    155  1.83      matt #if defined(MULTIPROCESSOR) && !defined(_MODULE)
    156  1.59   garbled struct cpu_hatch_data {
    157  1.87      matt 	int hatch_running;
    158  1.87      matt 	device_t hatch_self;
    159  1.87      matt 	struct cpu_info *hatch_ci;
    160  1.87      matt 	uint32_t hatch_tbu;
    161  1.87      matt 	uint32_t hatch_tbl;
    162  1.87      matt 	uint32_t hatch_hid0;
    163  1.87      matt 	uint32_t hatch_pir;
    164  1.87      matt #if defined(PPC_OEA) || defined(PPC_OEA64_BRIDGE)
    165  1.87      matt 	uintptr_t hatch_asr;
    166  1.87      matt 	uintptr_t hatch_sdr1;
    167  1.87      matt 	uint32_t hatch_sr[16];
    168  1.87      matt 	uintptr_t hatch_batu[8], hatch_batl[8];
    169  1.87      matt #endif
    170  1.87      matt #if defined(PPC_BOOKE)
    171  1.87      matt 	vaddr_t hatch_sp;
    172  1.87      matt #endif
    173  1.87      matt };
    174  1.87      matt 
    175  1.87      matt struct cpuset_info {
    176  1.87      matt 	__cpuset_t cpus_running;
    177  1.87      matt 	__cpuset_t cpus_hatched;
    178  1.87      matt 	__cpuset_t cpus_paused;
    179  1.87      matt 	__cpuset_t cpus_resumed;
    180  1.87      matt 	__cpuset_t cpus_halted;
    181  1.59   garbled };
    182  1.87      matt 
    183  1.87      matt extern volatile struct cpuset_info cpuset_info;
    184  1.83      matt #endif /* MULTIPROCESSOR && !_MODULE */
    185  1.59   garbled 
    186  1.83      matt #if defined(MULTIPROCESSOR) || defined(_MODULE)
    187  1.83      matt #define	cpu_number()		(curcpu()->ci_index + 0)
    188   1.9      matt 
    189   1.9      matt #define CPU_IS_PRIMARY(ci)	((ci)->ci_cpuid == 0)
    190  1.83      matt #define CPU_INFO_ITERATOR	int
    191  1.83      matt #define CPU_INFO_FOREACH(cii, ci)				\
    192  1.64   garbled 	cii = 0, ci = &cpu_info[0]; cii < ncpu; cii++, ci++
    193  1.18       chs 
    194   1.9      matt #else
    195   1.9      matt #define cpu_number()		0
    196   1.9      matt 
    197  1.83      matt #define CPU_IS_PRIMARY(ci)	true
    198  1.83      matt #define CPU_INFO_ITERATOR	int
    199  1.83      matt #define CPU_INFO_FOREACH(cii, ci)				\
    200  1.18       chs 	cii = 0, ci = curcpu(); ci != NULL; ci = NULL
    201  1.18       chs 
    202  1.83      matt #endif /* MULTIPROCESSOR || _MODULE */
    203   1.9      matt 
    204  1.25      matt extern struct cpu_info cpu_info[];
    205  1.25      matt 
    206  1.77      matt static __inline struct cpu_info * curcpu(void) __pure;
    207  1.47     perry static __inline struct cpu_info *
    208  1.25      matt curcpu(void)
    209  1.25      matt {
    210  1.25      matt 	struct cpu_info *ci;
    211  1.25      matt 
    212  1.78      matt 	__asm volatile ("mfsprg0 %0" : "=r"(ci));
    213  1.25      matt 	return ci;
    214  1.25      matt }
    215  1.25      matt 
    216  1.91      matt #ifdef __clang__
    217  1.91      matt #define	curlwp			(curcpu()->ci_curlwp)
    218  1.91      matt #else
    219  1.77      matt register struct lwp *powerpc_curlwp __asm("r13");
    220  1.77      matt #define	curlwp			powerpc_curlwp
    221  1.91      matt #endif
    222  1.25      matt #define curpcb			(curcpu()->ci_curpcb)
    223  1.38      matt #define curpm			(curcpu()->ci_curpm)
    224  1.25      matt 
    225  1.47     perry static __inline register_t
    226  1.18       chs mfmsr(void)
    227  1.18       chs {
    228  1.20      matt 	register_t msr;
    229  1.18       chs 
    230  1.46     perry 	__asm volatile ("mfmsr %0" : "=r"(msr));
    231  1.18       chs 	return msr;
    232  1.18       chs }
    233  1.18       chs 
    234  1.47     perry static __inline void
    235  1.20      matt mtmsr(register_t msr)
    236  1.18       chs {
    237  1.74      matt 	//KASSERT(msr & PSL_CE);
    238  1.74      matt 	//KASSERT(msr & PSL_DE);
    239  1.46     perry 	__asm volatile ("mtmsr %0" : : "r"(msr));
    240  1.19       chs }
    241  1.19       chs 
    242  1.84      matt #if !defined(_MODULE)
    243  1.47     perry static __inline uint32_t
    244  1.19       chs mftbl(void)
    245  1.19       chs {
    246  1.19       chs 	uint32_t tbl;
    247  1.19       chs 
    248  1.46     perry 	__asm volatile (
    249  1.29   hannken #ifdef PPC_IBM403
    250  1.74      matt 	"	mftblo %[tbl]"		"\n"
    251  1.74      matt #elif defined(PPC_BOOKE)
    252  1.74      matt 	"	mfspr %[tbl],268"	"\n"
    253  1.29   hannken #else
    254  1.74      matt 	"	mftbl %[tbl]"		"\n"
    255  1.29   hannken #endif
    256  1.74      matt 	: [tbl] "=r" (tbl));
    257  1.29   hannken 
    258  1.19       chs 	return tbl;
    259  1.19       chs }
    260  1.19       chs 
    261  1.47     perry static __inline uint64_t
    262  1.19       chs mftb(void)
    263  1.19       chs {
    264  1.19       chs 	uint64_t tb;
    265  1.32      matt 
    266  1.32      matt #ifdef _LP64
    267  1.46     perry 	__asm volatile ("mftb %0" : "=r"(tb));
    268  1.32      matt #else
    269  1.19       chs 	int tmp;
    270  1.19       chs 
    271  1.46     perry 	__asm volatile (
    272  1.29   hannken #ifdef PPC_IBM403
    273  1.74      matt 	"1:	mftbhi %[tb]"		"\n"
    274  1.74      matt 	"	mftblo %L[tb]"		"\n"
    275  1.74      matt 	"	mftbhi %[tmp]"		"\n"
    276  1.74      matt #elif defined(PPC_BOOKE)
    277  1.74      matt 	"1:	mfspr %[tb],269"	"\n"
    278  1.74      matt 	"	mfspr %L[tb],268"	"\n"
    279  1.74      matt 	"	mfspr %[tmp],269"	"\n"
    280  1.29   hannken #else
    281  1.74      matt 	"1:	mftbu %[tb]"		"\n"
    282  1.74      matt 	"	mftb %L[tb]"		"\n"
    283  1.74      matt 	"	mftbu %[tmp]"		"\n"
    284  1.74      matt #endif
    285  1.74      matt 	"	cmplw %[tb],%[tmp]"	"\n"
    286  1.74      matt 	"	bne- 1b"		"\n"
    287  1.74      matt 	    : [tb] "=r" (tb), [tmp] "=r"(tmp)
    288  1.74      matt 	    :: "cr0");
    289  1.32      matt #endif
    290  1.29   hannken 
    291  1.19       chs 	return tb;
    292  1.24    kleink }
    293  1.24    kleink 
    294  1.47     perry static __inline uint32_t
    295  1.24    kleink mfrtcl(void)
    296  1.24    kleink {
    297  1.24    kleink 	uint32_t rtcl;
    298  1.24    kleink 
    299  1.46     perry 	__asm volatile ("mfrtcl %0" : "=r"(rtcl));
    300  1.24    kleink 	return rtcl;
    301  1.24    kleink }
    302  1.24    kleink 
    303  1.47     perry static __inline void
    304  1.24    kleink mfrtc(uint32_t *rtcp)
    305  1.24    kleink {
    306  1.24    kleink 	uint32_t tmp;
    307  1.24    kleink 
    308  1.46     perry 	__asm volatile (
    309  1.74      matt 	"1:	mfrtcu	%[rtcu]"	"\n"
    310  1.74      matt 	"	mfrtcl	%[rtcl]"	"\n"
    311  1.74      matt 	"	mfrtcu	%[tmp]"		"\n"
    312  1.74      matt 	"	cmplw	%[rtcu],%[tmp]"	"\n"
    313  1.74      matt 	"	bne-	1b"
    314  1.74      matt 	    : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
    315  1.74      matt 	    :: "cr0");
    316  1.19       chs }
    317  1.84      matt #endif /* !_MODULE */
    318  1.19       chs 
    319  1.47     perry static __inline uint32_t
    320  1.19       chs mfpvr(void)
    321  1.19       chs {
    322  1.19       chs 	uint32_t pvr;
    323  1.19       chs 
    324  1.46     perry 	__asm volatile ("mfpvr %0" : "=r"(pvr));
    325  1.19       chs 	return (pvr);
    326  1.18       chs }
    327  1.18       chs 
    328  1.84      matt #ifdef _MODULE
    329  1.84      matt extern const char __CPU_MAXNUM;
    330  1.84      matt /*
    331  1.84      matt  * Make with 0xffff to force a R_PPC_ADDR16_LO without the
    332  1.84      matt  * corresponding R_PPC_ADDR16_HI relocation.
    333  1.84      matt  */
    334  1.84      matt #define	CPU_MAXNUM	(((uintptr_t)&__CPU_MAXNUM)&0xffff)
    335  1.84      matt #endif /* _MODULE */
    336  1.84      matt 
    337  1.83      matt #if !defined(_MODULE)
    338   1.9      matt extern int powersave;
    339   1.9      matt extern int cpu_timebase;
    340   1.9      matt extern int cpu_printfataltraps;
    341  1.16      matt extern char cpu_model[];
    342  1.16      matt 
    343  1.83      matt struct cpu_info *
    344  1.83      matt 	cpu_attach_common(device_t, int);
    345  1.83      matt void	cpu_setup(device_t, struct cpu_info *);
    346  1.83      matt void	cpu_identify(char *, size_t);
    347  1.83      matt void	cpu_probe_cache(void);
    348  1.85      matt 
    349  1.83      matt void	dcache_wb_page(vaddr_t);
    350  1.83      matt void	dcache_wbinv_page(vaddr_t);
    351  1.83      matt void	dcache_inv_page(vaddr_t);
    352  1.83      matt void	dcache_zero_page(vaddr_t);
    353  1.83      matt void	icache_inv_page(vaddr_t);
    354  1.83      matt void	dcache_wb(vaddr_t, vsize_t);
    355  1.83      matt void	dcache_wbinv(vaddr_t, vsize_t);
    356  1.83      matt void	dcache_inv(vaddr_t, vsize_t);
    357  1.83      matt void	icache_inv(vaddr_t, vsize_t);
    358  1.85      matt 
    359  1.88      matt void *	mapiodev(paddr_t, psize_t, bool);
    360  1.83      matt void	unmapiodev(vaddr_t, vsize_t);
    361   1.9      matt 
    362  1.59   garbled #ifdef MULTIPROCESSOR
    363  1.83      matt int	md_setup_trampoline(volatile struct cpu_hatch_data *,
    364  1.83      matt 	    struct cpu_info *);
    365  1.83      matt void	md_presync_timebase(volatile struct cpu_hatch_data *);
    366  1.83      matt void	md_start_timebase(volatile struct cpu_hatch_data *);
    367  1.83      matt void	md_sync_timebase(volatile struct cpu_hatch_data *);
    368  1.83      matt void	md_setup_interrupts(void);
    369  1.83      matt int	cpu_spinup(device_t, struct cpu_info *);
    370  1.83      matt register_t
    371  1.83      matt 	cpu_hatch(void);
    372  1.83      matt void	cpu_spinup_trampoline(void);
    373  1.83      matt void	cpu_boot_secondary_processors(void);
    374  1.83      matt #endif /* MULTIPROCESSOR */
    375  1.83      matt #endif /* !_MODULE */
    376  1.83      matt 
    377  1.83      matt #define	cpu_proc_fork(p1, p2)
    378  1.59   garbled 
    379   1.9      matt #define	DELAY(n)		delay(n)
    380  1.83      matt void	delay(unsigned int);
    381  1.83      matt 
    382  1.83      matt #define	CLKF_USERMODE(cf)	cpu_clkf_usermode(cf)
    383  1.83      matt #define	CLKF_PC(cf)		cpu_clkf_pc(cf)
    384  1.83      matt #define	CLKF_INTR(cf)		cpu_clkf_intr(cf)
    385  1.83      matt 
    386  1.83      matt bool	cpu_clkf_usermode(const struct clockframe *);
    387  1.83      matt vaddr_t	cpu_clkf_pc(const struct clockframe *);
    388  1.83      matt bool	cpu_clkf_intr(const struct clockframe *);
    389  1.83      matt 
    390  1.83      matt #define	LWP_PC(l)		cpu_lwp_pc(l)
    391  1.83      matt 
    392  1.83      matt vaddr_t	cpu_lwp_pc(struct lwp *);
    393   1.9      matt 
    394  1.86      matt void	cpu_ast(struct lwp *, struct cpu_info *);
    395  1.79      matt void *	cpu_uarea_alloc(bool);
    396  1.79      matt bool	cpu_uarea_free(void *);
    397  1.77      matt void	cpu_need_resched(struct cpu_info *, int);
    398  1.77      matt void	cpu_signotify(struct lwp *);
    399  1.77      matt void	cpu_need_proftick(struct lwp *);
    400  1.77      matt #define	cpu_did_resched(l)			((l)->l_md.md_astpending = 0)
    401   1.9      matt 
    402  1.81      matt void	cpu_fixup_stubs(void);
    403  1.81      matt 
    404  1.83      matt #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE) && !defined(_MODULE)
    405  1.85      matt int	cpu_get_dfs(void);
    406  1.85      matt void	cpu_set_dfs(int);
    407  1.85      matt 
    408  1.83      matt void	oea_init(void (*)(void));
    409  1.83      matt void	oea_startup(const char *);
    410  1.83      matt void	oea_dumpsys(void);
    411  1.83      matt void	oea_install_extint(void (*)(void));
    412  1.89  kiyohara paddr_t	kvtop(void *);
    413  1.16      matt 
    414  1.16      matt extern paddr_t msgbuf_paddr;
    415  1.16      matt extern int cpu_altivec;
    416  1.16      matt #endif
    417  1.16      matt 
    418   1.9      matt #endif /* _KERNEL */
    419   1.9      matt 
    420  1.61   garbled /* XXX The below breaks unified pmap on ppc32 */
    421  1.61   garbled 
    422  1.83      matt #if !defined(CACHELINESIZE) && !defined(_MODULE) \
    423  1.83      matt     && (defined(_KERNEL) || defined(_STANDALONE))
    424  1.83      matt #if defined(PPC_IBM403)
    425  1.62   garbled #define	CACHELINESIZE		16
    426  1.62   garbled #define MAXCACHELINESIZE	16
    427  1.83      matt #elif defined (PPC_OEA64_BRIDGE)
    428  1.62   garbled #define	CACHELINESIZE		128
    429  1.62   garbled #define MAXCACHELINESIZE	128
    430  1.51   sanjayl #else
    431  1.62   garbled #define	CACHELINESIZE		32
    432  1.62   garbled #define MAXCACHELINESIZE	32
    433  1.51   sanjayl #endif /* PPC_OEA64_BRIDGE */
    434  1.29   hannken #endif
    435  1.10      matt 
    436  1.83      matt void	__syncicache(void *, size_t);
    437  1.14       eeh 
    438   1.5        ws /*
    439   1.5        ws  * CTL_MACHDEP definitions.
    440   1.5        ws  */
    441   1.9      matt #define	CPU_CACHELINE		1
    442   1.9      matt #define	CPU_TIMEBASE		2
    443   1.9      matt #define	CPU_CPUTEMP		3
    444   1.9      matt #define	CPU_PRINTFATALTRAPS	4
    445  1.14       eeh #define	CPU_CACHEINFO		5
    446  1.16      matt #define	CPU_ALTIVEC		6
    447  1.16      matt #define	CPU_MODEL		7
    448  1.58  nisimura #define	CPU_POWERSAVE		8	/* int: use CPU powersave mode */
    449  1.58  nisimura #define	CPU_BOOTED_DEVICE	9	/* string: device we booted from */
    450  1.58  nisimura #define	CPU_BOOTED_KERNEL	10	/* string: kernel we booted */
    451  1.90      matt #define	CPU_EXECPROT		11	/* bool: PROT_EXEC works */
    452  1.90      matt #define	CPU_MAXID		12	/* number of valid machdep ids */
    453   1.1        ws 
    454   1.5        ws #endif	/* _POWERPC_CPU_H_ */
    455