cpu.h revision 1.98 1 1.98 nisimura /* $NetBSD: cpu.h,v 1.98 2013/11/08 03:59:35 nisimura Exp $ */
2 1.1 ws
3 1.1 ws /*
4 1.5 ws * Copyright (C) 1999 Wolfgang Solfrank.
5 1.5 ws * Copyright (C) 1999 TooLs GmbH.
6 1.9 matt * Copyright (C) 1995-1997 Wolfgang Solfrank.
7 1.9 matt * Copyright (C) 1995-1997 TooLs GmbH.
8 1.1 ws * All rights reserved.
9 1.1 ws *
10 1.1 ws * Redistribution and use in source and binary forms, with or without
11 1.1 ws * modification, are permitted provided that the following conditions
12 1.1 ws * are met:
13 1.1 ws * 1. Redistributions of source code must retain the above copyright
14 1.1 ws * notice, this list of conditions and the following disclaimer.
15 1.1 ws * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ws * notice, this list of conditions and the following disclaimer in the
17 1.1 ws * documentation and/or other materials provided with the distribution.
18 1.1 ws * 3. All advertising materials mentioning features or use of this software
19 1.1 ws * must display the following acknowledgement:
20 1.1 ws * This product includes software developed by TooLs GmbH.
21 1.1 ws * 4. The name of TooLs GmbH may not be used to endorse or promote products
22 1.1 ws * derived from this software without specific prior written permission.
23 1.1 ws *
24 1.1 ws * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
25 1.1 ws * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 ws * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 ws * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
28 1.1 ws * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
29 1.1 ws * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
30 1.1 ws * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31 1.1 ws * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32 1.1 ws * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33 1.1 ws * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 ws */
35 1.5 ws #ifndef _POWERPC_CPU_H_
36 1.5 ws #define _POWERPC_CPU_H_
37 1.1 ws
38 1.27 matt struct cache_info {
39 1.27 matt int dcache_size;
40 1.27 matt int dcache_line_size;
41 1.27 matt int icache_size;
42 1.27 matt int icache_line_size;
43 1.27 matt };
44 1.27 matt
45 1.73 phx #if defined(_KERNEL) || defined(_KMEMUSER)
46 1.9 matt #if defined(_KERNEL_OPT)
47 1.9 matt #include "opt_lockdebug.h"
48 1.83 matt #include "opt_modular.h"
49 1.9 matt #include "opt_multiprocessor.h"
50 1.16 matt #include "opt_ppcarch.h"
51 1.9 matt #endif
52 1.9 matt
53 1.73 phx #ifdef _KERNEL
54 1.9 matt #include <machine/intr.h>
55 1.72 uebayasi #include <sys/device_if.h>
56 1.72 uebayasi #include <sys/evcnt.h>
57 1.73 phx #endif
58 1.9 matt
59 1.42 yamt #include <sys/cpu_data.h>
60 1.14 eeh
61 1.9 matt struct cpu_info {
62 1.42 yamt struct cpu_data ci_data; /* MI per-cpu data */
63 1.73 phx #ifdef _KERNEL
64 1.74 matt device_t ci_dev; /* device of corresponding cpu */
65 1.74 matt struct cpu_softc *ci_softc; /* private cpu info */
66 1.23 thorpej struct lwp *ci_curlwp; /* current owner of the processor */
67 1.9 matt
68 1.9 matt struct pcb *ci_curpcb;
69 1.38 matt struct pmap *ci_curpm;
70 1.80 matt struct lwp *ci_softlwps[SOFTINT_COUNT];
71 1.77 matt int ci_cpuid; /* from SPR_PIR */
72 1.9 matt
73 1.57 rjs int ci_want_resched;
74 1.74 matt volatile uint64_t ci_lastintr;
75 1.28 matt volatile u_long ci_lasttb;
76 1.28 matt volatile int ci_tickspending;
77 1.50 freza volatile int ci_cpl;
78 1.50 freza volatile int ci_iactive;
79 1.60 ad volatile int ci_idepth;
80 1.84 matt union {
81 1.84 matt #if !defined(PPC_BOOKE) && !defined(_MODULE)
82 1.84 matt volatile imask_t un1_ipending;
83 1.84 matt #define ci_ipending ci_un1.un1_ipending
84 1.74 matt #endif
85 1.84 matt uint64_t un1_pad64;
86 1.84 matt } ci_un1;
87 1.77 matt volatile uint32_t ci_pending_ipis;
88 1.53 ad int ci_mtx_oldspl;
89 1.53 ad int ci_mtx_count;
90 1.84 matt #if defined(PPC_IBM4XX) || defined(MODULAR) || defined(_MODULE)
91 1.9 matt char *ci_intstk;
92 1.68 matt #endif
93 1.84 matt #define CI_SAVETEMP (0*CPUSAVE_LEN)
94 1.84 matt #define CI_SAVEDDB (1*CPUSAVE_LEN)
95 1.84 matt #define CI_SAVEIPKDB (2*CPUSAVE_LEN)
96 1.84 matt #define CI_SAVEMMU (3*CPUSAVE_LEN)
97 1.84 matt #define CI_SAVEMAX (4*CPUSAVE_LEN)
98 1.32 matt #define CPUSAVE_LEN 8
99 1.84 matt #if !defined(PPC_BOOKE) && !defined(MODULAR) && !defined(_MODULE)
100 1.84 matt #define CPUSAVE_SIZE (CI_SAVEMAX*CPUSAVE_LEN)
101 1.84 matt #else
102 1.84 matt #define CPUSAVE_SIZE 128
103 1.84 matt #endif
104 1.32 matt #define CPUSAVE_R28 0 /* where r28 gets saved */
105 1.32 matt #define CPUSAVE_R29 1 /* where r29 gets saved */
106 1.32 matt #define CPUSAVE_R30 2 /* where r30 gets saved */
107 1.32 matt #define CPUSAVE_R31 3 /* where r31 gets saved */
108 1.84 matt #define CPUSAVE_DEAR 4 /* where IBM4XX SPR_DEAR gets saved */
109 1.84 matt #define CPUSAVE_DAR 4 /* where OEA SPR_DAR gets saved */
110 1.84 matt #define CPUSAVE_ESR 5 /* where IBM4XX SPR_ESR gets saved */
111 1.84 matt #define CPUSAVE_DSISR 5 /* where OEA SPR_DSISR gets saved */
112 1.74 matt #define CPUSAVE_SRR0 6 /* where SRR0 gets saved */
113 1.74 matt #define CPUSAVE_SRR1 7 /* where SRR1 gets saved */
114 1.84 matt register_t ci_savearea[CPUSAVE_SIZE];
115 1.84 matt #if defined(PPC_BOOKE) || defined(MODULAR) || defined(_MODULE)
116 1.86 matt uint32_t ci_pmap_asid_cur;
117 1.92 matt union pmap_segtab *ci_pmap_segtabs[2];
118 1.74 matt #define ci_pmap_kern_segtab ci_pmap_segtabs[0]
119 1.74 matt #define ci_pmap_user_segtab ci_pmap_segtabs[1]
120 1.74 matt struct pmap_tlb_info *ci_tlb_info;
121 1.84 matt #endif /* PPC_BOOKE || MODULAR || _MODULE */
122 1.14 eeh struct cache_info ci_ci;
123 1.40 matt void *ci_sysmon_cookie;
124 1.43 matt void (*ci_idlespin)(void);
125 1.44 briggs uint32_t ci_khz;
126 1.25 matt struct evcnt ci_ev_clock; /* clock intrs */
127 1.50 freza struct evcnt ci_ev_statclock; /* stat clock */
128 1.9 matt struct evcnt ci_ev_traps; /* calls to trap() */
129 1.9 matt struct evcnt ci_ev_kdsi; /* kernel DSI traps */
130 1.9 matt struct evcnt ci_ev_udsi; /* user DSI traps */
131 1.9 matt struct evcnt ci_ev_udsi_fatal; /* user DSI trap failures */
132 1.33 matt struct evcnt ci_ev_kisi; /* kernel ISI traps */
133 1.9 matt struct evcnt ci_ev_isi; /* user ISI traps */
134 1.9 matt struct evcnt ci_ev_isi_fatal; /* user ISI trap failures */
135 1.9 matt struct evcnt ci_ev_pgm; /* user PGM traps */
136 1.75 matt struct evcnt ci_ev_debug; /* user debug traps */
137 1.9 matt struct evcnt ci_ev_fpu; /* FPU traps */
138 1.9 matt struct evcnt ci_ev_fpusw; /* FPU context switch */
139 1.9 matt struct evcnt ci_ev_ali; /* Alignment traps */
140 1.9 matt struct evcnt ci_ev_ali_fatal; /* Alignment fatal trap */
141 1.9 matt struct evcnt ci_ev_scalls; /* system call traps */
142 1.9 matt struct evcnt ci_ev_vec; /* Altivec traps */
143 1.9 matt struct evcnt ci_ev_vecsw; /* Altivec context switches */
144 1.16 matt struct evcnt ci_ev_umchk; /* user MCHK events */
145 1.59 garbled struct evcnt ci_ev_ipi; /* IPIs received */
146 1.74 matt struct evcnt ci_ev_tlbmiss_soft; /* tlb miss (no trap) */
147 1.74 matt struct evcnt ci_ev_dtlbmiss_hard; /* data tlb miss (trap) */
148 1.74 matt struct evcnt ci_ev_itlbmiss_hard; /* instruction tlb miss (trap) */
149 1.73 phx #endif /* _KERNEL */
150 1.9 matt };
151 1.73 phx #endif /* _KERNEL || _KMEMUSER */
152 1.73 phx
153 1.73 phx #ifdef _KERNEL
154 1.9 matt
155 1.83 matt #if defined(MULTIPROCESSOR) && !defined(_MODULE)
156 1.59 garbled struct cpu_hatch_data {
157 1.87 matt int hatch_running;
158 1.87 matt device_t hatch_self;
159 1.87 matt struct cpu_info *hatch_ci;
160 1.87 matt uint32_t hatch_tbu;
161 1.87 matt uint32_t hatch_tbl;
162 1.87 matt uint32_t hatch_hid0;
163 1.87 matt uint32_t hatch_pir;
164 1.87 matt #if defined(PPC_OEA) || defined(PPC_OEA64_BRIDGE)
165 1.87 matt uintptr_t hatch_asr;
166 1.87 matt uintptr_t hatch_sdr1;
167 1.87 matt uint32_t hatch_sr[16];
168 1.94 kiyohara uintptr_t hatch_ibatu[8], hatch_ibatl[8];
169 1.94 kiyohara uintptr_t hatch_dbatu[8], hatch_dbatl[8];
170 1.87 matt #endif
171 1.87 matt #if defined(PPC_BOOKE)
172 1.87 matt vaddr_t hatch_sp;
173 1.95 matt u_int hatch_tlbidx;
174 1.87 matt #endif
175 1.87 matt };
176 1.87 matt
177 1.87 matt struct cpuset_info {
178 1.97 matt kcpuset_t *cpus_running;
179 1.97 matt kcpuset_t *cpus_hatched;
180 1.97 matt kcpuset_t *cpus_paused;
181 1.97 matt kcpuset_t *cpus_resumed;
182 1.97 matt kcpuset_t *cpus_halted;
183 1.59 garbled };
184 1.87 matt
185 1.97 matt extern struct cpuset_info cpuset_info;
186 1.83 matt #endif /* MULTIPROCESSOR && !_MODULE */
187 1.59 garbled
188 1.83 matt #if defined(MULTIPROCESSOR) || defined(_MODULE)
189 1.83 matt #define cpu_number() (curcpu()->ci_index + 0)
190 1.9 matt
191 1.9 matt #define CPU_IS_PRIMARY(ci) ((ci)->ci_cpuid == 0)
192 1.83 matt #define CPU_INFO_ITERATOR int
193 1.83 matt #define CPU_INFO_FOREACH(cii, ci) \
194 1.64 garbled cii = 0, ci = &cpu_info[0]; cii < ncpu; cii++, ci++
195 1.18 chs
196 1.9 matt #else
197 1.9 matt #define cpu_number() 0
198 1.9 matt
199 1.83 matt #define CPU_IS_PRIMARY(ci) true
200 1.83 matt #define CPU_INFO_ITERATOR int
201 1.83 matt #define CPU_INFO_FOREACH(cii, ci) \
202 1.98 nisimura (void)cii, ci = curcpu(); ci != NULL; ci = NULL
203 1.18 chs
204 1.83 matt #endif /* MULTIPROCESSOR || _MODULE */
205 1.9 matt
206 1.25 matt extern struct cpu_info cpu_info[];
207 1.25 matt
208 1.77 matt static __inline struct cpu_info * curcpu(void) __pure;
209 1.47 perry static __inline struct cpu_info *
210 1.25 matt curcpu(void)
211 1.25 matt {
212 1.25 matt struct cpu_info *ci;
213 1.25 matt
214 1.78 matt __asm volatile ("mfsprg0 %0" : "=r"(ci));
215 1.25 matt return ci;
216 1.25 matt }
217 1.25 matt
218 1.91 matt #ifdef __clang__
219 1.91 matt #define curlwp (curcpu()->ci_curlwp)
220 1.91 matt #else
221 1.77 matt register struct lwp *powerpc_curlwp __asm("r13");
222 1.77 matt #define curlwp powerpc_curlwp
223 1.91 matt #endif
224 1.25 matt #define curpcb (curcpu()->ci_curpcb)
225 1.38 matt #define curpm (curcpu()->ci_curpm)
226 1.25 matt
227 1.47 perry static __inline register_t
228 1.18 chs mfmsr(void)
229 1.18 chs {
230 1.20 matt register_t msr;
231 1.18 chs
232 1.46 perry __asm volatile ("mfmsr %0" : "=r"(msr));
233 1.18 chs return msr;
234 1.18 chs }
235 1.18 chs
236 1.47 perry static __inline void
237 1.20 matt mtmsr(register_t msr)
238 1.18 chs {
239 1.74 matt //KASSERT(msr & PSL_CE);
240 1.74 matt //KASSERT(msr & PSL_DE);
241 1.46 perry __asm volatile ("mtmsr %0" : : "r"(msr));
242 1.19 chs }
243 1.19 chs
244 1.84 matt #if !defined(_MODULE)
245 1.47 perry static __inline uint32_t
246 1.19 chs mftbl(void)
247 1.19 chs {
248 1.19 chs uint32_t tbl;
249 1.19 chs
250 1.46 perry __asm volatile (
251 1.29 hannken #ifdef PPC_IBM403
252 1.74 matt " mftblo %[tbl]" "\n"
253 1.74 matt #elif defined(PPC_BOOKE)
254 1.74 matt " mfspr %[tbl],268" "\n"
255 1.29 hannken #else
256 1.74 matt " mftbl %[tbl]" "\n"
257 1.29 hannken #endif
258 1.74 matt : [tbl] "=r" (tbl));
259 1.29 hannken
260 1.19 chs return tbl;
261 1.19 chs }
262 1.19 chs
263 1.47 perry static __inline uint64_t
264 1.19 chs mftb(void)
265 1.19 chs {
266 1.19 chs uint64_t tb;
267 1.32 matt
268 1.96 macallan #ifdef _ARCH_PPC64
269 1.46 perry __asm volatile ("mftb %0" : "=r"(tb));
270 1.32 matt #else
271 1.19 chs int tmp;
272 1.19 chs
273 1.46 perry __asm volatile (
274 1.29 hannken #ifdef PPC_IBM403
275 1.74 matt "1: mftbhi %[tb]" "\n"
276 1.74 matt " mftblo %L[tb]" "\n"
277 1.74 matt " mftbhi %[tmp]" "\n"
278 1.74 matt #elif defined(PPC_BOOKE)
279 1.74 matt "1: mfspr %[tb],269" "\n"
280 1.74 matt " mfspr %L[tb],268" "\n"
281 1.74 matt " mfspr %[tmp],269" "\n"
282 1.29 hannken #else
283 1.74 matt "1: mftbu %[tb]" "\n"
284 1.74 matt " mftb %L[tb]" "\n"
285 1.74 matt " mftbu %[tmp]" "\n"
286 1.74 matt #endif
287 1.74 matt " cmplw %[tb],%[tmp]" "\n"
288 1.74 matt " bne- 1b" "\n"
289 1.74 matt : [tb] "=r" (tb), [tmp] "=r"(tmp)
290 1.74 matt :: "cr0");
291 1.32 matt #endif
292 1.29 hannken
293 1.19 chs return tb;
294 1.24 kleink }
295 1.24 kleink
296 1.47 perry static __inline uint32_t
297 1.24 kleink mfrtcl(void)
298 1.24 kleink {
299 1.24 kleink uint32_t rtcl;
300 1.24 kleink
301 1.46 perry __asm volatile ("mfrtcl %0" : "=r"(rtcl));
302 1.24 kleink return rtcl;
303 1.24 kleink }
304 1.24 kleink
305 1.47 perry static __inline void
306 1.24 kleink mfrtc(uint32_t *rtcp)
307 1.24 kleink {
308 1.24 kleink uint32_t tmp;
309 1.24 kleink
310 1.46 perry __asm volatile (
311 1.74 matt "1: mfrtcu %[rtcu]" "\n"
312 1.74 matt " mfrtcl %[rtcl]" "\n"
313 1.74 matt " mfrtcu %[tmp]" "\n"
314 1.74 matt " cmplw %[rtcu],%[tmp]" "\n"
315 1.74 matt " bne- 1b"
316 1.74 matt : [rtcu] "=r"(rtcp[0]), [rtcl] "=r"(rtcp[1]), [tmp] "=r"(tmp)
317 1.74 matt :: "cr0");
318 1.19 chs }
319 1.84 matt #endif /* !_MODULE */
320 1.19 chs
321 1.47 perry static __inline uint32_t
322 1.19 chs mfpvr(void)
323 1.19 chs {
324 1.19 chs uint32_t pvr;
325 1.19 chs
326 1.46 perry __asm volatile ("mfpvr %0" : "=r"(pvr));
327 1.19 chs return (pvr);
328 1.18 chs }
329 1.18 chs
330 1.84 matt #ifdef _MODULE
331 1.84 matt extern const char __CPU_MAXNUM;
332 1.84 matt /*
333 1.84 matt * Make with 0xffff to force a R_PPC_ADDR16_LO without the
334 1.84 matt * corresponding R_PPC_ADDR16_HI relocation.
335 1.84 matt */
336 1.84 matt #define CPU_MAXNUM (((uintptr_t)&__CPU_MAXNUM)&0xffff)
337 1.84 matt #endif /* _MODULE */
338 1.84 matt
339 1.83 matt #if !defined(_MODULE)
340 1.93 matt extern char *booted_kernel;
341 1.9 matt extern int powersave;
342 1.9 matt extern int cpu_timebase;
343 1.9 matt extern int cpu_printfataltraps;
344 1.16 matt extern char cpu_model[];
345 1.16 matt
346 1.83 matt struct cpu_info *
347 1.83 matt cpu_attach_common(device_t, int);
348 1.83 matt void cpu_setup(device_t, struct cpu_info *);
349 1.83 matt void cpu_identify(char *, size_t);
350 1.83 matt void cpu_probe_cache(void);
351 1.85 matt
352 1.83 matt void dcache_wb_page(vaddr_t);
353 1.83 matt void dcache_wbinv_page(vaddr_t);
354 1.83 matt void dcache_inv_page(vaddr_t);
355 1.83 matt void dcache_zero_page(vaddr_t);
356 1.83 matt void icache_inv_page(vaddr_t);
357 1.83 matt void dcache_wb(vaddr_t, vsize_t);
358 1.83 matt void dcache_wbinv(vaddr_t, vsize_t);
359 1.83 matt void dcache_inv(vaddr_t, vsize_t);
360 1.83 matt void icache_inv(vaddr_t, vsize_t);
361 1.85 matt
362 1.88 matt void * mapiodev(paddr_t, psize_t, bool);
363 1.83 matt void unmapiodev(vaddr_t, vsize_t);
364 1.9 matt
365 1.59 garbled #ifdef MULTIPROCESSOR
366 1.83 matt int md_setup_trampoline(volatile struct cpu_hatch_data *,
367 1.83 matt struct cpu_info *);
368 1.83 matt void md_presync_timebase(volatile struct cpu_hatch_data *);
369 1.83 matt void md_start_timebase(volatile struct cpu_hatch_data *);
370 1.83 matt void md_sync_timebase(volatile struct cpu_hatch_data *);
371 1.83 matt void md_setup_interrupts(void);
372 1.83 matt int cpu_spinup(device_t, struct cpu_info *);
373 1.83 matt register_t
374 1.83 matt cpu_hatch(void);
375 1.83 matt void cpu_spinup_trampoline(void);
376 1.83 matt void cpu_boot_secondary_processors(void);
377 1.83 matt #endif /* MULTIPROCESSOR */
378 1.83 matt #endif /* !_MODULE */
379 1.83 matt
380 1.83 matt #define cpu_proc_fork(p1, p2)
381 1.59 garbled
382 1.9 matt #define DELAY(n) delay(n)
383 1.83 matt void delay(unsigned int);
384 1.83 matt
385 1.83 matt #define CLKF_USERMODE(cf) cpu_clkf_usermode(cf)
386 1.83 matt #define CLKF_PC(cf) cpu_clkf_pc(cf)
387 1.83 matt #define CLKF_INTR(cf) cpu_clkf_intr(cf)
388 1.83 matt
389 1.83 matt bool cpu_clkf_usermode(const struct clockframe *);
390 1.83 matt vaddr_t cpu_clkf_pc(const struct clockframe *);
391 1.83 matt bool cpu_clkf_intr(const struct clockframe *);
392 1.83 matt
393 1.83 matt #define LWP_PC(l) cpu_lwp_pc(l)
394 1.83 matt
395 1.83 matt vaddr_t cpu_lwp_pc(struct lwp *);
396 1.9 matt
397 1.86 matt void cpu_ast(struct lwp *, struct cpu_info *);
398 1.79 matt void * cpu_uarea_alloc(bool);
399 1.79 matt bool cpu_uarea_free(void *);
400 1.77 matt void cpu_need_resched(struct cpu_info *, int);
401 1.77 matt void cpu_signotify(struct lwp *);
402 1.77 matt void cpu_need_proftick(struct lwp *);
403 1.77 matt #define cpu_did_resched(l) ((l)->l_md.md_astpending = 0)
404 1.9 matt
405 1.81 matt void cpu_fixup_stubs(void);
406 1.81 matt
407 1.83 matt #if !defined(PPC_IBM4XX) && !defined(PPC_BOOKE) && !defined(_MODULE)
408 1.85 matt int cpu_get_dfs(void);
409 1.85 matt void cpu_set_dfs(int);
410 1.85 matt
411 1.83 matt void oea_init(void (*)(void));
412 1.83 matt void oea_startup(const char *);
413 1.83 matt void oea_dumpsys(void);
414 1.83 matt void oea_install_extint(void (*)(void));
415 1.89 kiyohara paddr_t kvtop(void *);
416 1.16 matt
417 1.16 matt extern paddr_t msgbuf_paddr;
418 1.16 matt extern int cpu_altivec;
419 1.16 matt #endif
420 1.16 matt
421 1.9 matt #endif /* _KERNEL */
422 1.9 matt
423 1.61 garbled /* XXX The below breaks unified pmap on ppc32 */
424 1.61 garbled
425 1.83 matt #if !defined(CACHELINESIZE) && !defined(_MODULE) \
426 1.83 matt && (defined(_KERNEL) || defined(_STANDALONE))
427 1.83 matt #if defined(PPC_IBM403)
428 1.62 garbled #define CACHELINESIZE 16
429 1.62 garbled #define MAXCACHELINESIZE 16
430 1.83 matt #elif defined (PPC_OEA64_BRIDGE)
431 1.62 garbled #define CACHELINESIZE 128
432 1.62 garbled #define MAXCACHELINESIZE 128
433 1.51 sanjayl #else
434 1.62 garbled #define CACHELINESIZE 32
435 1.62 garbled #define MAXCACHELINESIZE 32
436 1.51 sanjayl #endif /* PPC_OEA64_BRIDGE */
437 1.29 hannken #endif
438 1.10 matt
439 1.83 matt void __syncicache(void *, size_t);
440 1.14 eeh
441 1.5 ws /*
442 1.5 ws * CTL_MACHDEP definitions.
443 1.5 ws */
444 1.9 matt #define CPU_CACHELINE 1
445 1.9 matt #define CPU_TIMEBASE 2
446 1.9 matt #define CPU_CPUTEMP 3
447 1.9 matt #define CPU_PRINTFATALTRAPS 4
448 1.14 eeh #define CPU_CACHEINFO 5
449 1.16 matt #define CPU_ALTIVEC 6
450 1.16 matt #define CPU_MODEL 7
451 1.58 nisimura #define CPU_POWERSAVE 8 /* int: use CPU powersave mode */
452 1.58 nisimura #define CPU_BOOTED_DEVICE 9 /* string: device we booted from */
453 1.58 nisimura #define CPU_BOOTED_KERNEL 10 /* string: kernel we booted */
454 1.90 matt #define CPU_EXECPROT 11 /* bool: PROT_EXEC works */
455 1.90 matt #define CPU_MAXID 12 /* number of valid machdep ids */
456 1.1 ws
457 1.5 ws #endif /* _POWERPC_CPU_H_ */
458