cpu_subr.c revision 1.103 1 1.103 rin /* $NetBSD: cpu_subr.c,v 1.103 2020/07/06 09:34:17 rin Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2001 Matt Thomas.
5 1.1 matt * Copyright (c) 2001 Tsubai Masanari.
6 1.1 matt * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by
20 1.1 matt * Internet Research Institute, Inc.
21 1.1 matt * 4. The name of the author may not be used to endorse or promote products
22 1.1 matt * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 1.1 matt * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 matt */
35 1.9 lukem
36 1.9 lukem #include <sys/cdefs.h>
37 1.103 rin __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.103 2020/07/06 09:34:17 rin Exp $");
38 1.1 matt
39 1.103 rin #include "sysmon_envsys.h"
40 1.103 rin
41 1.103 rin #ifdef _KERNEL_OPT
42 1.103 rin #include "opt_altivec.h"
43 1.103 rin #include "opt_multiprocessor.h"
44 1.103 rin #include "opt_ppccache.h"
45 1.1 matt #include "opt_ppcparam.h"
46 1.103 rin #endif
47 1.1 matt
48 1.1 matt #include <sys/param.h>
49 1.1 matt #include <sys/systm.h>
50 1.1 matt #include <sys/device.h>
51 1.33 garbled #include <sys/types.h>
52 1.33 garbled #include <sys/lwp.h>
53 1.56 phx #include <sys/xcall.h>
54 1.1 matt
55 1.59 uebayasi #include <uvm/uvm.h>
56 1.1 matt
57 1.61 matt #include <powerpc/pcb.h>
58 1.67 matt #include <powerpc/psl.h>
59 1.55 matt #include <powerpc/spr.h>
60 1.1 matt #include <powerpc/oea/hid.h>
61 1.1 matt #include <powerpc/oea/hid_601.h>
62 1.55 matt #include <powerpc/oea/spr.h>
63 1.42 garbled #include <powerpc/oea/cpufeat.h>
64 1.1 matt
65 1.1 matt #include <dev/sysmon/sysmonvar.h>
66 1.1 matt
67 1.7 matt static void cpu_enable_l2cr(register_t);
68 1.7 matt static void cpu_enable_l3cr(register_t);
69 1.1 matt static void cpu_config_l2cr(int);
70 1.7 matt static void cpu_config_l3cr(int);
71 1.23 briggs static void cpu_probe_speed(struct cpu_info *);
72 1.20 matt static void cpu_idlespin(void);
73 1.56 phx static void cpu_set_dfs_xcall(void *, void *);
74 1.1 matt #if NSYSMON_ENVSYS > 0
75 1.1 matt static void cpu_tau_setup(struct cpu_info *);
76 1.34 xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
77 1.1 matt #endif
78 1.1 matt
79 1.95 macallan extern void init_scom_speedctl(void);
80 1.95 macallan
81 1.82 christos int cpu = -1;
82 1.1 matt int ncpus;
83 1.1 matt
84 1.7 matt struct fmttab {
85 1.7 matt register_t fmt_mask;
86 1.7 matt register_t fmt_value;
87 1.7 matt const char *fmt_string;
88 1.7 matt };
89 1.7 matt
90 1.50 macallan /*
91 1.50 macallan * This should be one per CPU but since we only support it on 750 variants it
92 1.87 snj * doesn't really matter since none of them support SMP
93 1.50 macallan */
94 1.50 macallan envsys_data_t sensor;
95 1.50 macallan
96 1.7 matt static const struct fmttab cpu_7450_l2cr_formats[] = {
97 1.7 matt { L2CR_L2E, 0, " disabled" },
98 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
99 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
100 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
101 1.7 matt { L2CR_L2E, ~0, " 256KB L2 cache" },
102 1.36 garbled { L2CR_L2PE, 0, " no parity" },
103 1.97 uwe { L2CR_L2PE, L2CR_L2PE, " parity enabled" },
104 1.28 garbled { 0, 0, NULL }
105 1.7 matt };
106 1.7 matt
107 1.22 matt static const struct fmttab cpu_7448_l2cr_formats[] = {
108 1.22 matt { L2CR_L2E, 0, " disabled" },
109 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
110 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
111 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
112 1.22 matt { L2CR_L2E, ~0, " 1MB L2 cache" },
113 1.36 garbled { L2CR_L2PE, 0, " no parity" },
114 1.97 uwe { L2CR_L2PE, L2CR_L2PE, " parity enabled" },
115 1.28 garbled { 0, 0, NULL }
116 1.22 matt };
117 1.22 matt
118 1.11 matt static const struct fmttab cpu_7457_l2cr_formats[] = {
119 1.11 matt { L2CR_L2E, 0, " disabled" },
120 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
121 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
122 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
123 1.11 matt { L2CR_L2E, ~0, " 512KB L2 cache" },
124 1.36 garbled { L2CR_L2PE, 0, " no parity" },
125 1.97 uwe { L2CR_L2PE, L2CR_L2PE, " parity enabled" },
126 1.28 garbled { 0, 0, NULL }
127 1.11 matt };
128 1.11 matt
129 1.7 matt static const struct fmttab cpu_7450_l3cr_formats[] = {
130 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
131 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
132 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
133 1.7 matt { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
134 1.7 matt { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
135 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
136 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
137 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
138 1.7 matt { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
139 1.7 matt { L3CR_L3SIZ, ~0, " L3 cache" },
140 1.7 matt { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
141 1.7 matt { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
142 1.7 matt { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
143 1.7 matt { L3CR_L3CLK, ~0, " at" },
144 1.7 matt { L3CR_L3CLK, L3CLK_20, " 2:1" },
145 1.7 matt { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
146 1.7 matt { L3CR_L3CLK, L3CLK_30, " 3:1" },
147 1.7 matt { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
148 1.7 matt { L3CR_L3CLK, L3CLK_40, " 4:1" },
149 1.7 matt { L3CR_L3CLK, L3CLK_50, " 5:1" },
150 1.7 matt { L3CR_L3CLK, L3CLK_60, " 6:1" },
151 1.7 matt { L3CR_L3CLK, ~0, " ratio" },
152 1.28 garbled { 0, 0, NULL },
153 1.7 matt };
154 1.7 matt
155 1.7 matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
156 1.7 matt { L2CR_L2E, 0, " disabled" },
157 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
158 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
159 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
160 1.7 matt { 0, ~0, " 512KB" },
161 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
162 1.7 matt { L2CR_L2WT, 0, " WB" },
163 1.7 matt { L2CR_L2PE, L2CR_L2PE, " with ECC" },
164 1.7 matt { 0, ~0, " L2 cache" },
165 1.28 garbled { 0, 0, NULL }
166 1.7 matt };
167 1.7 matt
168 1.7 matt static const struct fmttab cpu_l2cr_formats[] = {
169 1.7 matt { L2CR_L2E, 0, " disabled" },
170 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
171 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
172 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
173 1.7 matt { L2CR_L2PE, L2CR_L2PE, " parity" },
174 1.7 matt { L2CR_L2PE, 0, " no-parity" },
175 1.7 matt { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
176 1.7 matt { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
177 1.7 matt { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
178 1.7 matt { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
179 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
180 1.7 matt { L2CR_L2WT, 0, " WB" },
181 1.7 matt { L2CR_L2E, ~0, " L2 cache" },
182 1.7 matt { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
183 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
184 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
185 1.7 matt { L2CR_L2CLK, ~0, " at" },
186 1.7 matt { L2CR_L2CLK, L2CLK_10, " 1:1" },
187 1.7 matt { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
188 1.7 matt { L2CR_L2CLK, L2CLK_20, " 2:1" },
189 1.7 matt { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
190 1.7 matt { L2CR_L2CLK, L2CLK_30, " 3:1" },
191 1.7 matt { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
192 1.7 matt { L2CR_L2CLK, L2CLK_40, " 4:1" },
193 1.7 matt { L2CR_L2CLK, ~0, " ratio" },
194 1.28 garbled { 0, 0, NULL }
195 1.7 matt };
196 1.7 matt
197 1.7 matt static void cpu_fmttab_print(const struct fmttab *, register_t);
198 1.7 matt
199 1.7 matt struct cputab {
200 1.7 matt const char name[8];
201 1.7 matt uint16_t version;
202 1.7 matt uint16_t revfmt;
203 1.7 matt };
204 1.7 matt #define REVFMT_MAJMIN 1 /* %u.%u */
205 1.7 matt #define REVFMT_HEX 2 /* 0x%04x */
206 1.7 matt #define REVFMT_DEC 3 /* %u */
207 1.7 matt static const struct cputab models[] = {
208 1.7 matt { "601", MPC601, REVFMT_DEC },
209 1.7 matt { "602", MPC602, REVFMT_DEC },
210 1.7 matt { "603", MPC603, REVFMT_MAJMIN },
211 1.7 matt { "603e", MPC603e, REVFMT_MAJMIN },
212 1.7 matt { "603ev", MPC603ev, REVFMT_MAJMIN },
213 1.31 aymeric { "G2", MPCG2, REVFMT_MAJMIN },
214 1.7 matt { "604", MPC604, REVFMT_MAJMIN },
215 1.15 briggs { "604e", MPC604e, REVFMT_MAJMIN },
216 1.7 matt { "604ev", MPC604ev, REVFMT_MAJMIN },
217 1.7 matt { "620", MPC620, REVFMT_HEX },
218 1.7 matt { "750", MPC750, REVFMT_MAJMIN },
219 1.7 matt { "750FX", IBM750FX, REVFMT_MAJMIN },
220 1.62 matt { "750GX", IBM750GX, REVFMT_MAJMIN },
221 1.7 matt { "7400", MPC7400, REVFMT_MAJMIN },
222 1.7 matt { "7410", MPC7410, REVFMT_MAJMIN },
223 1.7 matt { "7450", MPC7450, REVFMT_MAJMIN },
224 1.7 matt { "7455", MPC7455, REVFMT_MAJMIN },
225 1.11 matt { "7457", MPC7457, REVFMT_MAJMIN },
226 1.21 matt { "7447A", MPC7447A, REVFMT_MAJMIN },
227 1.22 matt { "7448", MPC7448, REVFMT_MAJMIN },
228 1.7 matt { "8240", MPC8240, REVFMT_MAJMIN },
229 1.30 nisimura { "8245", MPC8245, REVFMT_MAJMIN },
230 1.27 sanjayl { "970", IBM970, REVFMT_MAJMIN },
231 1.27 sanjayl { "970FX", IBM970FX, REVFMT_MAJMIN },
232 1.47 chs { "970MP", IBM970MP, REVFMT_MAJMIN },
233 1.41 garbled { "POWER3II", IBMPOWER3II, REVFMT_MAJMIN },
234 1.7 matt { "", 0, REVFMT_HEX }
235 1.7 matt };
236 1.7 matt
237 1.1 matt #ifdef MULTIPROCESSOR
238 1.60 matt struct cpu_info cpu_info[CPU_MAXNUM] = {
239 1.60 matt [0] = {
240 1.60 matt .ci_curlwp = &lwp0,
241 1.60 matt },
242 1.60 matt };
243 1.33 garbled volatile struct cpu_hatch_data *cpu_hatch_data;
244 1.33 garbled volatile int cpu_hatch_stack;
245 1.75 kiyohara #define HATCH_STACK_SIZE 0x1000
246 1.33 garbled extern int ticks_per_intr;
247 1.33 garbled #include <powerpc/oea/bat.h>
248 1.67 matt #include <powerpc/pic/picvar.h>
249 1.67 matt #include <powerpc/pic/ipivar.h>
250 1.33 garbled extern struct bat battable[];
251 1.1 matt #else
252 1.60 matt struct cpu_info cpu_info[1] = {
253 1.60 matt [0] = {
254 1.60 matt .ci_curlwp = &lwp0,
255 1.60 matt },
256 1.60 matt };
257 1.33 garbled #endif /*MULTIPROCESSOR*/
258 1.1 matt
259 1.1 matt int cpu_altivec;
260 1.67 matt register_t cpu_psluserset;
261 1.67 matt register_t cpu_pslusermod;
262 1.67 matt register_t cpu_pslusermask = 0xffff;
263 1.1 matt
264 1.42 garbled /* This is to be called from locore.S, and nowhere else. */
265 1.42 garbled
266 1.42 garbled void
267 1.42 garbled cpu_model_init(void)
268 1.42 garbled {
269 1.42 garbled u_int pvr, vers;
270 1.42 garbled
271 1.42 garbled pvr = mfpvr();
272 1.42 garbled vers = pvr >> 16;
273 1.42 garbled
274 1.42 garbled oeacpufeat = 0;
275 1.74 kiyohara
276 1.42 garbled if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
277 1.72 matt vers == IBMCELL || vers == IBMPOWER6P5) {
278 1.72 matt oeacpufeat |= OEACPU_64;
279 1.72 matt oeacpufeat |= OEACPU_64_BRIDGE;
280 1.72 matt oeacpufeat |= OEACPU_NOBAT;
281 1.74 kiyohara
282 1.72 matt } else if (vers == MPC601) {
283 1.42 garbled oeacpufeat |= OEACPU_601;
284 1.45 matt
285 1.77 matt } else if (MPC745X_P(vers)) {
286 1.77 matt register_t hid1 = mfspr(SPR_HID1);
287 1.77 matt
288 1.77 matt if (vers != MPC7450) {
289 1.78 matt register_t hid0 = mfspr(SPR_HID0);
290 1.78 matt
291 1.77 matt /* Enable more SPRG registers */
292 1.77 matt oeacpufeat |= OEACPU_HIGHSPRG;
293 1.77 matt
294 1.77 matt /* Enable more BAT registers */
295 1.77 matt oeacpufeat |= OEACPU_HIGHBAT;
296 1.77 matt hid0 |= HID0_HIGH_BAT_EN;
297 1.78 matt
298 1.78 matt /* Enable larger BAT registers */
299 1.78 matt oeacpufeat |= OEACPU_XBSEN;
300 1.78 matt hid0 |= HID0_XBSEN;
301 1.78 matt
302 1.78 matt mtspr(SPR_HID0, hid0);
303 1.78 matt __asm volatile("sync;isync");
304 1.77 matt }
305 1.77 matt
306 1.77 matt /* Enable address broadcasting for MP systems */
307 1.77 matt hid1 |= HID1_SYNCBE | HID1_ABE;
308 1.77 matt
309 1.79 matt mtspr(SPR_HID1, hid1);
310 1.77 matt __asm volatile("sync;isync");
311 1.62 matt
312 1.72 matt } else if (vers == IBM750FX || vers == IBM750GX) {
313 1.62 matt oeacpufeat |= OEACPU_HIGHBAT;
314 1.72 matt }
315 1.42 garbled }
316 1.42 garbled
317 1.1 matt void
318 1.7 matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
319 1.7 matt {
320 1.7 matt for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
321 1.7 matt if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
322 1.7 matt (data & fmt->fmt_mask) == fmt->fmt_value)
323 1.7 matt aprint_normal("%s", fmt->fmt_string);
324 1.7 matt }
325 1.7 matt }
326 1.7 matt
327 1.7 matt void
328 1.20 matt cpu_idlespin(void)
329 1.20 matt {
330 1.20 matt register_t msr;
331 1.20 matt
332 1.20 matt if (powersave <= 0)
333 1.20 matt return;
334 1.20 matt
335 1.83 macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
336 1.98 phx if (cpu_altivec)
337 1.98 phx __asm volatile("dssall");
338 1.83 macallan #endif
339 1.98 phx
340 1.98 phx __asm volatile(
341 1.20 matt "sync;"
342 1.20 matt "mfmsr %0;"
343 1.20 matt "oris %0,%0,%1@h;" /* enter power saving mode */
344 1.20 matt "mtmsr %0;"
345 1.20 matt "isync;"
346 1.20 matt : "=r"(msr)
347 1.20 matt : "J"(PSL_POW));
348 1.20 matt }
349 1.20 matt
350 1.20 matt void
351 1.1 matt cpu_probe_cache(void)
352 1.1 matt {
353 1.1 matt u_int assoc, pvr, vers;
354 1.1 matt
355 1.1 matt pvr = mfpvr();
356 1.1 matt vers = pvr >> 16;
357 1.1 matt
358 1.27 sanjayl
359 1.27 sanjayl /* Presently common across almost all implementations. */
360 1.43 garbled curcpu()->ci_ci.dcache_line_size = 32;
361 1.43 garbled curcpu()->ci_ci.icache_line_size = 32;
362 1.27 sanjayl
363 1.27 sanjayl
364 1.1 matt switch (vers) {
365 1.1 matt #define K *1024
366 1.1 matt case IBM750FX:
367 1.62 matt case IBM750GX:
368 1.1 matt case MPC601:
369 1.1 matt case MPC750:
370 1.48 macallan case MPC7400:
371 1.22 matt case MPC7447A:
372 1.22 matt case MPC7448:
373 1.1 matt case MPC7450:
374 1.1 matt case MPC7455:
375 1.11 matt case MPC7457:
376 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
377 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
378 1.1 matt assoc = 8;
379 1.1 matt break;
380 1.1 matt case MPC603:
381 1.1 matt curcpu()->ci_ci.dcache_size = 8 K;
382 1.1 matt curcpu()->ci_ci.icache_size = 8 K;
383 1.1 matt assoc = 2;
384 1.1 matt break;
385 1.1 matt case MPC603e:
386 1.1 matt case MPC603ev:
387 1.1 matt case MPC604:
388 1.1 matt case MPC8240:
389 1.1 matt case MPC8245:
390 1.31 aymeric case MPCG2:
391 1.1 matt curcpu()->ci_ci.dcache_size = 16 K;
392 1.1 matt curcpu()->ci_ci.icache_size = 16 K;
393 1.1 matt assoc = 4;
394 1.1 matt break;
395 1.15 briggs case MPC604e:
396 1.1 matt case MPC604ev:
397 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
398 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
399 1.1 matt assoc = 4;
400 1.1 matt break;
401 1.41 garbled case IBMPOWER3II:
402 1.41 garbled curcpu()->ci_ci.dcache_size = 64 K;
403 1.41 garbled curcpu()->ci_ci.icache_size = 32 K;
404 1.41 garbled curcpu()->ci_ci.dcache_line_size = 128;
405 1.41 garbled curcpu()->ci_ci.icache_line_size = 128;
406 1.41 garbled assoc = 128; /* not a typo */
407 1.41 garbled break;
408 1.27 sanjayl case IBM970:
409 1.27 sanjayl case IBM970FX:
410 1.47 chs case IBM970MP:
411 1.27 sanjayl curcpu()->ci_ci.dcache_size = 32 K;
412 1.27 sanjayl curcpu()->ci_ci.icache_size = 64 K;
413 1.27 sanjayl curcpu()->ci_ci.dcache_line_size = 128;
414 1.27 sanjayl curcpu()->ci_ci.icache_line_size = 128;
415 1.27 sanjayl assoc = 2;
416 1.27 sanjayl break;
417 1.27 sanjayl
418 1.1 matt default:
419 1.6 thorpej curcpu()->ci_ci.dcache_size = PAGE_SIZE;
420 1.6 thorpej curcpu()->ci_ci.icache_size = PAGE_SIZE;
421 1.1 matt assoc = 1;
422 1.1 matt #undef K
423 1.1 matt }
424 1.1 matt
425 1.1 matt /*
426 1.1 matt * Possibly recolor.
427 1.1 matt */
428 1.1 matt uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
429 1.1 matt }
430 1.1 matt
431 1.1 matt struct cpu_info *
432 1.60 matt cpu_attach_common(device_t self, int id)
433 1.1 matt {
434 1.1 matt struct cpu_info *ci;
435 1.1 matt u_int pvr, vers;
436 1.1 matt
437 1.1 matt ci = &cpu_info[id];
438 1.1 matt #ifndef MULTIPROCESSOR
439 1.1 matt /*
440 1.1 matt * If this isn't the primary CPU, print an error message
441 1.1 matt * and just bail out.
442 1.1 matt */
443 1.1 matt if (id != 0) {
444 1.71 phx aprint_naive("\n");
445 1.3 matt aprint_normal(": ID %d\n", id);
446 1.66 matt aprint_normal_dev(self,
447 1.66 matt "processor off-line; "
448 1.66 matt "multiprocessor support not present in kernel\n");
449 1.1 matt return (NULL);
450 1.1 matt }
451 1.1 matt #endif
452 1.1 matt
453 1.1 matt ci->ci_cpuid = id;
454 1.60 matt ci->ci_idepth = -1;
455 1.1 matt ci->ci_dev = self;
456 1.20 matt ci->ci_idlespin = cpu_idlespin;
457 1.1 matt
458 1.102 macallan #ifdef MULTIPROCESSOR
459 1.102 macallan /* Register IPI Interrupt */
460 1.102 macallan if ((ipiops.ppc_establish_ipi) && (id == 0))
461 1.102 macallan ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
462 1.102 macallan #endif
463 1.102 macallan
464 1.1 matt pvr = mfpvr();
465 1.1 matt vers = (pvr >> 16) & 0xffff;
466 1.1 matt
467 1.1 matt switch (id) {
468 1.1 matt case 0:
469 1.1 matt /* load my cpu_number to PIR */
470 1.1 matt switch (vers) {
471 1.1 matt case MPC601:
472 1.1 matt case MPC604:
473 1.15 briggs case MPC604e:
474 1.1 matt case MPC604ev:
475 1.1 matt case MPC7400:
476 1.1 matt case MPC7410:
477 1.22 matt case MPC7447A:
478 1.22 matt case MPC7448:
479 1.1 matt case MPC7450:
480 1.1 matt case MPC7455:
481 1.11 matt case MPC7457:
482 1.1 matt mtspr(SPR_PIR, id);
483 1.1 matt }
484 1.1 matt cpu_setup(self, ci);
485 1.1 matt break;
486 1.1 matt default:
487 1.71 phx aprint_naive("\n");
488 1.1 matt if (id >= CPU_MAXNUM) {
489 1.3 matt aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
490 1.1 matt panic("cpuattach");
491 1.1 matt }
492 1.1 matt #ifndef MULTIPROCESSOR
493 1.3 matt aprint_normal(" not configured\n");
494 1.1 matt return NULL;
495 1.29 yamt #else
496 1.29 yamt mi_cpu_attach(ci);
497 1.29 yamt break;
498 1.1 matt #endif
499 1.1 matt }
500 1.1 matt return (ci);
501 1.1 matt }
502 1.1 matt
503 1.1 matt void
504 1.60 matt cpu_setup(device_t self, struct cpu_info *ci)
505 1.1 matt {
506 1.83 macallan u_int pvr, vers;
507 1.66 matt const char * const xname = device_xname(self);
508 1.24 he const char *bitmask;
509 1.24 he char hidbuf[128];
510 1.1 matt char model[80];
511 1.85 maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
512 1.83 macallan char hidbuf_u[128];
513 1.83 macallan const char *bitmasku = NULL;
514 1.88 mrg volatile uint64_t hid64_0, hid64_0_save;
515 1.83 macallan #endif
516 1.88 mrg #if !defined(_ARCH_PPC64)
517 1.88 mrg register_t hid0 = 0, hid0_save = 0;
518 1.83 macallan #endif
519 1.1 matt
520 1.1 matt pvr = mfpvr();
521 1.1 matt vers = (pvr >> 16) & 0xffff;
522 1.1 matt
523 1.1 matt cpu_identify(model, sizeof(model));
524 1.71 phx aprint_naive("\n");
525 1.3 matt aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
526 1.1 matt cpu_number() == 0 ? " (primary)" : "");
527 1.1 matt
528 1.46 garbled /* set the cpu number */
529 1.46 garbled ci->ci_cpuid = cpu_number();
530 1.83 macallan #if defined(_ARCH_PPC64)
531 1.88 mrg __asm volatile("mfspr %0,%1" : "=r"(hid64_0) : "K"(SPR_HID0));
532 1.88 mrg hid64_0_save = hid64_0;
533 1.83 macallan #else
534 1.88 mrg #if defined(PPC_OEA64_BRIDGE)
535 1.88 mrg if ((oeacpufeat & OEACPU_64_BRIDGE) != 0)
536 1.88 mrg hid64_0_save = hid64_0 = mfspr(SPR_HID0);
537 1.88 mrg else
538 1.88 mrg #endif
539 1.88 mrg hid0_save = hid0 = mfspr(SPR_HID0);
540 1.83 macallan #endif
541 1.27 sanjayl
542 1.88 mrg
543 1.1 matt cpu_probe_cache();
544 1.1 matt
545 1.1 matt /*
546 1.1 matt * Configure power-saving mode.
547 1.1 matt */
548 1.1 matt switch (vers) {
549 1.90 mrg #if !defined(_ARCH_PPC64)
550 1.18 briggs case MPC604:
551 1.18 briggs case MPC604e:
552 1.18 briggs case MPC604ev:
553 1.18 briggs /*
554 1.18 briggs * Do not have HID0 support settings, but can support
555 1.18 briggs * MSR[POW] off
556 1.18 briggs */
557 1.18 briggs powersave = 1;
558 1.18 briggs break;
559 1.18 briggs
560 1.1 matt case MPC603:
561 1.1 matt case MPC603e:
562 1.1 matt case MPC603ev:
563 1.1 matt case MPC7400:
564 1.1 matt case MPC7410:
565 1.1 matt case MPC8240:
566 1.1 matt case MPC8245:
567 1.31 aymeric case MPCG2:
568 1.1 matt /* Select DOZE mode. */
569 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
570 1.1 matt hid0 |= HID0_DOZE | HID0_DPM;
571 1.1 matt powersave = 1;
572 1.1 matt break;
573 1.1 matt
574 1.57 macallan case MPC750:
575 1.57 macallan case IBM750FX:
576 1.62 matt case IBM750GX:
577 1.57 macallan /* Select NAP mode. */
578 1.57 macallan hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
579 1.57 macallan hid0 |= HID0_NAP | HID0_DPM;
580 1.57 macallan powersave = 1;
581 1.57 macallan break;
582 1.57 macallan
583 1.22 matt case MPC7447A:
584 1.22 matt case MPC7448:
585 1.11 matt case MPC7457:
586 1.1 matt case MPC7455:
587 1.1 matt case MPC7450:
588 1.5 matt /* Enable the 7450 branch caches */
589 1.5 matt hid0 |= HID0_SGE | HID0_BTIC;
590 1.5 matt hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
591 1.1 matt /* Disable BTIC on 7450 Rev 2.0 or earlier */
592 1.5 matt if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
593 1.1 matt hid0 &= ~HID0_BTIC;
594 1.1 matt /* Select NAP mode. */
595 1.45 matt hid0 &= ~HID0_SLEEP;
596 1.101 macallan /* XXX my quicksilver hangs if nap is enabled */
597 1.101 macallan if (vers != MPC7450) {
598 1.101 macallan hid0 |= HID0_NAP | HID0_DPM;
599 1.101 macallan powersave = 1;
600 1.101 macallan }
601 1.1 matt break;
602 1.90 mrg #endif
603 1.1 matt
604 1.27 sanjayl case IBM970:
605 1.27 sanjayl case IBM970FX:
606 1.47 chs case IBM970MP:
607 1.83 macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
608 1.88 mrg #if !defined(_ARCH_PPC64)
609 1.88 mrg KASSERT((oeacpufeat & OEACPU_64_BRIDGE) != 0);
610 1.88 mrg #endif
611 1.88 mrg hid64_0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
612 1.91 macallan hid64_0 |= HID0_64_NAP | HID0_64_DPM | HID0_64_EX_TBEN |
613 1.88 mrg HID0_64_TB_CTRL | HID0_64_EN_MCHK;
614 1.83 macallan powersave = 1;
615 1.83 macallan break;
616 1.83 macallan #endif
617 1.41 garbled case IBMPOWER3II:
618 1.1 matt default:
619 1.1 matt /* No power-saving mode is available. */ ;
620 1.1 matt }
621 1.1 matt
622 1.1 matt #ifdef NAPMODE
623 1.1 matt switch (vers) {
624 1.1 matt case IBM750FX:
625 1.62 matt case IBM750GX:
626 1.1 matt case MPC750:
627 1.1 matt case MPC7400:
628 1.1 matt /* Select NAP mode. */
629 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
630 1.1 matt hid0 |= HID0_NAP;
631 1.1 matt break;
632 1.1 matt }
633 1.1 matt #endif
634 1.1 matt
635 1.1 matt switch (vers) {
636 1.1 matt case IBM750FX:
637 1.62 matt case IBM750GX:
638 1.1 matt case MPC750:
639 1.1 matt hid0 &= ~HID0_DBP; /* XXX correct? */
640 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
641 1.1 matt break;
642 1.1 matt
643 1.1 matt case MPC7400:
644 1.1 matt case MPC7410:
645 1.1 matt hid0 &= ~HID0_SPD;
646 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
647 1.1 matt hid0 |= HID0_EIEC;
648 1.1 matt break;
649 1.1 matt }
650 1.1 matt
651 1.83 macallan /*
652 1.83 macallan * according to the 603e manual this is necessary for an external L2
653 1.83 macallan * cache to work properly
654 1.83 macallan */
655 1.76 kiyohara switch (vers) {
656 1.76 kiyohara case MPC603e:
657 1.76 kiyohara hid0 |= HID0_ABE;
658 1.76 kiyohara }
659 1.83 macallan
660 1.88 mrg #if defined(_ARCH_PPC64) || defined(PPC_OEA64_BRIDGE)
661 1.88 mrg #if defined(PPC_OEA64_BRIDGE)
662 1.88 mrg if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
663 1.88 mrg #endif
664 1.88 mrg if (hid64_0 != hid64_0_save) {
665 1.89 macallan mtspr64(SPR_HID0, hid64_0);
666 1.88 mrg }
667 1.88 mrg #if defined(PPC_OEA64_BRIDGE)
668 1.88 mrg } else {
669 1.88 mrg #endif
670 1.76 kiyohara #endif
671 1.41 garbled
672 1.88 mrg #if !defined(_ARCH_PPC64)
673 1.88 mrg if (hid0 != hid0_save) {
674 1.88 mrg mtspr(SPR_HID0, hid0);
675 1.88 mrg __asm volatile("sync;isync");
676 1.88 mrg }
677 1.88 mrg #endif
678 1.88 mrg #if defined(PPC_OEA64_BRIDGE)
679 1.88 mrg }
680 1.88 mrg #endif
681 1.1 matt
682 1.1 matt switch (vers) {
683 1.1 matt case MPC601:
684 1.1 matt bitmask = HID0_601_BITMASK;
685 1.1 matt break;
686 1.86 macallan case MPC7447A:
687 1.86 macallan case MPC7448:
688 1.1 matt case MPC7450:
689 1.1 matt case MPC7455:
690 1.11 matt case MPC7457:
691 1.1 matt bitmask = HID0_7450_BITMASK;
692 1.1 matt break;
693 1.27 sanjayl case IBM970:
694 1.27 sanjayl case IBM970FX:
695 1.47 chs case IBM970MP:
696 1.83 macallan bitmask = HID0_970_BITMASK;
697 1.85 maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
698 1.83 macallan bitmasku = HID0_970_BITMASK_U;
699 1.83 macallan #endif
700 1.27 sanjayl break;
701 1.1 matt default:
702 1.1 matt bitmask = HID0_BITMASK;
703 1.1 matt break;
704 1.1 matt }
705 1.83 macallan
706 1.85 maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
707 1.83 macallan if (bitmasku != NULL) {
708 1.88 mrg snprintb(hidbuf, sizeof hidbuf, bitmask, hid64_0 & 0xffffffff);
709 1.88 mrg snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid64_0 >> 32);
710 1.83 macallan aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
711 1.83 macallan hidbuf_u, hidbuf, powersave);
712 1.83 macallan } else
713 1.83 macallan #endif
714 1.83 macallan {
715 1.83 macallan snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
716 1.83 macallan aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
717 1.83 macallan hidbuf, powersave);
718 1.83 macallan }
719 1.1 matt
720 1.23 briggs ci->ci_khz = 0;
721 1.23 briggs
722 1.1 matt /*
723 1.1 matt * Display speed and cache configuration.
724 1.1 matt */
725 1.15 briggs switch (vers) {
726 1.15 briggs case MPC604:
727 1.15 briggs case MPC604e:
728 1.15 briggs case MPC604ev:
729 1.15 briggs case MPC750:
730 1.15 briggs case IBM750FX:
731 1.62 matt case IBM750GX:
732 1.16 briggs case MPC7400:
733 1.15 briggs case MPC7410:
734 1.22 matt case MPC7447A:
735 1.22 matt case MPC7448:
736 1.16 briggs case MPC7450:
737 1.16 briggs case MPC7455:
738 1.16 briggs case MPC7457:
739 1.66 matt aprint_normal_dev(self, "");
740 1.23 briggs cpu_probe_speed(ci);
741 1.23 briggs aprint_normal("%u.%02u MHz",
742 1.23 briggs ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
743 1.36 garbled switch (vers) {
744 1.37 macallan case MPC7450: /* 7441 does not have L3! */
745 1.37 macallan case MPC7455: /* 7445 does not have L3! */
746 1.37 macallan case MPC7457: /* 7447 does not have L3! */
747 1.37 macallan cpu_config_l3cr(vers);
748 1.38 macallan break;
749 1.36 garbled case IBM750FX:
750 1.62 matt case IBM750GX:
751 1.36 garbled case MPC750:
752 1.36 garbled case MPC7400:
753 1.36 garbled case MPC7410:
754 1.36 garbled case MPC7447A:
755 1.36 garbled case MPC7448:
756 1.36 garbled cpu_config_l2cr(pvr);
757 1.36 garbled break;
758 1.36 garbled default:
759 1.36 garbled break;
760 1.7 matt }
761 1.7 matt aprint_normal("\n");
762 1.15 briggs break;
763 1.1 matt }
764 1.1 matt
765 1.1 matt #if NSYSMON_ENVSYS > 0
766 1.1 matt /*
767 1.1 matt * Attach MPC750 temperature sensor to the envsys subsystem.
768 1.1 matt * XXX the 74xx series also has this sensor, but it is not
769 1.74 kiyohara * XXX supported by Motorola and may return values that are off by
770 1.1 matt * XXX 35-55 degrees C.
771 1.1 matt */
772 1.62 matt if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
773 1.1 matt cpu_tau_setup(ci);
774 1.1 matt #endif
775 1.1 matt
776 1.95 macallan #if defined(PPC_OEA64) || defined(PPC_OEA64_BRIDGE)
777 1.95 macallan if (vers == IBM970MP)
778 1.95 macallan init_scom_speedctl();
779 1.95 macallan #endif
780 1.95 macallan
781 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
782 1.66 matt NULL, xname, "clock");
783 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
784 1.66 matt NULL, xname, "traps");
785 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
786 1.66 matt &ci->ci_ev_traps, xname, "kernel DSI traps");
787 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
788 1.66 matt &ci->ci_ev_traps, xname, "user DSI traps");
789 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
790 1.66 matt &ci->ci_ev_udsi, xname, "user DSI failures");
791 1.10 matt evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
792 1.66 matt &ci->ci_ev_traps, xname, "kernel ISI traps");
793 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
794 1.66 matt &ci->ci_ev_traps, xname, "user ISI traps");
795 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
796 1.66 matt &ci->ci_ev_isi, xname, "user ISI failures");
797 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
798 1.66 matt &ci->ci_ev_traps, xname, "system call traps");
799 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
800 1.66 matt &ci->ci_ev_traps, xname, "PGM traps");
801 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
802 1.66 matt &ci->ci_ev_traps, xname, "FPU unavailable traps");
803 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
804 1.66 matt &ci->ci_ev_fpu, xname, "FPU context switches");
805 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
806 1.66 matt &ci->ci_ev_traps, xname, "user alignment traps");
807 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
808 1.66 matt &ci->ci_ev_ali, xname, "user alignment traps");
809 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
810 1.66 matt &ci->ci_ev_umchk, xname, "user MCHK failures");
811 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
812 1.66 matt &ci->ci_ev_traps, xname, "AltiVec unavailable");
813 1.1 matt #ifdef ALTIVEC
814 1.1 matt if (cpu_altivec) {
815 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
816 1.66 matt &ci->ci_ev_vec, xname, "AltiVec context switches");
817 1.1 matt }
818 1.1 matt #endif
819 1.33 garbled evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
820 1.66 matt NULL, xname, "IPIs");
821 1.1 matt }
822 1.1 matt
823 1.36 garbled /*
824 1.36 garbled * According to a document labeled "PVR Register Settings":
825 1.36 garbled ** For integrated microprocessors the PVR register inside the device
826 1.36 garbled ** will identify the version of the microprocessor core. You must also
827 1.36 garbled ** read the Device ID, PCI register 02, to identify the part and the
828 1.36 garbled ** Revision ID, PCI register 08, to identify the revision of the
829 1.36 garbled ** integrated microprocessor.
830 1.36 garbled * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
831 1.36 garbled */
832 1.36 garbled
833 1.1 matt void
834 1.1 matt cpu_identify(char *str, size_t len)
835 1.1 matt {
836 1.24 he u_int pvr, major, minor;
837 1.1 matt uint16_t vers, rev, revfmt;
838 1.1 matt const struct cputab *cp;
839 1.1 matt size_t n;
840 1.1 matt
841 1.1 matt pvr = mfpvr();
842 1.1 matt vers = pvr >> 16;
843 1.1 matt rev = pvr;
844 1.27 sanjayl
845 1.1 matt switch (vers) {
846 1.1 matt case MPC7410:
847 1.24 he minor = (pvr >> 0) & 0xff;
848 1.24 he major = minor <= 4 ? 1 : 2;
849 1.1 matt break;
850 1.36 garbled case MPCG2: /*XXX see note above */
851 1.36 garbled major = (pvr >> 4) & 0xf;
852 1.36 garbled minor = (pvr >> 0) & 0xf;
853 1.36 garbled break;
854 1.1 matt default:
855 1.36 garbled major = (pvr >> 8) & 0xf;
856 1.24 he minor = (pvr >> 0) & 0xf;
857 1.1 matt }
858 1.1 matt
859 1.1 matt for (cp = models; cp->name[0] != '\0'; cp++) {
860 1.1 matt if (cp->version == vers)
861 1.1 matt break;
862 1.1 matt }
863 1.1 matt
864 1.82 christos if (cpu == -1)
865 1.1 matt cpu = vers;
866 1.1 matt
867 1.1 matt revfmt = cp->revfmt;
868 1.1 matt if (rev == MPC750 && pvr == 15) {
869 1.1 matt revfmt = REVFMT_HEX;
870 1.1 matt }
871 1.1 matt
872 1.1 matt if (cp->name[0] != '\0') {
873 1.1 matt n = snprintf(str, len, "%s (Revision ", cp->name);
874 1.1 matt } else {
875 1.1 matt n = snprintf(str, len, "Version %#x (Revision ", vers);
876 1.1 matt }
877 1.1 matt if (len > n) {
878 1.1 matt switch (revfmt) {
879 1.1 matt case REVFMT_MAJMIN:
880 1.24 he snprintf(str + n, len - n, "%u.%u)", major, minor);
881 1.1 matt break;
882 1.1 matt case REVFMT_HEX:
883 1.1 matt snprintf(str + n, len - n, "0x%04x)", rev);
884 1.1 matt break;
885 1.1 matt case REVFMT_DEC:
886 1.1 matt snprintf(str + n, len - n, "%u)", rev);
887 1.1 matt break;
888 1.1 matt }
889 1.1 matt }
890 1.1 matt }
891 1.1 matt
892 1.1 matt #ifdef L2CR_CONFIG
893 1.1 matt u_int l2cr_config = L2CR_CONFIG;
894 1.1 matt #else
895 1.1 matt u_int l2cr_config = 0;
896 1.1 matt #endif
897 1.1 matt
898 1.2 jklos #ifdef L3CR_CONFIG
899 1.2 jklos u_int l3cr_config = L3CR_CONFIG;
900 1.2 jklos #else
901 1.2 jklos u_int l3cr_config = 0;
902 1.2 jklos #endif
903 1.2 jklos
904 1.1 matt void
905 1.7 matt cpu_enable_l2cr(register_t l2cr)
906 1.7 matt {
907 1.7 matt register_t msr, x;
908 1.40 garbled uint16_t vers;
909 1.7 matt
910 1.40 garbled vers = mfpvr() >> 16;
911 1.74 kiyohara
912 1.7 matt /* Disable interrupts and set the cache config bits. */
913 1.7 matt msr = mfmsr();
914 1.7 matt mtmsr(msr & ~PSL_EE);
915 1.7 matt #ifdef ALTIVEC
916 1.7 matt if (cpu_altivec)
917 1.26 perry __asm volatile("dssall");
918 1.7 matt #endif
919 1.26 perry __asm volatile("sync");
920 1.7 matt mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
921 1.26 perry __asm volatile("sync");
922 1.7 matt
923 1.7 matt /* Wait for L2 clock to be stable (640 L2 clocks). */
924 1.7 matt delay(100);
925 1.7 matt
926 1.7 matt /* Invalidate all L2 contents. */
927 1.40 garbled if (MPC745X_P(vers)) {
928 1.40 garbled mtspr(SPR_L2CR, l2cr | L2CR_L2I);
929 1.40 garbled do {
930 1.40 garbled x = mfspr(SPR_L2CR);
931 1.40 garbled } while (x & L2CR_L2I);
932 1.40 garbled } else {
933 1.40 garbled mtspr(SPR_L2CR, l2cr | L2CR_L2I);
934 1.40 garbled do {
935 1.40 garbled x = mfspr(SPR_L2CR);
936 1.40 garbled } while (x & L2CR_L2IP);
937 1.40 garbled }
938 1.7 matt /* Enable L2 cache. */
939 1.7 matt l2cr |= L2CR_L2E;
940 1.7 matt mtspr(SPR_L2CR, l2cr);
941 1.7 matt mtmsr(msr);
942 1.7 matt }
943 1.7 matt
944 1.7 matt void
945 1.7 matt cpu_enable_l3cr(register_t l3cr)
946 1.1 matt {
947 1.7 matt register_t x;
948 1.7 matt
949 1.7 matt /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
950 1.74 kiyohara
951 1.7 matt /*
952 1.7 matt * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
953 1.7 matt * L3CLKEN. (also mask off reserved bits in case they were included
954 1.7 matt * in L3CR_CONFIG)
955 1.7 matt */
956 1.7 matt l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
957 1.7 matt mtspr(SPR_L3CR, l3cr);
958 1.7 matt
959 1.7 matt /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
960 1.7 matt l3cr |= 0x04000000;
961 1.7 matt mtspr(SPR_L3CR, l3cr);
962 1.7 matt
963 1.7 matt /* 3: Set L3CLKEN to 1*/
964 1.7 matt l3cr |= L3CR_L3CLKEN;
965 1.7 matt mtspr(SPR_L3CR, l3cr);
966 1.7 matt
967 1.7 matt /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
968 1.26 perry __asm volatile("dssall;sync");
969 1.7 matt /* L3 cache is already disabled, no need to clear L3E */
970 1.7 matt mtspr(SPR_L3CR, l3cr|L3CR_L3I);
971 1.7 matt do {
972 1.7 matt x = mfspr(SPR_L3CR);
973 1.7 matt } while (x & L3CR_L3I);
974 1.74 kiyohara
975 1.7 matt /* 6: Clear L3CLKEN to 0 */
976 1.7 matt l3cr &= ~L3CR_L3CLKEN;
977 1.7 matt mtspr(SPR_L3CR, l3cr);
978 1.7 matt
979 1.7 matt /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
980 1.26 perry __asm volatile("sync");
981 1.7 matt delay(100);
982 1.7 matt
983 1.7 matt /* 8: Set L3E and L3CLKEN */
984 1.7 matt l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
985 1.7 matt mtspr(SPR_L3CR, l3cr);
986 1.7 matt
987 1.7 matt /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
988 1.26 perry __asm volatile("sync");
989 1.7 matt delay(100);
990 1.7 matt }
991 1.7 matt
992 1.7 matt void
993 1.7 matt cpu_config_l2cr(int pvr)
994 1.7 matt {
995 1.7 matt register_t l2cr;
996 1.36 garbled u_int vers = (pvr >> 16) & 0xffff;
997 1.1 matt
998 1.1 matt l2cr = mfspr(SPR_L2CR);
999 1.1 matt
1000 1.1 matt /*
1001 1.1 matt * For MP systems, the firmware may only configure the L2 cache
1002 1.1 matt * on the first CPU. In this case, assume that the other CPUs
1003 1.1 matt * should use the same value for L2CR.
1004 1.1 matt */
1005 1.1 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
1006 1.1 matt l2cr_config = l2cr;
1007 1.1 matt }
1008 1.1 matt
1009 1.1 matt /*
1010 1.1 matt * Configure L2 cache if not enabled.
1011 1.1 matt */
1012 1.8 scw if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
1013 1.7 matt cpu_enable_l2cr(l2cr_config);
1014 1.8 scw l2cr = mfspr(SPR_L2CR);
1015 1.8 scw }
1016 1.7 matt
1017 1.15 briggs if ((l2cr & L2CR_L2E) == 0) {
1018 1.15 briggs aprint_normal(" L2 cache present but not enabled ");
1019 1.7 matt return;
1020 1.15 briggs }
1021 1.36 garbled aprint_normal(",");
1022 1.1 matt
1023 1.36 garbled switch (vers) {
1024 1.36 garbled case IBM750FX:
1025 1.62 matt case IBM750GX:
1026 1.7 matt cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
1027 1.36 garbled break;
1028 1.36 garbled case MPC750:
1029 1.36 garbled if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
1030 1.36 garbled (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
1031 1.36 garbled cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
1032 1.36 garbled else
1033 1.36 garbled cpu_fmttab_print(cpu_l2cr_formats, l2cr);
1034 1.36 garbled break;
1035 1.36 garbled case MPC7447A:
1036 1.36 garbled case MPC7457:
1037 1.36 garbled cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1038 1.36 garbled return;
1039 1.36 garbled case MPC7448:
1040 1.36 garbled cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1041 1.36 garbled return;
1042 1.36 garbled case MPC7450:
1043 1.36 garbled case MPC7455:
1044 1.36 garbled cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1045 1.36 garbled break;
1046 1.36 garbled default:
1047 1.7 matt cpu_fmttab_print(cpu_l2cr_formats, l2cr);
1048 1.36 garbled break;
1049 1.1 matt }
1050 1.7 matt }
1051 1.1 matt
1052 1.7 matt void
1053 1.7 matt cpu_config_l3cr(int vers)
1054 1.7 matt {
1055 1.7 matt register_t l2cr;
1056 1.7 matt register_t l3cr;
1057 1.7 matt
1058 1.7 matt l2cr = mfspr(SPR_L2CR);
1059 1.1 matt
1060 1.7 matt /*
1061 1.7 matt * For MP systems, the firmware may only configure the L2 cache
1062 1.7 matt * on the first CPU. In this case, assume that the other CPUs
1063 1.7 matt * should use the same value for L2CR.
1064 1.7 matt */
1065 1.7 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
1066 1.7 matt l2cr_config = l2cr;
1067 1.7 matt }
1068 1.1 matt
1069 1.7 matt /*
1070 1.7 matt * Configure L2 cache if not enabled.
1071 1.7 matt */
1072 1.7 matt if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
1073 1.7 matt cpu_enable_l2cr(l2cr_config);
1074 1.7 matt l2cr = mfspr(SPR_L2CR);
1075 1.7 matt }
1076 1.74 kiyohara
1077 1.7 matt aprint_normal(",");
1078 1.22 matt switch (vers) {
1079 1.22 matt case MPC7447A:
1080 1.22 matt case MPC7457:
1081 1.22 matt cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1082 1.22 matt return;
1083 1.22 matt case MPC7448:
1084 1.22 matt cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1085 1.22 matt return;
1086 1.22 matt default:
1087 1.22 matt cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1088 1.22 matt break;
1089 1.22 matt }
1090 1.2 jklos
1091 1.7 matt l3cr = mfspr(SPR_L3CR);
1092 1.1 matt
1093 1.7 matt /*
1094 1.7 matt * For MP systems, the firmware may only configure the L3 cache
1095 1.7 matt * on the first CPU. In this case, assume that the other CPUs
1096 1.7 matt * should use the same value for L3CR.
1097 1.7 matt */
1098 1.7 matt if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
1099 1.7 matt l3cr_config = l3cr;
1100 1.7 matt }
1101 1.1 matt
1102 1.7 matt /*
1103 1.7 matt * Configure L3 cache if not enabled.
1104 1.7 matt */
1105 1.7 matt if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
1106 1.7 matt cpu_enable_l3cr(l3cr_config);
1107 1.7 matt l3cr = mfspr(SPR_L3CR);
1108 1.7 matt }
1109 1.74 kiyohara
1110 1.7 matt if (l3cr & L3CR_L3E) {
1111 1.7 matt aprint_normal(",");
1112 1.7 matt cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
1113 1.7 matt }
1114 1.1 matt }
1115 1.1 matt
1116 1.1 matt void
1117 1.23 briggs cpu_probe_speed(struct cpu_info *ci)
1118 1.1 matt {
1119 1.1 matt uint64_t cps;
1120 1.1 matt
1121 1.7 matt mtspr(SPR_MMCR0, MMCR0_FC);
1122 1.1 matt mtspr(SPR_PMC1, 0);
1123 1.7 matt mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
1124 1.1 matt delay(100000);
1125 1.1 matt cps = (mfspr(SPR_PMC1) * 10) + 4999;
1126 1.1 matt
1127 1.15 briggs mtspr(SPR_MMCR0, MMCR0_FC);
1128 1.15 briggs
1129 1.56 phx ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
1130 1.56 phx }
1131 1.56 phx
1132 1.56 phx /*
1133 1.56 phx * Read the Dynamic Frequency Switching state and return a divisor for
1134 1.56 phx * the maximum frequency.
1135 1.56 phx */
1136 1.56 phx int
1137 1.56 phx cpu_get_dfs(void)
1138 1.56 phx {
1139 1.58 phx u_int pvr, vers;
1140 1.56 phx
1141 1.56 phx pvr = mfpvr();
1142 1.56 phx vers = pvr >> 16;
1143 1.56 phx
1144 1.56 phx switch (vers) {
1145 1.56 phx case MPC7448:
1146 1.58 phx if (mfspr(SPR_HID1) & HID1_DFS4)
1147 1.56 phx return 4;
1148 1.99 mrg /* FALLTHROUGH */
1149 1.56 phx case MPC7447A:
1150 1.58 phx if (mfspr(SPR_HID1) & HID1_DFS2)
1151 1.56 phx return 2;
1152 1.56 phx }
1153 1.56 phx return 1;
1154 1.56 phx }
1155 1.56 phx
1156 1.56 phx /*
1157 1.56 phx * Set the Dynamic Frequency Switching divisor the same for all cpus.
1158 1.56 phx */
1159 1.56 phx void
1160 1.56 phx cpu_set_dfs(int div)
1161 1.56 phx {
1162 1.56 phx u_int dfs_mask, pvr, vers;
1163 1.56 phx
1164 1.56 phx pvr = mfpvr();
1165 1.56 phx vers = pvr >> 16;
1166 1.56 phx dfs_mask = 0;
1167 1.56 phx
1168 1.56 phx switch (vers) {
1169 1.56 phx case MPC7448:
1170 1.56 phx dfs_mask |= HID1_DFS4;
1171 1.99 mrg /* FALLTHROUGH */
1172 1.56 phx case MPC7447A:
1173 1.56 phx dfs_mask |= HID1_DFS2;
1174 1.56 phx break;
1175 1.56 phx default:
1176 1.56 phx printf("cpu_set_dfs: DFS not supported\n");
1177 1.56 phx return;
1178 1.56 phx
1179 1.56 phx }
1180 1.96 macallan #ifdef MULTIPROCESSOR
1181 1.96 macallan uint64_t where;
1182 1.56 phx where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
1183 1.56 phx xc_wait(where);
1184 1.96 macallan #else
1185 1.96 macallan cpu_set_dfs_xcall(&div, &dfs_mask);
1186 1.96 macallan #endif
1187 1.56 phx }
1188 1.56 phx
1189 1.56 phx static void
1190 1.56 phx cpu_set_dfs_xcall(void *arg1, void *arg2)
1191 1.56 phx {
1192 1.56 phx u_int dfs_mask, hid1, old_hid1;
1193 1.56 phx int *divisor, s;
1194 1.56 phx
1195 1.56 phx divisor = arg1;
1196 1.56 phx dfs_mask = *(u_int *)arg2;
1197 1.56 phx
1198 1.56 phx s = splhigh();
1199 1.56 phx hid1 = old_hid1 = mfspr(SPR_HID1);
1200 1.56 phx
1201 1.56 phx switch (*divisor) {
1202 1.56 phx case 1:
1203 1.56 phx hid1 &= ~dfs_mask;
1204 1.56 phx break;
1205 1.56 phx case 2:
1206 1.56 phx hid1 &= ~(dfs_mask & HID1_DFS4);
1207 1.56 phx hid1 |= dfs_mask & HID1_DFS2;
1208 1.56 phx break;
1209 1.56 phx case 4:
1210 1.56 phx hid1 &= ~(dfs_mask & HID1_DFS2);
1211 1.56 phx hid1 |= dfs_mask & HID1_DFS4;
1212 1.56 phx break;
1213 1.56 phx }
1214 1.56 phx
1215 1.56 phx if (hid1 != old_hid1) {
1216 1.56 phx __asm volatile("sync");
1217 1.56 phx mtspr(SPR_HID1, hid1);
1218 1.56 phx __asm volatile("sync;isync");
1219 1.56 phx }
1220 1.56 phx
1221 1.56 phx splx(s);
1222 1.1 matt }
1223 1.1 matt
1224 1.1 matt #if NSYSMON_ENVSYS > 0
1225 1.1 matt void
1226 1.1 matt cpu_tau_setup(struct cpu_info *ci)
1227 1.1 matt {
1228 1.34 xtraeme struct sysmon_envsys *sme;
1229 1.50 macallan int error, therm_delay;
1230 1.50 macallan
1231 1.50 macallan mtspr(SPR_THRM1, SPR_THRM_VALID);
1232 1.50 macallan mtspr(SPR_THRM2, 0);
1233 1.50 macallan
1234 1.50 macallan /*
1235 1.50 macallan * we need to figure out how much 20+us in units of CPU clock cycles
1236 1.50 macallan * are
1237 1.50 macallan */
1238 1.50 macallan
1239 1.50 macallan therm_delay = ci->ci_khz / 40; /* 25us just to be safe */
1240 1.74 kiyohara
1241 1.74 kiyohara mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
1242 1.1 matt
1243 1.34 xtraeme sme = sysmon_envsys_create();
1244 1.12 matt
1245 1.34 xtraeme sensor.units = ENVSYS_STEMP;
1246 1.68 pgoyette sensor.state = ENVSYS_SINVALID;
1247 1.34 xtraeme (void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
1248 1.34 xtraeme if (sysmon_envsys_sensor_attach(sme, &sensor)) {
1249 1.34 xtraeme sysmon_envsys_destroy(sme);
1250 1.34 xtraeme return;
1251 1.34 xtraeme }
1252 1.34 xtraeme
1253 1.74 kiyohara sme->sme_name = device_xname(ci->ci_dev);
1254 1.34 xtraeme sme->sme_cookie = ci;
1255 1.34 xtraeme sme->sme_refresh = cpu_tau_refresh;
1256 1.1 matt
1257 1.34 xtraeme if ((error = sysmon_envsys_register(sme)) != 0) {
1258 1.66 matt aprint_error_dev(ci->ci_dev,
1259 1.66 matt " unable to register with sysmon (%d)\n", error);
1260 1.34 xtraeme sysmon_envsys_destroy(sme);
1261 1.34 xtraeme }
1262 1.1 matt }
1263 1.1 matt
1264 1.1 matt /* Find the temperature of the CPU. */
1265 1.34 xtraeme void
1266 1.34 xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
1267 1.1 matt {
1268 1.1 matt int i, threshold, count;
1269 1.1 matt
1270 1.1 matt threshold = 64; /* Half of the 7-bit sensor range */
1271 1.1 matt
1272 1.1 matt /* Successive-approximation code adapted from Motorola
1273 1.1 matt * application note AN1800/D, "Programming the Thermal Assist
1274 1.1 matt * Unit in the MPC750 Microprocessor".
1275 1.1 matt */
1276 1.50 macallan for (i = 5; i >= 0 ; i--) {
1277 1.74 kiyohara mtspr(SPR_THRM1,
1278 1.1 matt SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
1279 1.1 matt count = 0;
1280 1.74 kiyohara while ((count < 100000) &&
1281 1.1 matt ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
1282 1.1 matt count++;
1283 1.1 matt delay(1);
1284 1.1 matt }
1285 1.1 matt if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
1286 1.74 kiyohara /* The interrupt bit was set, meaning the
1287 1.74 kiyohara * temperature was above the threshold
1288 1.1 matt */
1289 1.50 macallan threshold += 1 << i;
1290 1.1 matt } else {
1291 1.1 matt /* Temperature was below the threshold */
1292 1.50 macallan threshold -= 1 << i;
1293 1.1 matt }
1294 1.1 matt }
1295 1.1 matt threshold += 2;
1296 1.1 matt
1297 1.1 matt /* Convert the temperature in degrees C to microkelvin */
1298 1.34 xtraeme edata->value_cur = (threshold * 1000000) + 273150000;
1299 1.50 macallan edata->state = ENVSYS_SVALID;
1300 1.1 matt }
1301 1.1 matt #endif /* NSYSMON_ENVSYS > 0 */
1302 1.33 garbled
1303 1.33 garbled #ifdef MULTIPROCESSOR
1304 1.76 kiyohara volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
1305 1.46 garbled
1306 1.33 garbled int
1307 1.60 matt cpu_spinup(device_t self, struct cpu_info *ci)
1308 1.33 garbled {
1309 1.33 garbled volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
1310 1.33 garbled struct pglist mlist;
1311 1.81 mrg int i, error;
1312 1.61 matt char *hp;
1313 1.33 garbled
1314 1.33 garbled KASSERT(ci != curcpu());
1315 1.33 garbled
1316 1.46 garbled /* Now allocate a hatch stack */
1317 1.75 kiyohara error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
1318 1.46 garbled &mlist, 1, 1);
1319 1.46 garbled if (error) {
1320 1.46 garbled aprint_error(": unable to allocate hatch stack\n");
1321 1.46 garbled return -1;
1322 1.46 garbled }
1323 1.46 garbled
1324 1.46 garbled hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
1325 1.75 kiyohara memset(hp, 0, HATCH_STACK_SIZE);
1326 1.46 garbled
1327 1.33 garbled /* Initialize secondary cpu's initial lwp to its idlelwp. */
1328 1.33 garbled ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
1329 1.54 rmind ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
1330 1.33 garbled ci->ci_curpm = ci->ci_curpcb->pcb_pm;
1331 1.33 garbled
1332 1.33 garbled cpu_hatch_data = h;
1333 1.70 matt h->hatch_running = 0;
1334 1.70 matt h->hatch_self = self;
1335 1.70 matt h->hatch_ci = ci;
1336 1.70 matt h->hatch_pir = ci->ci_cpuid;
1337 1.46 garbled
1338 1.75 kiyohara cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
1339 1.33 garbled ci->ci_lasttb = cpu_info[0].ci_lasttb;
1340 1.33 garbled
1341 1.33 garbled /* copy special registers */
1342 1.46 garbled
1343 1.70 matt h->hatch_hid0 = mfspr(SPR_HID0);
1344 1.93 macallan #if defined(PPC_OEA64_BRIDGE) || defined (_ARCH_PPC64)
1345 1.94 macallan h->hatch_hid1 = mfspr(SPR_HID1);
1346 1.93 macallan h->hatch_hid4 = mfspr(SPR_HID4);
1347 1.93 macallan h->hatch_hid5 = mfspr(SPR_HID5);
1348 1.93 macallan #endif
1349 1.74 kiyohara
1350 1.70 matt __asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
1351 1.46 garbled for (i = 0; i < 16; i++) {
1352 1.70 matt __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1353 1.33 garbled "r"(i << ADDR_SR_SHFT));
1354 1.46 garbled }
1355 1.46 garbled if (oeacpufeat & OEACPU_64)
1356 1.70 matt h->hatch_asr = mfspr(SPR_ASR);
1357 1.46 garbled else
1358 1.70 matt h->hatch_asr = 0;
1359 1.46 garbled
1360 1.91 macallan if ((oeacpufeat & OEACPU_NOBAT) == 0) {
1361 1.91 macallan /* copy the bat regs */
1362 1.91 macallan __asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
1363 1.91 macallan __asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
1364 1.91 macallan __asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
1365 1.91 macallan __asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
1366 1.91 macallan __asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
1367 1.91 macallan __asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
1368 1.91 macallan __asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
1369 1.91 macallan __asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
1370 1.91 macallan __asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
1371 1.91 macallan __asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
1372 1.91 macallan __asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
1373 1.91 macallan __asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
1374 1.91 macallan __asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
1375 1.91 macallan __asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
1376 1.91 macallan __asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
1377 1.91 macallan __asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
1378 1.91 macallan __asm volatile ("sync; isync");
1379 1.91 macallan }
1380 1.33 garbled
1381 1.33 garbled if (md_setup_trampoline(h, ci) == -1)
1382 1.33 garbled return -1;
1383 1.33 garbled md_presync_timebase(h);
1384 1.33 garbled md_start_timebase(h);
1385 1.33 garbled
1386 1.33 garbled /* wait for secondary printf */
1387 1.46 garbled
1388 1.33 garbled delay(200000);
1389 1.33 garbled
1390 1.76 kiyohara #ifdef CACHE_PROTO_MEI
1391 1.76 kiyohara __asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
1392 1.76 kiyohara __asm volatile ("sync; isync");
1393 1.76 kiyohara __asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
1394 1.76 kiyohara __asm volatile ("sync; isync");
1395 1.76 kiyohara #endif
1396 1.100 macallan int hatch_bail = 0;
1397 1.100 macallan while ((h->hatch_running < 1) && (hatch_bail < 100000)) {
1398 1.100 macallan delay(1);
1399 1.100 macallan hatch_bail++;
1400 1.100 macallan #ifdef CACHE_PROTO_MEI
1401 1.100 macallan __asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
1402 1.100 macallan __asm volatile ("sync; isync");
1403 1.100 macallan __asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
1404 1.100 macallan __asm volatile ("sync; isync");
1405 1.100 macallan #endif
1406 1.100 macallan }
1407 1.70 matt if (h->hatch_running < 1) {
1408 1.76 kiyohara #ifdef CACHE_PROTO_MEI
1409 1.76 kiyohara __asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1410 1.76 kiyohara __asm volatile ("sync; isync");
1411 1.76 kiyohara __asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1412 1.76 kiyohara __asm volatile ("sync; isync");
1413 1.76 kiyohara #endif
1414 1.46 garbled aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
1415 1.46 garbled ci->ci_cpuid, cpu_spinstart_ack);
1416 1.46 garbled Debugger();
1417 1.33 garbled return -1;
1418 1.33 garbled }
1419 1.33 garbled
1420 1.33 garbled return 0;
1421 1.33 garbled }
1422 1.33 garbled
1423 1.33 garbled static volatile int start_secondary_cpu;
1424 1.33 garbled
1425 1.46 garbled register_t
1426 1.46 garbled cpu_hatch(void)
1427 1.33 garbled {
1428 1.33 garbled volatile struct cpu_hatch_data *h = cpu_hatch_data;
1429 1.70 matt struct cpu_info * const ci = h->hatch_ci;
1430 1.54 rmind struct pcb *pcb;
1431 1.33 garbled u_int msr;
1432 1.33 garbled int i;
1433 1.33 garbled
1434 1.33 garbled /* Initialize timebase. */
1435 1.33 garbled __asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
1436 1.33 garbled
1437 1.46 garbled /*
1438 1.46 garbled * Set PIR (Processor Identification Register). i.e. whoami
1439 1.49 chs * Note that PIR is read-only on some CPU versions, so we write to it
1440 1.49 chs * only if it has a different value than we need.
1441 1.46 garbled */
1442 1.46 garbled
1443 1.46 garbled msr = mfspr(SPR_PIR);
1444 1.70 matt if (msr != h->hatch_pir)
1445 1.70 matt mtspr(SPR_PIR, h->hatch_pir);
1446 1.74 kiyohara
1447 1.64 matt __asm volatile ("mtsprg0 %0" :: "r"(ci));
1448 1.65 matt curlwp = ci->ci_curlwp;
1449 1.46 garbled cpu_spinstart_ack = 0;
1450 1.33 garbled
1451 1.91 macallan if ((oeacpufeat & OEACPU_NOBAT) == 0) {
1452 1.91 macallan /* Initialize MMU. */
1453 1.91 macallan __asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
1454 1.91 macallan __asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
1455 1.91 macallan __asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
1456 1.91 macallan __asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
1457 1.91 macallan __asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
1458 1.91 macallan __asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
1459 1.91 macallan __asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
1460 1.91 macallan __asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
1461 1.91 macallan __asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
1462 1.91 macallan __asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
1463 1.91 macallan __asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
1464 1.91 macallan __asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
1465 1.91 macallan __asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
1466 1.91 macallan __asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
1467 1.91 macallan __asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
1468 1.91 macallan __asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
1469 1.91 macallan }
1470 1.33 garbled
1471 1.92 macallan #ifdef PPC_OEA64_BRIDGE
1472 1.91 macallan if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
1473 1.93 macallan
1474 1.91 macallan mtspr64(SPR_HID0, h->hatch_hid0);
1475 1.94 macallan mtspr64(SPR_HID1, h->hatch_hid1);
1476 1.93 macallan mtspr64(SPR_HID4, h->hatch_hid4);
1477 1.93 macallan mtspr64(SPR_HID5, h->hatch_hid5);
1478 1.93 macallan mtspr64(SPR_HIOR, 0);
1479 1.91 macallan } else
1480 1.92 macallan #endif
1481 1.91 macallan mtspr(SPR_HID0, h->hatch_hid0);
1482 1.33 garbled
1483 1.91 macallan if ((oeacpufeat & OEACPU_NOBAT) == 0) {
1484 1.91 macallan __asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
1485 1.91 macallan :: "r"(battable[0].batl), "r"(battable[0].batu));
1486 1.91 macallan }
1487 1.33 garbled
1488 1.46 garbled __asm volatile ("sync");
1489 1.33 garbled for (i = 0; i < 16; i++)
1490 1.70 matt __asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
1491 1.46 garbled __asm volatile ("sync; isync");
1492 1.46 garbled
1493 1.46 garbled if (oeacpufeat & OEACPU_64)
1494 1.70 matt mtspr(SPR_ASR, h->hatch_asr);
1495 1.33 garbled
1496 1.46 garbled cpu_spinstart_ack = 1;
1497 1.46 garbled __asm ("ptesync");
1498 1.70 matt __asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
1499 1.46 garbled __asm volatile ("sync; isync");
1500 1.46 garbled
1501 1.46 garbled cpu_spinstart_ack = 5;
1502 1.46 garbled for (i = 0; i < 16; i++)
1503 1.70 matt __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1504 1.46 garbled "r"(i << ADDR_SR_SHFT));
1505 1.33 garbled
1506 1.33 garbled /* Enable I/D address translations. */
1507 1.46 garbled msr = mfmsr();
1508 1.33 garbled msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
1509 1.46 garbled mtmsr(msr);
1510 1.33 garbled __asm volatile ("sync; isync");
1511 1.46 garbled cpu_spinstart_ack = 2;
1512 1.33 garbled
1513 1.33 garbled md_sync_timebase(h);
1514 1.33 garbled
1515 1.70 matt cpu_setup(h->hatch_self, ci);
1516 1.33 garbled
1517 1.70 matt h->hatch_running = 1;
1518 1.33 garbled __asm volatile ("sync; isync");
1519 1.33 garbled
1520 1.33 garbled while (start_secondary_cpu == 0)
1521 1.33 garbled ;
1522 1.33 garbled
1523 1.33 garbled __asm volatile ("sync; isync");
1524 1.33 garbled
1525 1.46 garbled aprint_normal("cpu%d started\n", curcpu()->ci_index);
1526 1.33 garbled __asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
1527 1.33 garbled
1528 1.33 garbled md_setup_interrupts();
1529 1.33 garbled
1530 1.33 garbled ci->ci_ipending = 0;
1531 1.33 garbled ci->ci_cpl = 0;
1532 1.33 garbled
1533 1.33 garbled mtmsr(mfmsr() | PSL_EE);
1534 1.54 rmind pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
1535 1.54 rmind return pcb->pcb_sp;
1536 1.33 garbled }
1537 1.33 garbled
1538 1.33 garbled void
1539 1.53 cegger cpu_boot_secondary_processors(void)
1540 1.33 garbled {
1541 1.33 garbled start_secondary_cpu = 1;
1542 1.33 garbled __asm volatile ("sync");
1543 1.33 garbled }
1544 1.33 garbled
1545 1.33 garbled #endif /*MULTIPROCESSOR*/
1546