Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.104.2.1
      1  1.104.2.1   thorpej /*	$NetBSD: cpu_subr.c,v 1.104.2.1 2021/04/03 22:28:35 thorpej Exp $	*/
      2        1.1      matt 
      3        1.1      matt /*-
      4        1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5        1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6        1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7        1.1      matt  * All rights reserved.
      8        1.1      matt  *
      9        1.1      matt  * Redistribution and use in source and binary forms, with or without
     10        1.1      matt  * modification, are permitted provided that the following conditions
     11        1.1      matt  * are met:
     12        1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13        1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14        1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16        1.1      matt  *    documentation and/or other materials provided with the distribution.
     17        1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18        1.1      matt  *    must display the following acknowledgement:
     19        1.1      matt  *	This product includes software developed by
     20        1.1      matt  *	Internet Research Institute, Inc.
     21        1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22        1.1      matt  *    derived from this software without specific prior written permission.
     23        1.1      matt  *
     24        1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25        1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26        1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27        1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28        1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29        1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30        1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31        1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32        1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33        1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34        1.1      matt  */
     35        1.9     lukem 
     36        1.9     lukem #include <sys/cdefs.h>
     37  1.104.2.1   thorpej __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.104.2.1 2021/04/03 22:28:35 thorpej Exp $");
     38        1.1      matt 
     39      1.103       rin #include "sysmon_envsys.h"
     40      1.103       rin 
     41      1.103       rin #ifdef _KERNEL_OPT
     42      1.103       rin #include "opt_altivec.h"
     43      1.103       rin #include "opt_multiprocessor.h"
     44      1.104       rin #include "opt_ppcarch.h"
     45      1.103       rin #include "opt_ppccache.h"
     46        1.1      matt #include "opt_ppcparam.h"
     47      1.103       rin #endif
     48        1.1      matt 
     49        1.1      matt #include <sys/param.h>
     50        1.1      matt #include <sys/systm.h>
     51        1.1      matt #include <sys/device.h>
     52       1.33   garbled #include <sys/types.h>
     53       1.33   garbled #include <sys/lwp.h>
     54       1.56       phx #include <sys/xcall.h>
     55        1.1      matt 
     56       1.59  uebayasi #include <uvm/uvm.h>
     57        1.1      matt 
     58       1.61      matt #include <powerpc/pcb.h>
     59       1.67      matt #include <powerpc/psl.h>
     60       1.55      matt #include <powerpc/spr.h>
     61        1.1      matt #include <powerpc/oea/hid.h>
     62        1.1      matt #include <powerpc/oea/hid_601.h>
     63       1.55      matt #include <powerpc/oea/spr.h>
     64       1.42   garbled #include <powerpc/oea/cpufeat.h>
     65        1.1      matt 
     66        1.1      matt #include <dev/sysmon/sysmonvar.h>
     67        1.1      matt 
     68        1.7      matt static void cpu_enable_l2cr(register_t);
     69        1.7      matt static void cpu_enable_l3cr(register_t);
     70        1.1      matt static void cpu_config_l2cr(int);
     71        1.7      matt static void cpu_config_l3cr(int);
     72       1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     73       1.20      matt static void cpu_idlespin(void);
     74       1.56       phx static void cpu_set_dfs_xcall(void *, void *);
     75        1.1      matt #if NSYSMON_ENVSYS > 0
     76        1.1      matt static void cpu_tau_setup(struct cpu_info *);
     77       1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     78        1.1      matt #endif
     79        1.1      matt 
     80       1.95  macallan extern void init_scom_speedctl(void);
     81       1.95  macallan 
     82       1.82  christos int cpu = -1;
     83        1.1      matt int ncpus;
     84        1.1      matt 
     85        1.7      matt struct fmttab {
     86        1.7      matt 	register_t fmt_mask;
     87        1.7      matt 	register_t fmt_value;
     88        1.7      matt 	const char *fmt_string;
     89        1.7      matt };
     90        1.7      matt 
     91       1.50  macallan /*
     92       1.50  macallan  * This should be one per CPU but since we only support it on 750 variants it
     93       1.87       snj  * doesn't really matter since none of them support SMP
     94       1.50  macallan  */
     95       1.50  macallan envsys_data_t sensor;
     96       1.50  macallan 
     97        1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     98        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     99        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    100        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    101        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    102        1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
    103       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    104       1.97       uwe 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    105       1.28   garbled 	{ 0, 0, NULL }
    106        1.7      matt };
    107        1.7      matt 
    108       1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
    109       1.22      matt 	{ L2CR_L2E, 0, " disabled" },
    110       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    111       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    112       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    113       1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
    114       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    115       1.97       uwe 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    116       1.28   garbled 	{ 0, 0, NULL }
    117       1.22      matt };
    118       1.22      matt 
    119       1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    120       1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    121       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    122       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    123       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    124       1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    125       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    126       1.97       uwe 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    127       1.28   garbled 	{ 0, 0, NULL }
    128       1.11      matt };
    129       1.11      matt 
    130        1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    131        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    132        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    133        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    134        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    135        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    136        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    137        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    138        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    139        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    140        1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    141        1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    142        1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    143        1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    144        1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    145        1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    146        1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    147        1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    148        1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    149        1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    150        1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    151        1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    152        1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    153       1.28   garbled 	{ 0, 0, NULL },
    154        1.7      matt };
    155        1.7      matt 
    156        1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    157        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    158        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    159        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    160        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    161        1.7      matt 	{ 0, ~0, " 512KB" },
    162        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    163        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    164        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    165        1.7      matt 	{ 0, ~0, " L2 cache" },
    166       1.28   garbled 	{ 0, 0, NULL }
    167        1.7      matt };
    168        1.7      matt 
    169        1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    170        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    171        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    172        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    173        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    174        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    175        1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    176        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    177        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    178        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    179        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    180        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    181        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    182        1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    183        1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    184        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    185        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    186        1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    187        1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    188        1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    189        1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    190        1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    191        1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    192        1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    193        1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    194        1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    195       1.28   garbled 	{ 0, 0, NULL }
    196        1.7      matt };
    197        1.7      matt 
    198        1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    199        1.7      matt 
    200        1.7      matt struct cputab {
    201        1.7      matt 	const char name[8];
    202        1.7      matt 	uint16_t version;
    203        1.7      matt 	uint16_t revfmt;
    204        1.7      matt };
    205        1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    206        1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    207        1.7      matt #define	REVFMT_DEC	3		/* %u */
    208        1.7      matt static const struct cputab models[] = {
    209        1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    210        1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    211        1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    212        1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    213        1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    214       1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    215        1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    216       1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    217        1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    218        1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    219        1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    220        1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    221       1.62      matt 	{ "750GX",	IBM750GX,	REVFMT_MAJMIN },
    222        1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    223        1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    224        1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    225        1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    226       1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    227       1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    228       1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    229        1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    230       1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    231       1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    232       1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    233       1.47       chs 	{ "970MP",	IBM970MP,	REVFMT_MAJMIN },
    234       1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    235        1.7      matt 	{ "",		0,		REVFMT_HEX }
    236        1.7      matt };
    237        1.7      matt 
    238  1.104.2.1   thorpej #include <powerpc/oea/bat.h>
    239  1.104.2.1   thorpej extern struct bat battable[];
    240  1.104.2.1   thorpej 
    241        1.1      matt #ifdef MULTIPROCESSOR
    242       1.60      matt struct cpu_info cpu_info[CPU_MAXNUM] = {
    243       1.60      matt     [0] = {
    244       1.60      matt 	.ci_curlwp = &lwp0,
    245  1.104.2.1   thorpej 	.ci_battable = battable,
    246       1.60      matt     },
    247       1.60      matt };
    248       1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    249       1.33   garbled volatile int cpu_hatch_stack;
    250       1.75  kiyohara #define HATCH_STACK_SIZE 0x1000
    251       1.33   garbled extern int ticks_per_intr;
    252       1.67      matt #include <powerpc/pic/picvar.h>
    253       1.67      matt #include <powerpc/pic/ipivar.h>
    254        1.1      matt #else
    255       1.60      matt struct cpu_info cpu_info[1] = {
    256       1.60      matt     [0] = {
    257       1.60      matt 	.ci_curlwp = &lwp0,
    258  1.104.2.1   thorpej 	.ci_battable = battable,
    259       1.60      matt     },
    260       1.60      matt };
    261       1.33   garbled #endif /*MULTIPROCESSOR*/
    262        1.1      matt 
    263        1.1      matt int cpu_altivec;
    264       1.67      matt register_t cpu_psluserset;
    265       1.67      matt register_t cpu_pslusermod;
    266       1.67      matt register_t cpu_pslusermask = 0xffff;
    267        1.1      matt 
    268  1.104.2.1   thorpej unsigned long oeacpufeat;
    269       1.42   garbled 
    270       1.42   garbled void
    271  1.104.2.1   thorpej cpu_features_probe(void)
    272       1.42   garbled {
    273  1.104.2.1   thorpej 	static bool feature_probe_done;
    274  1.104.2.1   thorpej 
    275       1.42   garbled 	u_int pvr, vers;
    276       1.42   garbled 
    277  1.104.2.1   thorpej 	if (feature_probe_done) {
    278  1.104.2.1   thorpej 		return;
    279  1.104.2.1   thorpej 	}
    280  1.104.2.1   thorpej 
    281       1.42   garbled 	pvr = mfpvr();
    282       1.42   garbled 	vers = pvr >> 16;
    283       1.42   garbled 
    284       1.42   garbled 	if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
    285  1.104.2.1   thorpej 	    vers == IBMCELL || vers == IBMPOWER6P5) {
    286       1.72      matt 		oeacpufeat |= OEACPU_64;
    287       1.72      matt 		oeacpufeat |= OEACPU_64_BRIDGE;
    288       1.72      matt 		oeacpufeat |= OEACPU_NOBAT;
    289       1.74  kiyohara 
    290       1.72      matt 	} else if (vers == MPC601) {
    291       1.42   garbled 		oeacpufeat |= OEACPU_601;
    292       1.45      matt 
    293       1.77      matt 	} else if (MPC745X_P(vers)) {
    294       1.77      matt 		if (vers != MPC7450) {
    295       1.77      matt 			/* Enable more SPRG registers */
    296       1.77      matt 			oeacpufeat |= OEACPU_HIGHSPRG;
    297       1.77      matt 
    298       1.77      matt 			/* Enable more BAT registers */
    299       1.77      matt 			oeacpufeat |= OEACPU_HIGHBAT;
    300       1.78      matt 
    301       1.78      matt 			/* Enable larger BAT registers */
    302       1.78      matt 			oeacpufeat |= OEACPU_XBSEN;
    303  1.104.2.1   thorpej 		}
    304  1.104.2.1   thorpej 
    305  1.104.2.1   thorpej 	} else if (vers == IBM750FX || vers == IBM750GX) {
    306  1.104.2.1   thorpej 		oeacpufeat |= OEACPU_HIGHBAT;
    307  1.104.2.1   thorpej 	}
    308  1.104.2.1   thorpej 
    309  1.104.2.1   thorpej 	feature_probe_done = true;
    310  1.104.2.1   thorpej }
    311  1.104.2.1   thorpej 
    312  1.104.2.1   thorpej void
    313  1.104.2.1   thorpej cpu_features_enable(void)
    314  1.104.2.1   thorpej {
    315  1.104.2.1   thorpej 	static bool feature_enable_done;
    316  1.104.2.1   thorpej 
    317  1.104.2.1   thorpej 	if (feature_enable_done) {
    318  1.104.2.1   thorpej 		return;
    319  1.104.2.1   thorpej 	}
    320  1.104.2.1   thorpej 
    321  1.104.2.1   thorpej 	u_int pvr, vers;
    322  1.104.2.1   thorpej 
    323  1.104.2.1   thorpej 	pvr = mfpvr();
    324  1.104.2.1   thorpej 	vers = pvr >> 16;
    325  1.104.2.1   thorpej 
    326  1.104.2.1   thorpej 	if (MPC745X_P(vers)) {
    327  1.104.2.1   thorpej 		register_t hid0 = mfspr(SPR_HID0);
    328  1.104.2.1   thorpej 		register_t hid1 = mfspr(SPR_HID1);
    329  1.104.2.1   thorpej 
    330  1.104.2.1   thorpej 		const register_t ohid0 = hid0;
    331  1.104.2.1   thorpej 
    332  1.104.2.1   thorpej 		if (oeacpufeat & OEACPU_HIGHBAT) {
    333  1.104.2.1   thorpej 			hid0 |= HID0_HIGH_BAT_EN;
    334  1.104.2.1   thorpej 		}
    335  1.104.2.1   thorpej 
    336  1.104.2.1   thorpej 		if (oeacpufeat & OEACPU_XBSEN) {
    337       1.78      matt 			hid0 |= HID0_XBSEN;
    338  1.104.2.1   thorpej 		}
    339       1.78      matt 
    340  1.104.2.1   thorpej 		if (hid0 != ohid0) {
    341       1.78      matt 			mtspr(SPR_HID0, hid0);
    342       1.78      matt 			__asm volatile("sync;isync");
    343       1.77      matt 		}
    344       1.77      matt 
    345       1.77      matt 		/* Enable address broadcasting for MP systems */
    346       1.77      matt 		hid1 |= HID1_SYNCBE | HID1_ABE;
    347       1.77      matt 
    348       1.79      matt 		mtspr(SPR_HID1, hid1);
    349       1.77      matt 		__asm volatile("sync;isync");
    350       1.72      matt 	}
    351  1.104.2.1   thorpej 
    352  1.104.2.1   thorpej 	feature_enable_done = true;
    353  1.104.2.1   thorpej }
    354  1.104.2.1   thorpej 
    355  1.104.2.1   thorpej /* This is to be called from locore.S, and nowhere else. */
    356  1.104.2.1   thorpej 
    357  1.104.2.1   thorpej void
    358  1.104.2.1   thorpej cpu_model_init(void)
    359  1.104.2.1   thorpej {
    360  1.104.2.1   thorpej 	/*
    361  1.104.2.1   thorpej 	 * This is just a wrapper for backwards-compatibility, and will
    362  1.104.2.1   thorpej 	 * probably be garbage-collected in the near future.
    363  1.104.2.1   thorpej 	 */
    364  1.104.2.1   thorpej 	cpu_features_probe();
    365  1.104.2.1   thorpej 	cpu_features_enable();
    366       1.42   garbled }
    367       1.42   garbled 
    368        1.1      matt void
    369        1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    370        1.7      matt {
    371        1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    372        1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    373        1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    374        1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    375        1.7      matt 	}
    376        1.7      matt }
    377        1.7      matt 
    378        1.7      matt void
    379       1.20      matt cpu_idlespin(void)
    380       1.20      matt {
    381       1.20      matt 	register_t msr;
    382       1.20      matt 
    383       1.20      matt 	if (powersave <= 0)
    384       1.20      matt 		return;
    385       1.20      matt 
    386       1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    387       1.98       phx 	if (cpu_altivec)
    388       1.98       phx 		__asm volatile("dssall");
    389       1.83  macallan #endif
    390       1.98       phx 
    391       1.98       phx 	__asm volatile(
    392       1.20      matt 		"sync;"
    393       1.20      matt 		"mfmsr	%0;"
    394       1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    395       1.20      matt 		"mtmsr	%0;"
    396       1.20      matt 		"isync;"
    397       1.20      matt 	    :	"=r"(msr)
    398       1.20      matt 	    :	"J"(PSL_POW));
    399       1.20      matt }
    400       1.20      matt 
    401       1.20      matt void
    402        1.1      matt cpu_probe_cache(void)
    403        1.1      matt {
    404        1.1      matt 	u_int assoc, pvr, vers;
    405        1.1      matt 
    406        1.1      matt 	pvr = mfpvr();
    407        1.1      matt 	vers = pvr >> 16;
    408        1.1      matt 
    409       1.27   sanjayl 
    410       1.27   sanjayl 	/* Presently common across almost all implementations. */
    411       1.43   garbled 	curcpu()->ci_ci.dcache_line_size = 32;
    412       1.43   garbled 	curcpu()->ci_ci.icache_line_size = 32;
    413       1.27   sanjayl 
    414       1.27   sanjayl 
    415        1.1      matt 	switch (vers) {
    416        1.1      matt #define	K	*1024
    417        1.1      matt 	case IBM750FX:
    418       1.62      matt 	case IBM750GX:
    419        1.1      matt 	case MPC601:
    420        1.1      matt 	case MPC750:
    421       1.48  macallan 	case MPC7400:
    422       1.22      matt 	case MPC7447A:
    423       1.22      matt 	case MPC7448:
    424        1.1      matt 	case MPC7450:
    425        1.1      matt 	case MPC7455:
    426       1.11      matt 	case MPC7457:
    427        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    428        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    429        1.1      matt 		assoc = 8;
    430        1.1      matt 		break;
    431        1.1      matt 	case MPC603:
    432        1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    433        1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    434        1.1      matt 		assoc = 2;
    435        1.1      matt 		break;
    436        1.1      matt 	case MPC603e:
    437        1.1      matt 	case MPC603ev:
    438        1.1      matt 	case MPC604:
    439        1.1      matt 	case MPC8240:
    440        1.1      matt 	case MPC8245:
    441       1.31   aymeric 	case MPCG2:
    442        1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    443        1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    444        1.1      matt 		assoc = 4;
    445        1.1      matt 		break;
    446       1.15    briggs 	case MPC604e:
    447        1.1      matt 	case MPC604ev:
    448        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    449        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    450        1.1      matt 		assoc = 4;
    451        1.1      matt 		break;
    452       1.41   garbled 	case IBMPOWER3II:
    453       1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    454       1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    455       1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    456       1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    457       1.41   garbled 		assoc = 128; /* not a typo */
    458       1.41   garbled 		break;
    459       1.27   sanjayl 	case IBM970:
    460       1.27   sanjayl 	case IBM970FX:
    461       1.47       chs 	case IBM970MP:
    462       1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    463       1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    464       1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    465       1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    466       1.27   sanjayl 		assoc = 2;
    467       1.27   sanjayl 		break;
    468       1.27   sanjayl 
    469        1.1      matt 	default:
    470        1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    471        1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    472        1.1      matt 		assoc = 1;
    473        1.1      matt #undef	K
    474        1.1      matt 	}
    475        1.1      matt 
    476        1.1      matt 	/*
    477        1.1      matt 	 * Possibly recolor.
    478        1.1      matt 	 */
    479        1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    480        1.1      matt }
    481        1.1      matt 
    482        1.1      matt struct cpu_info *
    483       1.60      matt cpu_attach_common(device_t self, int id)
    484        1.1      matt {
    485        1.1      matt 	struct cpu_info *ci;
    486        1.1      matt 	u_int pvr, vers;
    487        1.1      matt 
    488        1.1      matt 	ci = &cpu_info[id];
    489        1.1      matt #ifndef MULTIPROCESSOR
    490        1.1      matt 	/*
    491        1.1      matt 	 * If this isn't the primary CPU, print an error message
    492        1.1      matt 	 * and just bail out.
    493        1.1      matt 	 */
    494        1.1      matt 	if (id != 0) {
    495       1.71       phx 		aprint_naive("\n");
    496        1.3      matt 		aprint_normal(": ID %d\n", id);
    497       1.66      matt 		aprint_normal_dev(self,
    498       1.66      matt 		    "processor off-line; "
    499       1.66      matt 		    "multiprocessor support not present in kernel\n");
    500        1.1      matt 		return (NULL);
    501        1.1      matt 	}
    502        1.1      matt #endif
    503        1.1      matt 
    504        1.1      matt 	ci->ci_cpuid = id;
    505       1.60      matt 	ci->ci_idepth = -1;
    506        1.1      matt 	ci->ci_dev = self;
    507       1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    508        1.1      matt 
    509      1.102  macallan #ifdef MULTIPROCESSOR
    510      1.102  macallan 	/* Register IPI Interrupt */
    511      1.102  macallan 	if ((ipiops.ppc_establish_ipi) && (id == 0))
    512      1.102  macallan 		ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
    513      1.102  macallan #endif
    514      1.102  macallan 
    515        1.1      matt 	pvr = mfpvr();
    516        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    517        1.1      matt 
    518        1.1      matt 	switch (id) {
    519        1.1      matt 	case 0:
    520        1.1      matt 		/* load my cpu_number to PIR */
    521        1.1      matt 		switch (vers) {
    522        1.1      matt 		case MPC601:
    523        1.1      matt 		case MPC604:
    524       1.15    briggs 		case MPC604e:
    525        1.1      matt 		case MPC604ev:
    526        1.1      matt 		case MPC7400:
    527        1.1      matt 		case MPC7410:
    528       1.22      matt 		case MPC7447A:
    529       1.22      matt 		case MPC7448:
    530        1.1      matt 		case MPC7450:
    531        1.1      matt 		case MPC7455:
    532       1.11      matt 		case MPC7457:
    533        1.1      matt 			mtspr(SPR_PIR, id);
    534        1.1      matt 		}
    535        1.1      matt 		cpu_setup(self, ci);
    536        1.1      matt 		break;
    537        1.1      matt 	default:
    538       1.71       phx 		aprint_naive("\n");
    539        1.1      matt 		if (id >= CPU_MAXNUM) {
    540        1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    541        1.1      matt 			panic("cpuattach");
    542        1.1      matt 		}
    543        1.1      matt #ifndef MULTIPROCESSOR
    544        1.3      matt 		aprint_normal(" not configured\n");
    545        1.1      matt 		return NULL;
    546       1.29      yamt #else
    547       1.29      yamt 		mi_cpu_attach(ci);
    548       1.29      yamt 		break;
    549        1.1      matt #endif
    550        1.1      matt 	}
    551        1.1      matt 	return (ci);
    552        1.1      matt }
    553        1.1      matt 
    554        1.1      matt void
    555       1.60      matt cpu_setup(device_t self, struct cpu_info *ci)
    556        1.1      matt {
    557       1.83  macallan 	u_int pvr, vers;
    558       1.66      matt 	const char * const xname = device_xname(self);
    559       1.24        he 	const char *bitmask;
    560       1.24        he 	char hidbuf[128];
    561        1.1      matt 	char model[80];
    562       1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    563       1.83  macallan 	char hidbuf_u[128];
    564       1.83  macallan 	const char *bitmasku = NULL;
    565       1.88       mrg 	volatile uint64_t hid64_0, hid64_0_save;
    566       1.83  macallan #endif
    567       1.88       mrg #if !defined(_ARCH_PPC64)
    568       1.88       mrg 	register_t hid0 = 0, hid0_save = 0;
    569       1.83  macallan #endif
    570        1.1      matt 
    571        1.1      matt 	pvr = mfpvr();
    572        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    573        1.1      matt 
    574        1.1      matt 	cpu_identify(model, sizeof(model));
    575       1.71       phx 	aprint_naive("\n");
    576        1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    577        1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    578        1.1      matt 
    579       1.46   garbled 	/* set the cpu number */
    580       1.46   garbled 	ci->ci_cpuid = cpu_number();
    581       1.83  macallan #if defined(_ARCH_PPC64)
    582       1.88       mrg 	__asm volatile("mfspr %0,%1" : "=r"(hid64_0) : "K"(SPR_HID0));
    583       1.88       mrg 	hid64_0_save = hid64_0;
    584       1.83  macallan #else
    585       1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    586       1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0)
    587       1.88       mrg 		hid64_0_save = hid64_0 = mfspr(SPR_HID0);
    588       1.88       mrg 	else
    589       1.88       mrg #endif
    590       1.88       mrg 		hid0_save = hid0 = mfspr(SPR_HID0);
    591       1.83  macallan #endif
    592       1.27   sanjayl 
    593       1.88       mrg 
    594        1.1      matt 	cpu_probe_cache();
    595        1.1      matt 
    596        1.1      matt 	/*
    597        1.1      matt 	 * Configure power-saving mode.
    598        1.1      matt 	 */
    599        1.1      matt 	switch (vers) {
    600       1.90       mrg #if !defined(_ARCH_PPC64)
    601       1.18    briggs 	case MPC604:
    602       1.18    briggs 	case MPC604e:
    603       1.18    briggs 	case MPC604ev:
    604       1.18    briggs 		/*
    605       1.18    briggs 		 * Do not have HID0 support settings, but can support
    606       1.18    briggs 		 * MSR[POW] off
    607       1.18    briggs 		 */
    608       1.18    briggs 		powersave = 1;
    609       1.18    briggs 		break;
    610       1.18    briggs 
    611        1.1      matt 	case MPC603:
    612        1.1      matt 	case MPC603e:
    613        1.1      matt 	case MPC603ev:
    614        1.1      matt 	case MPC7400:
    615        1.1      matt 	case MPC7410:
    616        1.1      matt 	case MPC8240:
    617        1.1      matt 	case MPC8245:
    618       1.31   aymeric 	case MPCG2:
    619        1.1      matt 		/* Select DOZE mode. */
    620        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    621        1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    622        1.1      matt 		powersave = 1;
    623        1.1      matt 		break;
    624        1.1      matt 
    625       1.57  macallan 	case MPC750:
    626       1.57  macallan 	case IBM750FX:
    627       1.62      matt 	case IBM750GX:
    628       1.57  macallan 		/* Select NAP mode. */
    629       1.57  macallan 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    630       1.57  macallan 		hid0 |= HID0_NAP | HID0_DPM;
    631       1.57  macallan 		powersave = 1;
    632       1.57  macallan 		break;
    633       1.57  macallan 
    634       1.22      matt 	case MPC7447A:
    635       1.22      matt 	case MPC7448:
    636       1.11      matt 	case MPC7457:
    637        1.1      matt 	case MPC7455:
    638        1.1      matt 	case MPC7450:
    639        1.5      matt 		/* Enable the 7450 branch caches */
    640        1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    641        1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    642        1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    643        1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    644        1.1      matt 			hid0 &= ~HID0_BTIC;
    645        1.1      matt 		/* Select NAP mode. */
    646       1.45      matt 		hid0 &= ~HID0_SLEEP;
    647      1.101  macallan 		/* XXX my quicksilver hangs if nap is enabled */
    648      1.101  macallan 		if (vers != MPC7450) {
    649      1.101  macallan 			hid0 |= HID0_NAP | HID0_DPM;
    650      1.101  macallan 			powersave = 1;
    651      1.101  macallan 		}
    652        1.1      matt 		break;
    653       1.90       mrg #endif
    654        1.1      matt 
    655       1.27   sanjayl 	case IBM970:
    656       1.27   sanjayl 	case IBM970FX:
    657       1.47       chs 	case IBM970MP:
    658       1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    659       1.88       mrg #if !defined(_ARCH_PPC64)
    660       1.88       mrg 		KASSERT((oeacpufeat & OEACPU_64_BRIDGE) != 0);
    661       1.88       mrg #endif
    662       1.88       mrg 		hid64_0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
    663       1.91  macallan 		hid64_0 |= HID0_64_NAP | HID0_64_DPM | HID0_64_EX_TBEN |
    664       1.88       mrg 			   HID0_64_TB_CTRL | HID0_64_EN_MCHK;
    665       1.83  macallan 		powersave = 1;
    666       1.83  macallan 		break;
    667       1.83  macallan #endif
    668       1.41   garbled 	case IBMPOWER3II:
    669        1.1      matt 	default:
    670        1.1      matt 		/* No power-saving mode is available. */ ;
    671        1.1      matt 	}
    672        1.1      matt 
    673        1.1      matt #ifdef NAPMODE
    674        1.1      matt 	switch (vers) {
    675        1.1      matt 	case IBM750FX:
    676       1.62      matt 	case IBM750GX:
    677        1.1      matt 	case MPC750:
    678        1.1      matt 	case MPC7400:
    679        1.1      matt 		/* Select NAP mode. */
    680        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    681        1.1      matt 		hid0 |= HID0_NAP;
    682        1.1      matt 		break;
    683        1.1      matt 	}
    684        1.1      matt #endif
    685        1.1      matt 
    686        1.1      matt 	switch (vers) {
    687        1.1      matt 	case IBM750FX:
    688       1.62      matt 	case IBM750GX:
    689        1.1      matt 	case MPC750:
    690        1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    691        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    692        1.1      matt 		break;
    693        1.1      matt 
    694        1.1      matt 	case MPC7400:
    695        1.1      matt 	case MPC7410:
    696        1.1      matt 		hid0 &= ~HID0_SPD;
    697        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    698        1.1      matt 		hid0 |= HID0_EIEC;
    699        1.1      matt 		break;
    700        1.1      matt 	}
    701        1.1      matt 
    702       1.83  macallan 	/*
    703       1.83  macallan 	 * according to the 603e manual this is necessary for an external L2
    704       1.83  macallan 	 * cache to work properly
    705       1.83  macallan 	 */
    706       1.76  kiyohara 	switch (vers) {
    707       1.76  kiyohara 	case MPC603e:
    708       1.76  kiyohara 		hid0 |= HID0_ABE;
    709       1.76  kiyohara 	}
    710       1.83  macallan 
    711       1.88       mrg #if defined(_ARCH_PPC64) || defined(PPC_OEA64_BRIDGE)
    712       1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    713       1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
    714       1.88       mrg #endif
    715       1.88       mrg 		if (hid64_0 != hid64_0_save) {
    716       1.89  macallan 			mtspr64(SPR_HID0, hid64_0);
    717       1.88       mrg 		}
    718       1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    719       1.88       mrg 	} else {
    720       1.88       mrg #endif
    721       1.76  kiyohara #endif
    722       1.41   garbled 
    723       1.88       mrg #if !defined(_ARCH_PPC64)
    724       1.88       mrg 		if (hid0 != hid0_save) {
    725       1.88       mrg 			mtspr(SPR_HID0, hid0);
    726       1.88       mrg 			__asm volatile("sync;isync");
    727       1.88       mrg 		}
    728       1.88       mrg #endif
    729       1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    730       1.88       mrg 	}
    731       1.88       mrg #endif
    732        1.1      matt 
    733        1.1      matt 	switch (vers) {
    734        1.1      matt 	case MPC601:
    735        1.1      matt 		bitmask = HID0_601_BITMASK;
    736        1.1      matt 		break;
    737       1.86  macallan 	case MPC7447A:
    738       1.86  macallan 	case MPC7448:
    739        1.1      matt 	case MPC7450:
    740        1.1      matt 	case MPC7455:
    741       1.11      matt 	case MPC7457:
    742        1.1      matt 		bitmask = HID0_7450_BITMASK;
    743        1.1      matt 		break;
    744       1.27   sanjayl 	case IBM970:
    745       1.27   sanjayl 	case IBM970FX:
    746       1.47       chs 	case IBM970MP:
    747       1.83  macallan 		bitmask = HID0_970_BITMASK;
    748       1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    749       1.83  macallan 		bitmasku = HID0_970_BITMASK_U;
    750       1.83  macallan #endif
    751       1.27   sanjayl 		break;
    752        1.1      matt 	default:
    753        1.1      matt 		bitmask = HID0_BITMASK;
    754        1.1      matt 		break;
    755        1.1      matt 	}
    756       1.83  macallan 
    757       1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    758       1.83  macallan 	if (bitmasku != NULL) {
    759       1.88       mrg 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid64_0 & 0xffffffff);
    760       1.88       mrg 		snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid64_0 >> 32);
    761       1.83  macallan 		aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
    762       1.83  macallan 		    hidbuf_u, hidbuf, powersave);
    763       1.83  macallan 	} else
    764       1.83  macallan #endif
    765       1.83  macallan 	{
    766       1.83  macallan 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
    767       1.83  macallan 		aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
    768       1.83  macallan 		    hidbuf, powersave);
    769       1.83  macallan 	}
    770        1.1      matt 
    771       1.23    briggs 	ci->ci_khz = 0;
    772       1.23    briggs 
    773        1.1      matt 	/*
    774        1.1      matt 	 * Display speed and cache configuration.
    775        1.1      matt 	 */
    776       1.15    briggs 	switch (vers) {
    777       1.15    briggs 	case MPC604:
    778       1.15    briggs 	case MPC604e:
    779       1.15    briggs 	case MPC604ev:
    780       1.15    briggs 	case MPC750:
    781       1.15    briggs 	case IBM750FX:
    782       1.62      matt 	case IBM750GX:
    783       1.16    briggs 	case MPC7400:
    784       1.15    briggs 	case MPC7410:
    785       1.22      matt 	case MPC7447A:
    786       1.22      matt 	case MPC7448:
    787       1.16    briggs 	case MPC7450:
    788       1.16    briggs 	case MPC7455:
    789       1.16    briggs 	case MPC7457:
    790       1.66      matt 		aprint_normal_dev(self, "");
    791       1.23    briggs 		cpu_probe_speed(ci);
    792       1.23    briggs 		aprint_normal("%u.%02u MHz",
    793       1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    794       1.36   garbled 		switch (vers) {
    795       1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    796       1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    797       1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    798       1.37  macallan 			cpu_config_l3cr(vers);
    799       1.38  macallan 			break;
    800       1.36   garbled 		case IBM750FX:
    801       1.62      matt 		case IBM750GX:
    802       1.36   garbled 		case MPC750:
    803       1.36   garbled 		case MPC7400:
    804       1.36   garbled 		case MPC7410:
    805       1.36   garbled 		case MPC7447A:
    806       1.36   garbled 		case MPC7448:
    807       1.36   garbled 			cpu_config_l2cr(pvr);
    808       1.36   garbled 			break;
    809       1.36   garbled 		default:
    810       1.36   garbled 			break;
    811        1.7      matt 		}
    812        1.7      matt 		aprint_normal("\n");
    813       1.15    briggs 		break;
    814        1.1      matt 	}
    815        1.1      matt 
    816        1.1      matt #if NSYSMON_ENVSYS > 0
    817        1.1      matt 	/*
    818        1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    819        1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    820       1.74  kiyohara 	 * XXX supported by Motorola and may return values that are off by
    821        1.1      matt 	 * XXX 35-55 degrees C.
    822        1.1      matt 	 */
    823       1.62      matt 	if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
    824        1.1      matt 		cpu_tau_setup(ci);
    825        1.1      matt #endif
    826        1.1      matt 
    827       1.95  macallan #if defined(PPC_OEA64) || defined(PPC_OEA64_BRIDGE)
    828       1.95  macallan 	if (vers == IBM970MP)
    829       1.95  macallan 		init_scom_speedctl();
    830       1.95  macallan #endif
    831       1.95  macallan 
    832        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    833       1.66      matt 		NULL, xname, "clock");
    834        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    835       1.66      matt 		NULL, xname, "traps");
    836        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    837       1.66      matt 		&ci->ci_ev_traps, xname, "kernel DSI traps");
    838        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    839       1.66      matt 		&ci->ci_ev_traps, xname, "user DSI traps");
    840        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    841       1.66      matt 		&ci->ci_ev_udsi, xname, "user DSI failures");
    842       1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    843       1.66      matt 		&ci->ci_ev_traps, xname, "kernel ISI traps");
    844        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    845       1.66      matt 		&ci->ci_ev_traps, xname, "user ISI traps");
    846        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    847       1.66      matt 		&ci->ci_ev_isi, xname, "user ISI failures");
    848        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    849       1.66      matt 		&ci->ci_ev_traps, xname, "system call traps");
    850        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    851       1.66      matt 		&ci->ci_ev_traps, xname, "PGM traps");
    852        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    853       1.66      matt 		&ci->ci_ev_traps, xname, "FPU unavailable traps");
    854        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    855       1.66      matt 		&ci->ci_ev_fpu, xname, "FPU context switches");
    856        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    857       1.66      matt 		&ci->ci_ev_traps, xname, "user alignment traps");
    858        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    859  1.104.2.1   thorpej 		&ci->ci_ev_ali, xname, "user alignment failures");
    860        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    861       1.66      matt 		&ci->ci_ev_umchk, xname, "user MCHK failures");
    862        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    863       1.66      matt 		&ci->ci_ev_traps, xname, "AltiVec unavailable");
    864        1.1      matt #ifdef ALTIVEC
    865        1.1      matt 	if (cpu_altivec) {
    866        1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    867       1.66      matt 		    &ci->ci_ev_vec, xname, "AltiVec context switches");
    868        1.1      matt 	}
    869        1.1      matt #endif
    870       1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    871       1.66      matt 		NULL, xname, "IPIs");
    872        1.1      matt }
    873        1.1      matt 
    874       1.36   garbled /*
    875       1.36   garbled  * According to a document labeled "PVR Register Settings":
    876       1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    877       1.36   garbled  ** will identify the version of the microprocessor core. You must also
    878       1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    879       1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    880       1.36   garbled  ** integrated microprocessor.
    881       1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    882       1.36   garbled  */
    883       1.36   garbled 
    884        1.1      matt void
    885        1.1      matt cpu_identify(char *str, size_t len)
    886        1.1      matt {
    887       1.24        he 	u_int pvr, major, minor;
    888        1.1      matt 	uint16_t vers, rev, revfmt;
    889        1.1      matt 	const struct cputab *cp;
    890        1.1      matt 	size_t n;
    891        1.1      matt 
    892        1.1      matt 	pvr = mfpvr();
    893        1.1      matt 	vers = pvr >> 16;
    894        1.1      matt 	rev = pvr;
    895       1.27   sanjayl 
    896        1.1      matt 	switch (vers) {
    897        1.1      matt 	case MPC7410:
    898       1.24        he 		minor = (pvr >> 0) & 0xff;
    899       1.24        he 		major = minor <= 4 ? 1 : 2;
    900        1.1      matt 		break;
    901       1.36   garbled 	case MPCG2: /*XXX see note above */
    902       1.36   garbled 		major = (pvr >> 4) & 0xf;
    903       1.36   garbled 		minor = (pvr >> 0) & 0xf;
    904       1.36   garbled 		break;
    905        1.1      matt 	default:
    906       1.36   garbled 		major = (pvr >>  8) & 0xf;
    907       1.24        he 		minor = (pvr >>  0) & 0xf;
    908        1.1      matt 	}
    909        1.1      matt 
    910        1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    911        1.1      matt 		if (cp->version == vers)
    912        1.1      matt 			break;
    913        1.1      matt 	}
    914        1.1      matt 
    915       1.82  christos 	if (cpu == -1)
    916        1.1      matt 		cpu = vers;
    917        1.1      matt 
    918        1.1      matt 	revfmt = cp->revfmt;
    919        1.1      matt 	if (rev == MPC750 && pvr == 15) {
    920        1.1      matt 		revfmt = REVFMT_HEX;
    921        1.1      matt 	}
    922        1.1      matt 
    923        1.1      matt 	if (cp->name[0] != '\0') {
    924        1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    925        1.1      matt 	} else {
    926        1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    927        1.1      matt 	}
    928        1.1      matt 	if (len > n) {
    929        1.1      matt 		switch (revfmt) {
    930        1.1      matt 		case REVFMT_MAJMIN:
    931       1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    932        1.1      matt 			break;
    933        1.1      matt 		case REVFMT_HEX:
    934        1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    935        1.1      matt 			break;
    936        1.1      matt 		case REVFMT_DEC:
    937        1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    938        1.1      matt 			break;
    939        1.1      matt 		}
    940        1.1      matt 	}
    941        1.1      matt }
    942        1.1      matt 
    943        1.1      matt #ifdef L2CR_CONFIG
    944        1.1      matt u_int l2cr_config = L2CR_CONFIG;
    945        1.1      matt #else
    946        1.1      matt u_int l2cr_config = 0;
    947        1.1      matt #endif
    948        1.1      matt 
    949        1.2     jklos #ifdef L3CR_CONFIG
    950        1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    951        1.2     jklos #else
    952        1.2     jklos u_int l3cr_config = 0;
    953        1.2     jklos #endif
    954        1.2     jklos 
    955        1.1      matt void
    956        1.7      matt cpu_enable_l2cr(register_t l2cr)
    957        1.7      matt {
    958        1.7      matt 	register_t msr, x;
    959       1.40   garbled 	uint16_t vers;
    960        1.7      matt 
    961       1.40   garbled 	vers = mfpvr() >> 16;
    962       1.74  kiyohara 
    963        1.7      matt 	/* Disable interrupts and set the cache config bits. */
    964        1.7      matt 	msr = mfmsr();
    965        1.7      matt 	mtmsr(msr & ~PSL_EE);
    966        1.7      matt #ifdef ALTIVEC
    967        1.7      matt 	if (cpu_altivec)
    968       1.26     perry 		__asm volatile("dssall");
    969        1.7      matt #endif
    970       1.26     perry 	__asm volatile("sync");
    971        1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    972       1.26     perry 	__asm volatile("sync");
    973        1.7      matt 
    974        1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    975        1.7      matt 	delay(100);
    976        1.7      matt 
    977        1.7      matt 	/* Invalidate all L2 contents. */
    978       1.40   garbled 	if (MPC745X_P(vers)) {
    979       1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    980       1.40   garbled 		do {
    981       1.40   garbled 			x = mfspr(SPR_L2CR);
    982       1.40   garbled 		} while (x & L2CR_L2I);
    983       1.40   garbled 	} else {
    984       1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    985       1.40   garbled 		do {
    986       1.40   garbled 			x = mfspr(SPR_L2CR);
    987       1.40   garbled 		} while (x & L2CR_L2IP);
    988       1.40   garbled 	}
    989        1.7      matt 	/* Enable L2 cache. */
    990        1.7      matt 	l2cr |= L2CR_L2E;
    991        1.7      matt 	mtspr(SPR_L2CR, l2cr);
    992        1.7      matt 	mtmsr(msr);
    993        1.7      matt }
    994        1.7      matt 
    995        1.7      matt void
    996        1.7      matt cpu_enable_l3cr(register_t l3cr)
    997        1.1      matt {
    998        1.7      matt 	register_t x;
    999        1.7      matt 
   1000        1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
   1001       1.74  kiyohara 
   1002        1.7      matt 	/*
   1003        1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
   1004        1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
   1005        1.7      matt 	 *    in L3CR_CONFIG)
   1006        1.7      matt 	 */
   1007        1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
   1008        1.7      matt 	mtspr(SPR_L3CR, l3cr);
   1009        1.7      matt 
   1010        1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
   1011        1.7      matt 	l3cr |= 0x04000000;
   1012        1.7      matt 	mtspr(SPR_L3CR, l3cr);
   1013        1.7      matt 
   1014        1.7      matt 	/* 3: Set L3CLKEN to 1*/
   1015        1.7      matt 	l3cr |= L3CR_L3CLKEN;
   1016        1.7      matt 	mtspr(SPR_L3CR, l3cr);
   1017        1.7      matt 
   1018        1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
   1019       1.26     perry 	__asm volatile("dssall;sync");
   1020        1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
   1021        1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
   1022        1.7      matt 	do {
   1023        1.7      matt 		x = mfspr(SPR_L3CR);
   1024        1.7      matt 	} while (x & L3CR_L3I);
   1025       1.74  kiyohara 
   1026        1.7      matt 	/* 6: Clear L3CLKEN to 0 */
   1027        1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
   1028        1.7      matt 	mtspr(SPR_L3CR, l3cr);
   1029        1.7      matt 
   1030        1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
   1031       1.26     perry 	__asm volatile("sync");
   1032        1.7      matt 	delay(100);
   1033        1.7      matt 
   1034        1.7      matt 	/* 8: Set L3E and L3CLKEN */
   1035        1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
   1036        1.7      matt 	mtspr(SPR_L3CR, l3cr);
   1037        1.7      matt 
   1038        1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
   1039       1.26     perry 	__asm volatile("sync");
   1040        1.7      matt 	delay(100);
   1041        1.7      matt }
   1042        1.7      matt 
   1043        1.7      matt void
   1044        1.7      matt cpu_config_l2cr(int pvr)
   1045        1.7      matt {
   1046        1.7      matt 	register_t l2cr;
   1047       1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
   1048        1.1      matt 
   1049        1.1      matt 	l2cr = mfspr(SPR_L2CR);
   1050        1.1      matt 
   1051        1.1      matt 	/*
   1052        1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
   1053        1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1054        1.1      matt 	 * should use the same value for L2CR.
   1055        1.1      matt 	 */
   1056        1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
   1057        1.1      matt 		l2cr_config = l2cr;
   1058        1.1      matt 	}
   1059        1.1      matt 
   1060        1.1      matt 	/*
   1061        1.1      matt 	 * Configure L2 cache if not enabled.
   1062        1.1      matt 	 */
   1063        1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
   1064        1.7      matt 		cpu_enable_l2cr(l2cr_config);
   1065        1.8       scw 		l2cr = mfspr(SPR_L2CR);
   1066        1.8       scw 	}
   1067        1.7      matt 
   1068       1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
   1069       1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
   1070        1.7      matt 		return;
   1071       1.15    briggs 	}
   1072       1.36   garbled 	aprint_normal(",");
   1073        1.1      matt 
   1074       1.36   garbled 	switch (vers) {
   1075       1.36   garbled 	case IBM750FX:
   1076       1.62      matt 	case IBM750GX:
   1077        1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1078       1.36   garbled 		break;
   1079       1.36   garbled 	case MPC750:
   1080       1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
   1081       1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
   1082       1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1083       1.36   garbled 		else
   1084       1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1085       1.36   garbled 		break;
   1086       1.36   garbled 	case MPC7447A:
   1087       1.36   garbled 	case MPC7457:
   1088       1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1089       1.36   garbled 		return;
   1090       1.36   garbled 	case MPC7448:
   1091       1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1092       1.36   garbled 		return;
   1093       1.36   garbled 	case MPC7450:
   1094       1.36   garbled 	case MPC7455:
   1095       1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1096       1.36   garbled 		break;
   1097       1.36   garbled 	default:
   1098        1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1099       1.36   garbled 		break;
   1100        1.1      matt 	}
   1101        1.7      matt }
   1102        1.1      matt 
   1103        1.7      matt void
   1104        1.7      matt cpu_config_l3cr(int vers)
   1105        1.7      matt {
   1106        1.7      matt 	register_t l2cr;
   1107        1.7      matt 	register_t l3cr;
   1108        1.7      matt 
   1109        1.7      matt 	l2cr = mfspr(SPR_L2CR);
   1110        1.1      matt 
   1111        1.7      matt 	/*
   1112        1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
   1113        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1114        1.7      matt 	 * should use the same value for L2CR.
   1115        1.7      matt 	 */
   1116        1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
   1117        1.7      matt 		l2cr_config = l2cr;
   1118        1.7      matt 	}
   1119        1.1      matt 
   1120        1.7      matt 	/*
   1121        1.7      matt 	 * Configure L2 cache if not enabled.
   1122        1.7      matt 	 */
   1123        1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
   1124        1.7      matt 		cpu_enable_l2cr(l2cr_config);
   1125        1.7      matt 		l2cr = mfspr(SPR_L2CR);
   1126        1.7      matt 	}
   1127       1.74  kiyohara 
   1128        1.7      matt 	aprint_normal(",");
   1129       1.22      matt 	switch (vers) {
   1130       1.22      matt 	case MPC7447A:
   1131       1.22      matt 	case MPC7457:
   1132       1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1133       1.22      matt 		return;
   1134       1.22      matt 	case MPC7448:
   1135       1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1136       1.22      matt 		return;
   1137       1.22      matt 	default:
   1138       1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1139       1.22      matt 		break;
   1140       1.22      matt 	}
   1141        1.2     jklos 
   1142        1.7      matt 	l3cr = mfspr(SPR_L3CR);
   1143        1.1      matt 
   1144        1.7      matt 	/*
   1145        1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
   1146        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1147        1.7      matt 	 * should use the same value for L3CR.
   1148        1.7      matt 	 */
   1149        1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
   1150        1.7      matt 		l3cr_config = l3cr;
   1151        1.7      matt 	}
   1152        1.1      matt 
   1153        1.7      matt 	/*
   1154        1.7      matt 	 * Configure L3 cache if not enabled.
   1155        1.7      matt 	 */
   1156        1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
   1157        1.7      matt 		cpu_enable_l3cr(l3cr_config);
   1158        1.7      matt 		l3cr = mfspr(SPR_L3CR);
   1159        1.7      matt 	}
   1160       1.74  kiyohara 
   1161        1.7      matt 	if (l3cr & L3CR_L3E) {
   1162        1.7      matt 		aprint_normal(",");
   1163        1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
   1164        1.7      matt 	}
   1165        1.1      matt }
   1166        1.1      matt 
   1167        1.1      matt void
   1168       1.23    briggs cpu_probe_speed(struct cpu_info *ci)
   1169        1.1      matt {
   1170        1.1      matt 	uint64_t cps;
   1171        1.1      matt 
   1172        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
   1173        1.1      matt 	mtspr(SPR_PMC1, 0);
   1174        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
   1175        1.1      matt 	delay(100000);
   1176        1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
   1177        1.1      matt 
   1178       1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
   1179       1.15    briggs 
   1180       1.56       phx 	ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
   1181       1.56       phx }
   1182       1.56       phx 
   1183       1.56       phx /*
   1184       1.56       phx  * Read the Dynamic Frequency Switching state and return a divisor for
   1185       1.56       phx  * the maximum frequency.
   1186       1.56       phx  */
   1187       1.56       phx int
   1188       1.56       phx cpu_get_dfs(void)
   1189       1.56       phx {
   1190       1.58       phx 	u_int pvr, vers;
   1191       1.56       phx 
   1192       1.56       phx 	pvr = mfpvr();
   1193       1.56       phx 	vers = pvr >> 16;
   1194       1.56       phx 
   1195       1.56       phx 	switch (vers) {
   1196       1.56       phx 	case MPC7448:
   1197       1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS4)
   1198       1.56       phx 			return 4;
   1199       1.99       mrg 		/* FALLTHROUGH */
   1200       1.56       phx 	case MPC7447A:
   1201       1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS2)
   1202       1.56       phx 			return 2;
   1203       1.56       phx 	}
   1204       1.56       phx 	return 1;
   1205       1.56       phx }
   1206       1.56       phx 
   1207       1.56       phx /*
   1208       1.56       phx  * Set the Dynamic Frequency Switching divisor the same for all cpus.
   1209       1.56       phx  */
   1210       1.56       phx void
   1211       1.56       phx cpu_set_dfs(int div)
   1212       1.56       phx {
   1213       1.56       phx 	u_int dfs_mask, pvr, vers;
   1214       1.56       phx 
   1215       1.56       phx 	pvr = mfpvr();
   1216       1.56       phx 	vers = pvr >> 16;
   1217       1.56       phx 	dfs_mask = 0;
   1218       1.56       phx 
   1219       1.56       phx 	switch (vers) {
   1220       1.56       phx 	case MPC7448:
   1221       1.56       phx 		dfs_mask |= HID1_DFS4;
   1222       1.99       mrg 		/* FALLTHROUGH */
   1223       1.56       phx 	case MPC7447A:
   1224       1.56       phx 		dfs_mask |= HID1_DFS2;
   1225       1.56       phx 		break;
   1226       1.56       phx 	default:
   1227       1.56       phx 		printf("cpu_set_dfs: DFS not supported\n");
   1228       1.56       phx 		return;
   1229       1.56       phx 
   1230       1.56       phx 	}
   1231       1.96  macallan #ifdef MULTIPROCESSOR
   1232       1.96  macallan 	uint64_t where;
   1233       1.56       phx 	where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
   1234       1.56       phx 	xc_wait(where);
   1235       1.96  macallan #else
   1236       1.96  macallan 	cpu_set_dfs_xcall(&div, &dfs_mask);
   1237       1.96  macallan #endif
   1238       1.56       phx }
   1239       1.56       phx 
   1240       1.56       phx static void
   1241       1.56       phx cpu_set_dfs_xcall(void *arg1, void *arg2)
   1242       1.56       phx {
   1243       1.56       phx 	u_int dfs_mask, hid1, old_hid1;
   1244       1.56       phx 	int *divisor, s;
   1245       1.56       phx 
   1246       1.56       phx 	divisor = arg1;
   1247       1.56       phx 	dfs_mask = *(u_int *)arg2;
   1248       1.56       phx 
   1249       1.56       phx 	s = splhigh();
   1250       1.56       phx 	hid1 = old_hid1 = mfspr(SPR_HID1);
   1251       1.56       phx 
   1252       1.56       phx 	switch (*divisor) {
   1253       1.56       phx 	case 1:
   1254       1.56       phx 		hid1 &= ~dfs_mask;
   1255       1.56       phx 		break;
   1256       1.56       phx 	case 2:
   1257       1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS4);
   1258       1.56       phx 		hid1 |= dfs_mask & HID1_DFS2;
   1259       1.56       phx 		break;
   1260       1.56       phx 	case 4:
   1261       1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS2);
   1262       1.56       phx 		hid1 |= dfs_mask & HID1_DFS4;
   1263       1.56       phx 		break;
   1264       1.56       phx 	}
   1265       1.56       phx 
   1266       1.56       phx 	if (hid1 != old_hid1) {
   1267       1.56       phx 		__asm volatile("sync");
   1268       1.56       phx 		mtspr(SPR_HID1, hid1);
   1269       1.56       phx 		__asm volatile("sync;isync");
   1270       1.56       phx 	}
   1271       1.56       phx 
   1272       1.56       phx 	splx(s);
   1273        1.1      matt }
   1274        1.1      matt 
   1275        1.1      matt #if NSYSMON_ENVSYS > 0
   1276        1.1      matt void
   1277        1.1      matt cpu_tau_setup(struct cpu_info *ci)
   1278        1.1      matt {
   1279       1.34   xtraeme 	struct sysmon_envsys *sme;
   1280       1.50  macallan 	int error, therm_delay;
   1281       1.50  macallan 
   1282       1.50  macallan 	mtspr(SPR_THRM1, SPR_THRM_VALID);
   1283       1.50  macallan 	mtspr(SPR_THRM2, 0);
   1284       1.50  macallan 
   1285       1.50  macallan 	/*
   1286       1.50  macallan 	 * we need to figure out how much 20+us in units of CPU clock cycles
   1287       1.50  macallan 	 * are
   1288       1.50  macallan 	 */
   1289       1.50  macallan 
   1290       1.50  macallan 	therm_delay = ci->ci_khz / 40;		/* 25us just to be safe */
   1291       1.74  kiyohara 
   1292       1.74  kiyohara         mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
   1293        1.1      matt 
   1294       1.34   xtraeme 	sme = sysmon_envsys_create();
   1295       1.12      matt 
   1296       1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
   1297       1.68  pgoyette 	sensor.state = ENVSYS_SINVALID;
   1298       1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
   1299       1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
   1300       1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1301       1.34   xtraeme 		return;
   1302       1.34   xtraeme 	}
   1303       1.34   xtraeme 
   1304       1.74  kiyohara 	sme->sme_name = device_xname(ci->ci_dev);
   1305       1.34   xtraeme 	sme->sme_cookie = ci;
   1306       1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
   1307        1.1      matt 
   1308       1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
   1309       1.66      matt 		aprint_error_dev(ci->ci_dev,
   1310       1.66      matt 		    " unable to register with sysmon (%d)\n", error);
   1311       1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1312       1.34   xtraeme 	}
   1313        1.1      matt }
   1314        1.1      matt 
   1315        1.1      matt /* Find the temperature of the CPU. */
   1316       1.34   xtraeme void
   1317       1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   1318        1.1      matt {
   1319        1.1      matt 	int i, threshold, count;
   1320        1.1      matt 
   1321        1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
   1322        1.1      matt 
   1323        1.1      matt 	/* Successive-approximation code adapted from Motorola
   1324        1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1325        1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1326        1.1      matt 	 */
   1327       1.50  macallan 	for (i = 5; i >= 0 ; i--) {
   1328       1.74  kiyohara 		mtspr(SPR_THRM1,
   1329        1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1330        1.1      matt 		count = 0;
   1331       1.74  kiyohara 		while ((count < 100000) &&
   1332        1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1333        1.1      matt 			count++;
   1334        1.1      matt 			delay(1);
   1335        1.1      matt 		}
   1336        1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1337       1.74  kiyohara 			/* The interrupt bit was set, meaning the
   1338       1.74  kiyohara 			 * temperature was above the threshold
   1339        1.1      matt 			 */
   1340       1.50  macallan 			threshold += 1 << i;
   1341        1.1      matt 		} else {
   1342        1.1      matt 			/* Temperature was below the threshold */
   1343       1.50  macallan 			threshold -= 1 << i;
   1344        1.1      matt 		}
   1345        1.1      matt 	}
   1346        1.1      matt 	threshold += 2;
   1347        1.1      matt 
   1348        1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1349       1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1350       1.50  macallan 	edata->state = ENVSYS_SVALID;
   1351        1.1      matt }
   1352        1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1353       1.33   garbled 
   1354       1.33   garbled #ifdef MULTIPROCESSOR
   1355       1.76  kiyohara volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
   1356       1.46   garbled 
   1357       1.33   garbled int
   1358       1.60      matt cpu_spinup(device_t self, struct cpu_info *ci)
   1359       1.33   garbled {
   1360       1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1361       1.33   garbled 	struct pglist mlist;
   1362       1.81       mrg 	int i, error;
   1363       1.61      matt 	char *hp;
   1364       1.33   garbled 
   1365       1.33   garbled 	KASSERT(ci != curcpu());
   1366       1.33   garbled 
   1367       1.46   garbled 	/* Now allocate a hatch stack */
   1368       1.75  kiyohara 	error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
   1369       1.46   garbled 	    &mlist, 1, 1);
   1370       1.46   garbled 	if (error) {
   1371       1.46   garbled 		aprint_error(": unable to allocate hatch stack\n");
   1372       1.46   garbled 		return -1;
   1373       1.46   garbled 	}
   1374       1.46   garbled 
   1375       1.46   garbled 	hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1376       1.75  kiyohara 	memset(hp, 0, HATCH_STACK_SIZE);
   1377       1.46   garbled 
   1378       1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1379       1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1380       1.54     rmind 	ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
   1381       1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1382  1.104.2.1   thorpej 	ci->ci_battable = battable;
   1383       1.33   garbled 
   1384       1.33   garbled 	cpu_hatch_data = h;
   1385       1.70      matt 	h->hatch_running = 0;
   1386       1.70      matt 	h->hatch_self = self;
   1387       1.70      matt 	h->hatch_ci = ci;
   1388       1.70      matt 	h->hatch_pir = ci->ci_cpuid;
   1389       1.46   garbled 
   1390       1.75  kiyohara 	cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
   1391       1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1392       1.33   garbled 
   1393       1.33   garbled 	/* copy special registers */
   1394       1.46   garbled 
   1395       1.70      matt 	h->hatch_hid0 = mfspr(SPR_HID0);
   1396       1.93  macallan #if defined(PPC_OEA64_BRIDGE) || defined (_ARCH_PPC64)
   1397       1.94  macallan 	h->hatch_hid1 = mfspr(SPR_HID1);
   1398       1.93  macallan 	h->hatch_hid4 = mfspr(SPR_HID4);
   1399       1.93  macallan 	h->hatch_hid5 = mfspr(SPR_HID5);
   1400       1.93  macallan #endif
   1401       1.74  kiyohara 
   1402       1.70      matt 	__asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
   1403       1.46   garbled 	for (i = 0; i < 16; i++) {
   1404       1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1405       1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1406       1.46   garbled 	}
   1407       1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1408       1.70      matt 		h->hatch_asr = mfspr(SPR_ASR);
   1409       1.46   garbled 	else
   1410       1.70      matt 		h->hatch_asr = 0;
   1411       1.46   garbled 
   1412       1.91  macallan 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1413       1.91  macallan 		/* copy the bat regs */
   1414       1.91  macallan 		__asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
   1415       1.91  macallan 		__asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
   1416       1.91  macallan 		__asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
   1417       1.91  macallan 		__asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
   1418       1.91  macallan 		__asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
   1419       1.91  macallan 		__asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
   1420       1.91  macallan 		__asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
   1421       1.91  macallan 		__asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
   1422       1.91  macallan 		__asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
   1423       1.91  macallan 		__asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
   1424       1.91  macallan 		__asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
   1425       1.91  macallan 		__asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
   1426       1.91  macallan 		__asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
   1427       1.91  macallan 		__asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
   1428       1.91  macallan 		__asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
   1429       1.91  macallan 		__asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
   1430       1.91  macallan 		__asm volatile ("sync; isync");
   1431       1.91  macallan 	}
   1432       1.33   garbled 
   1433       1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1434       1.33   garbled 		return -1;
   1435       1.33   garbled 	md_presync_timebase(h);
   1436       1.33   garbled 	md_start_timebase(h);
   1437       1.33   garbled 
   1438       1.33   garbled 	/* wait for secondary printf */
   1439       1.46   garbled 
   1440       1.33   garbled 	delay(200000);
   1441       1.33   garbled 
   1442       1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1443       1.76  kiyohara 	__asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
   1444       1.76  kiyohara 	__asm volatile ("sync; isync");
   1445       1.76  kiyohara 	__asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
   1446       1.76  kiyohara 	__asm volatile ("sync; isync");
   1447       1.76  kiyohara #endif
   1448      1.100  macallan 	int hatch_bail = 0;
   1449      1.100  macallan 	while ((h->hatch_running < 1) && (hatch_bail < 100000)) {
   1450      1.100  macallan 		delay(1);
   1451      1.100  macallan 		hatch_bail++;
   1452      1.100  macallan #ifdef CACHE_PROTO_MEI
   1453      1.100  macallan 		__asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
   1454      1.100  macallan 		__asm volatile ("sync; isync");
   1455      1.100  macallan 		__asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
   1456      1.100  macallan 		__asm volatile ("sync; isync");
   1457      1.100  macallan #endif
   1458      1.100  macallan 	}
   1459       1.70      matt 	if (h->hatch_running < 1) {
   1460       1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1461       1.76  kiyohara 		__asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1462       1.76  kiyohara 		__asm volatile ("sync; isync");
   1463       1.76  kiyohara 		__asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1464       1.76  kiyohara 		__asm volatile ("sync; isync");
   1465       1.76  kiyohara #endif
   1466       1.46   garbled 		aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
   1467       1.46   garbled 		    ci->ci_cpuid, cpu_spinstart_ack);
   1468       1.46   garbled 		Debugger();
   1469       1.33   garbled 		return -1;
   1470       1.33   garbled 	}
   1471       1.33   garbled 
   1472       1.33   garbled 	return 0;
   1473       1.33   garbled }
   1474       1.33   garbled 
   1475       1.33   garbled static volatile int start_secondary_cpu;
   1476       1.33   garbled 
   1477       1.46   garbled register_t
   1478       1.46   garbled cpu_hatch(void)
   1479       1.33   garbled {
   1480       1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1481       1.70      matt 	struct cpu_info * const ci = h->hatch_ci;
   1482       1.54     rmind 	struct pcb *pcb;
   1483       1.33   garbled 	u_int msr;
   1484       1.33   garbled 	int i;
   1485       1.33   garbled 
   1486       1.33   garbled 	/* Initialize timebase. */
   1487       1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1488       1.33   garbled 
   1489       1.46   garbled 	/*
   1490       1.46   garbled 	 * Set PIR (Processor Identification Register).  i.e. whoami
   1491       1.49       chs 	 * Note that PIR is read-only on some CPU versions, so we write to it
   1492       1.49       chs 	 * only if it has a different value than we need.
   1493       1.46   garbled 	 */
   1494       1.46   garbled 
   1495       1.46   garbled 	msr = mfspr(SPR_PIR);
   1496       1.70      matt 	if (msr != h->hatch_pir)
   1497       1.70      matt 		mtspr(SPR_PIR, h->hatch_pir);
   1498       1.74  kiyohara 
   1499       1.64      matt 	__asm volatile ("mtsprg0 %0" :: "r"(ci));
   1500       1.65      matt 	curlwp = ci->ci_curlwp;
   1501       1.46   garbled 	cpu_spinstart_ack = 0;
   1502       1.33   garbled 
   1503       1.91  macallan 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1504       1.91  macallan 		/* Initialize MMU. */
   1505       1.91  macallan 		__asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
   1506       1.91  macallan 		__asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
   1507       1.91  macallan 		__asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
   1508       1.91  macallan 		__asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
   1509       1.91  macallan 		__asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
   1510       1.91  macallan 		__asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
   1511       1.91  macallan 		__asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
   1512       1.91  macallan 		__asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
   1513       1.91  macallan 		__asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
   1514       1.91  macallan 		__asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
   1515       1.91  macallan 		__asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
   1516       1.91  macallan 		__asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
   1517       1.91  macallan 		__asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
   1518       1.91  macallan 		__asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
   1519       1.91  macallan 		__asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
   1520       1.91  macallan 		__asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
   1521       1.91  macallan 	}
   1522       1.33   garbled 
   1523       1.92  macallan #ifdef PPC_OEA64_BRIDGE
   1524       1.91  macallan 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
   1525       1.93  macallan 
   1526       1.91  macallan 		mtspr64(SPR_HID0, h->hatch_hid0);
   1527       1.94  macallan 		mtspr64(SPR_HID1, h->hatch_hid1);
   1528       1.93  macallan 		mtspr64(SPR_HID4, h->hatch_hid4);
   1529       1.93  macallan 		mtspr64(SPR_HID5, h->hatch_hid5);
   1530       1.93  macallan 		mtspr64(SPR_HIOR, 0);
   1531       1.91  macallan 	} else
   1532       1.92  macallan #endif
   1533       1.91  macallan 		mtspr(SPR_HID0, h->hatch_hid0);
   1534       1.33   garbled 
   1535       1.91  macallan 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1536       1.91  macallan 		__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1537       1.91  macallan 		    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1538       1.91  macallan 	}
   1539       1.33   garbled 
   1540       1.46   garbled 	__asm volatile ("sync");
   1541       1.33   garbled 	for (i = 0; i < 16; i++)
   1542       1.70      matt 		__asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
   1543       1.46   garbled 	__asm volatile ("sync; isync");
   1544       1.46   garbled 
   1545       1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1546       1.70      matt 		mtspr(SPR_ASR, h->hatch_asr);
   1547       1.33   garbled 
   1548       1.46   garbled 	cpu_spinstart_ack = 1;
   1549       1.46   garbled 	__asm ("ptesync");
   1550       1.70      matt 	__asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
   1551       1.46   garbled 	__asm volatile ("sync; isync");
   1552       1.46   garbled 
   1553       1.46   garbled 	cpu_spinstart_ack = 5;
   1554       1.46   garbled 	for (i = 0; i < 16; i++)
   1555       1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1556       1.46   garbled 		       "r"(i << ADDR_SR_SHFT));
   1557       1.33   garbled 
   1558       1.33   garbled 	/* Enable I/D address translations. */
   1559       1.46   garbled 	msr = mfmsr();
   1560       1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1561       1.46   garbled 	mtmsr(msr);
   1562       1.33   garbled 	__asm volatile ("sync; isync");
   1563       1.46   garbled 	cpu_spinstart_ack = 2;
   1564       1.33   garbled 
   1565       1.33   garbled 	md_sync_timebase(h);
   1566       1.33   garbled 
   1567       1.70      matt 	cpu_setup(h->hatch_self, ci);
   1568       1.33   garbled 
   1569       1.70      matt 	h->hatch_running = 1;
   1570       1.33   garbled 	__asm volatile ("sync; isync");
   1571       1.33   garbled 
   1572       1.33   garbled 	while (start_secondary_cpu == 0)
   1573       1.33   garbled 		;
   1574       1.33   garbled 
   1575       1.33   garbled 	__asm volatile ("sync; isync");
   1576       1.33   garbled 
   1577       1.46   garbled 	aprint_normal("cpu%d started\n", curcpu()->ci_index);
   1578       1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1579       1.33   garbled 
   1580       1.33   garbled 	md_setup_interrupts();
   1581       1.33   garbled 
   1582       1.33   garbled 	ci->ci_ipending = 0;
   1583       1.33   garbled 	ci->ci_cpl = 0;
   1584       1.33   garbled 
   1585       1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1586       1.54     rmind 	pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
   1587       1.54     rmind 	return pcb->pcb_sp;
   1588       1.33   garbled }
   1589       1.33   garbled 
   1590       1.33   garbled void
   1591       1.53    cegger cpu_boot_secondary_processors(void)
   1592       1.33   garbled {
   1593       1.33   garbled 	start_secondary_cpu = 1;
   1594       1.33   garbled 	__asm volatile ("sync");
   1595       1.33   garbled }
   1596       1.33   garbled 
   1597       1.33   garbled #endif /*MULTIPROCESSOR*/
   1598