cpu_subr.c revision 1.20 1 1.20 matt /* $NetBSD: cpu_subr.c,v 1.20 2005/01/19 22:22:56 matt Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2001 Matt Thomas.
5 1.1 matt * Copyright (c) 2001 Tsubai Masanari.
6 1.1 matt * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by
20 1.1 matt * Internet Research Institute, Inc.
21 1.1 matt * 4. The name of the author may not be used to endorse or promote products
22 1.1 matt * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 1.1 matt * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 matt */
35 1.9 lukem
36 1.9 lukem #include <sys/cdefs.h>
37 1.20 matt __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.20 2005/01/19 22:22:56 matt Exp $");
38 1.1 matt
39 1.1 matt #include "opt_ppcparam.h"
40 1.1 matt #include "opt_multiprocessor.h"
41 1.1 matt #include "opt_altivec.h"
42 1.1 matt #include "sysmon_envsys.h"
43 1.1 matt
44 1.1 matt #include <sys/param.h>
45 1.1 matt #include <sys/systm.h>
46 1.1 matt #include <sys/device.h>
47 1.12 matt #include <sys/malloc.h>
48 1.1 matt
49 1.1 matt #include <uvm/uvm_extern.h>
50 1.1 matt
51 1.1 matt #include <powerpc/oea/hid.h>
52 1.1 matt #include <powerpc/oea/hid_601.h>
53 1.1 matt #include <powerpc/spr.h>
54 1.1 matt
55 1.1 matt #include <dev/sysmon/sysmonvar.h>
56 1.1 matt
57 1.7 matt static void cpu_enable_l2cr(register_t);
58 1.7 matt static void cpu_enable_l3cr(register_t);
59 1.1 matt static void cpu_config_l2cr(int);
60 1.7 matt static void cpu_config_l3cr(int);
61 1.1 matt static void cpu_print_speed(void);
62 1.20 matt static void cpu_idlespin(void);
63 1.1 matt #if NSYSMON_ENVSYS > 0
64 1.1 matt static void cpu_tau_setup(struct cpu_info *);
65 1.1 matt static int cpu_tau_gtredata __P((struct sysmon_envsys *,
66 1.1 matt struct envsys_tre_data *));
67 1.1 matt static int cpu_tau_streinfo __P((struct sysmon_envsys *,
68 1.1 matt struct envsys_basic_info *));
69 1.1 matt #endif
70 1.1 matt
71 1.1 matt int cpu;
72 1.1 matt int ncpus;
73 1.1 matt
74 1.7 matt struct fmttab {
75 1.7 matt register_t fmt_mask;
76 1.7 matt register_t fmt_value;
77 1.7 matt const char *fmt_string;
78 1.7 matt };
79 1.7 matt
80 1.7 matt static const struct fmttab cpu_7450_l2cr_formats[] = {
81 1.7 matt { L2CR_L2E, 0, " disabled" },
82 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
83 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
84 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
85 1.7 matt { L2CR_L2E, ~0, " 256KB L2 cache" },
86 1.7 matt { 0 }
87 1.7 matt };
88 1.7 matt
89 1.11 matt static const struct fmttab cpu_7457_l2cr_formats[] = {
90 1.11 matt { L2CR_L2E, 0, " disabled" },
91 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
92 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
93 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
94 1.11 matt { L2CR_L2E, ~0, " 512KB L2 cache" },
95 1.11 matt { 0 }
96 1.11 matt };
97 1.11 matt
98 1.7 matt static const struct fmttab cpu_7450_l3cr_formats[] = {
99 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
100 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
101 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
102 1.7 matt { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
103 1.7 matt { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
104 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
105 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
106 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
107 1.7 matt { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
108 1.7 matt { L3CR_L3SIZ, ~0, " L3 cache" },
109 1.7 matt { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
110 1.7 matt { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
111 1.7 matt { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
112 1.7 matt { L3CR_L3CLK, ~0, " at" },
113 1.7 matt { L3CR_L3CLK, L3CLK_20, " 2:1" },
114 1.7 matt { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
115 1.7 matt { L3CR_L3CLK, L3CLK_30, " 3:1" },
116 1.7 matt { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
117 1.7 matt { L3CR_L3CLK, L3CLK_40, " 4:1" },
118 1.7 matt { L3CR_L3CLK, L3CLK_50, " 5:1" },
119 1.7 matt { L3CR_L3CLK, L3CLK_60, " 6:1" },
120 1.7 matt { L3CR_L3CLK, ~0, " ratio" },
121 1.7 matt { 0, 0 },
122 1.7 matt };
123 1.7 matt
124 1.7 matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
125 1.7 matt { L2CR_L2E, 0, " disabled" },
126 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
127 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
128 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
129 1.7 matt { 0, ~0, " 512KB" },
130 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
131 1.7 matt { L2CR_L2WT, 0, " WB" },
132 1.7 matt { L2CR_L2PE, L2CR_L2PE, " with ECC" },
133 1.7 matt { 0, ~0, " L2 cache" },
134 1.7 matt { 0 }
135 1.7 matt };
136 1.7 matt
137 1.7 matt static const struct fmttab cpu_l2cr_formats[] = {
138 1.7 matt { L2CR_L2E, 0, " disabled" },
139 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
140 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
141 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
142 1.7 matt { L2CR_L2PE, L2CR_L2PE, " parity" },
143 1.7 matt { L2CR_L2PE, 0, " no-parity" },
144 1.7 matt { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
145 1.7 matt { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
146 1.7 matt { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
147 1.7 matt { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
148 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
149 1.7 matt { L2CR_L2WT, 0, " WB" },
150 1.7 matt { L2CR_L2E, ~0, " L2 cache" },
151 1.7 matt { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
152 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
153 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
154 1.7 matt { L2CR_L2CLK, ~0, " at" },
155 1.7 matt { L2CR_L2CLK, L2CLK_10, " 1:1" },
156 1.7 matt { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
157 1.7 matt { L2CR_L2CLK, L2CLK_20, " 2:1" },
158 1.7 matt { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
159 1.7 matt { L2CR_L2CLK, L2CLK_30, " 3:1" },
160 1.7 matt { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
161 1.7 matt { L2CR_L2CLK, L2CLK_40, " 4:1" },
162 1.7 matt { L2CR_L2CLK, ~0, " ratio" },
163 1.7 matt { 0 }
164 1.7 matt };
165 1.7 matt
166 1.7 matt static void cpu_fmttab_print(const struct fmttab *, register_t);
167 1.7 matt
168 1.7 matt struct cputab {
169 1.7 matt const char name[8];
170 1.7 matt uint16_t version;
171 1.7 matt uint16_t revfmt;
172 1.7 matt };
173 1.7 matt #define REVFMT_MAJMIN 1 /* %u.%u */
174 1.7 matt #define REVFMT_HEX 2 /* 0x%04x */
175 1.7 matt #define REVFMT_DEC 3 /* %u */
176 1.7 matt static const struct cputab models[] = {
177 1.7 matt { "601", MPC601, REVFMT_DEC },
178 1.7 matt { "602", MPC602, REVFMT_DEC },
179 1.7 matt { "603", MPC603, REVFMT_MAJMIN },
180 1.7 matt { "603e", MPC603e, REVFMT_MAJMIN },
181 1.7 matt { "603ev", MPC603ev, REVFMT_MAJMIN },
182 1.7 matt { "604", MPC604, REVFMT_MAJMIN },
183 1.15 briggs { "604e", MPC604e, REVFMT_MAJMIN },
184 1.7 matt { "604ev", MPC604ev, REVFMT_MAJMIN },
185 1.7 matt { "620", MPC620, REVFMT_HEX },
186 1.7 matt { "750", MPC750, REVFMT_MAJMIN },
187 1.7 matt { "750FX", IBM750FX, REVFMT_MAJMIN },
188 1.7 matt { "7400", MPC7400, REVFMT_MAJMIN },
189 1.7 matt { "7410", MPC7410, REVFMT_MAJMIN },
190 1.7 matt { "7450", MPC7450, REVFMT_MAJMIN },
191 1.7 matt { "7455", MPC7455, REVFMT_MAJMIN },
192 1.11 matt { "7457", MPC7457, REVFMT_MAJMIN },
193 1.7 matt { "8240", MPC8240, REVFMT_MAJMIN },
194 1.7 matt { "", 0, REVFMT_HEX }
195 1.7 matt };
196 1.7 matt
197 1.7 matt
198 1.1 matt #ifdef MULTIPROCESSOR
199 1.1 matt struct cpu_info cpu_info[CPU_MAXNUM];
200 1.1 matt #else
201 1.1 matt struct cpu_info cpu_info[1];
202 1.1 matt #endif
203 1.1 matt
204 1.1 matt int cpu_altivec;
205 1.14 kleink int cpu_psluserset, cpu_pslusermod;
206 1.1 matt char cpu_model[80];
207 1.1 matt
208 1.1 matt void
209 1.7 matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
210 1.7 matt {
211 1.7 matt for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
212 1.7 matt if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
213 1.7 matt (data & fmt->fmt_mask) == fmt->fmt_value)
214 1.7 matt aprint_normal("%s", fmt->fmt_string);
215 1.7 matt }
216 1.7 matt }
217 1.7 matt
218 1.7 matt void
219 1.20 matt cpu_idlespin(void)
220 1.20 matt {
221 1.20 matt register_t msr;
222 1.20 matt
223 1.20 matt if (powersave <= 0)
224 1.20 matt return;
225 1.20 matt
226 1.20 matt __asm __volatile(
227 1.20 matt "sync;"
228 1.20 matt "mfmsr %0;"
229 1.20 matt "oris %0,%0,%1@h;" /* enter power saving mode */
230 1.20 matt "mtmsr %0;"
231 1.20 matt "isync;"
232 1.20 matt : "=r"(msr)
233 1.20 matt : "J"(PSL_POW));
234 1.20 matt }
235 1.20 matt
236 1.20 matt void
237 1.1 matt cpu_probe_cache(void)
238 1.1 matt {
239 1.1 matt u_int assoc, pvr, vers;
240 1.1 matt
241 1.1 matt pvr = mfpvr();
242 1.1 matt vers = pvr >> 16;
243 1.1 matt
244 1.1 matt switch (vers) {
245 1.1 matt #define K *1024
246 1.1 matt case IBM750FX:
247 1.1 matt case MPC601:
248 1.1 matt case MPC750:
249 1.1 matt case MPC7450:
250 1.1 matt case MPC7455:
251 1.11 matt case MPC7457:
252 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
253 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
254 1.1 matt assoc = 8;
255 1.1 matt break;
256 1.1 matt case MPC603:
257 1.1 matt curcpu()->ci_ci.dcache_size = 8 K;
258 1.1 matt curcpu()->ci_ci.icache_size = 8 K;
259 1.1 matt assoc = 2;
260 1.1 matt break;
261 1.1 matt case MPC603e:
262 1.1 matt case MPC603ev:
263 1.1 matt case MPC604:
264 1.1 matt case MPC8240:
265 1.1 matt case MPC8245:
266 1.1 matt curcpu()->ci_ci.dcache_size = 16 K;
267 1.1 matt curcpu()->ci_ci.icache_size = 16 K;
268 1.1 matt assoc = 4;
269 1.1 matt break;
270 1.15 briggs case MPC604e:
271 1.1 matt case MPC604ev:
272 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
273 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
274 1.1 matt assoc = 4;
275 1.1 matt break;
276 1.1 matt default:
277 1.6 thorpej curcpu()->ci_ci.dcache_size = PAGE_SIZE;
278 1.6 thorpej curcpu()->ci_ci.icache_size = PAGE_SIZE;
279 1.1 matt assoc = 1;
280 1.1 matt #undef K
281 1.1 matt }
282 1.1 matt
283 1.1 matt /* Presently common across all implementations. */
284 1.1 matt curcpu()->ci_ci.dcache_line_size = CACHELINESIZE;
285 1.1 matt curcpu()->ci_ci.icache_line_size = CACHELINESIZE;
286 1.1 matt
287 1.1 matt /*
288 1.1 matt * Possibly recolor.
289 1.1 matt */
290 1.1 matt uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
291 1.1 matt }
292 1.1 matt
293 1.1 matt struct cpu_info *
294 1.1 matt cpu_attach_common(struct device *self, int id)
295 1.1 matt {
296 1.1 matt struct cpu_info *ci;
297 1.1 matt u_int pvr, vers;
298 1.1 matt
299 1.1 matt ncpus++;
300 1.1 matt ci = &cpu_info[id];
301 1.1 matt #ifndef MULTIPROCESSOR
302 1.1 matt /*
303 1.1 matt * If this isn't the primary CPU, print an error message
304 1.1 matt * and just bail out.
305 1.1 matt */
306 1.1 matt if (id != 0) {
307 1.3 matt aprint_normal(": ID %d\n", id);
308 1.3 matt aprint_normal("%s: processor off-line; multiprocessor support "
309 1.1 matt "not present in kernel\n", self->dv_xname);
310 1.1 matt return (NULL);
311 1.1 matt }
312 1.1 matt #endif
313 1.1 matt
314 1.1 matt ci->ci_cpuid = id;
315 1.1 matt ci->ci_intrdepth = -1;
316 1.1 matt ci->ci_dev = self;
317 1.20 matt ci->ci_idlespin = cpu_idlespin;
318 1.1 matt
319 1.1 matt pvr = mfpvr();
320 1.1 matt vers = (pvr >> 16) & 0xffff;
321 1.1 matt
322 1.1 matt switch (id) {
323 1.1 matt case 0:
324 1.1 matt /* load my cpu_number to PIR */
325 1.1 matt switch (vers) {
326 1.1 matt case MPC601:
327 1.1 matt case MPC604:
328 1.15 briggs case MPC604e:
329 1.1 matt case MPC604ev:
330 1.1 matt case MPC7400:
331 1.1 matt case MPC7410:
332 1.1 matt case MPC7450:
333 1.1 matt case MPC7455:
334 1.11 matt case MPC7457:
335 1.1 matt mtspr(SPR_PIR, id);
336 1.1 matt }
337 1.1 matt cpu_setup(self, ci);
338 1.1 matt break;
339 1.1 matt default:
340 1.1 matt if (id >= CPU_MAXNUM) {
341 1.3 matt aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
342 1.1 matt panic("cpuattach");
343 1.1 matt }
344 1.1 matt #ifndef MULTIPROCESSOR
345 1.3 matt aprint_normal(" not configured\n");
346 1.1 matt return NULL;
347 1.1 matt #endif
348 1.1 matt }
349 1.1 matt return (ci);
350 1.1 matt }
351 1.1 matt
352 1.1 matt void
353 1.1 matt cpu_setup(self, ci)
354 1.1 matt struct device *self;
355 1.1 matt struct cpu_info *ci;
356 1.1 matt {
357 1.1 matt u_int hid0, pvr, vers;
358 1.1 matt char *bitmask, hidbuf[128];
359 1.1 matt char model[80];
360 1.1 matt
361 1.1 matt pvr = mfpvr();
362 1.1 matt vers = (pvr >> 16) & 0xffff;
363 1.1 matt
364 1.1 matt cpu_identify(model, sizeof(model));
365 1.3 matt aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
366 1.1 matt cpu_number() == 0 ? " (primary)" : "");
367 1.1 matt
368 1.1 matt hid0 = mfspr(SPR_HID0);
369 1.1 matt cpu_probe_cache();
370 1.1 matt
371 1.1 matt /*
372 1.1 matt * Configure power-saving mode.
373 1.1 matt */
374 1.1 matt switch (vers) {
375 1.18 briggs case MPC604:
376 1.18 briggs case MPC604e:
377 1.18 briggs case MPC604ev:
378 1.18 briggs /*
379 1.18 briggs * Do not have HID0 support settings, but can support
380 1.18 briggs * MSR[POW] off
381 1.18 briggs */
382 1.18 briggs powersave = 1;
383 1.18 briggs break;
384 1.18 briggs
385 1.1 matt case MPC603:
386 1.1 matt case MPC603e:
387 1.1 matt case MPC603ev:
388 1.1 matt case MPC750:
389 1.1 matt case IBM750FX:
390 1.1 matt case MPC7400:
391 1.1 matt case MPC7410:
392 1.1 matt case MPC8240:
393 1.1 matt case MPC8245:
394 1.1 matt /* Select DOZE mode. */
395 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
396 1.1 matt hid0 |= HID0_DOZE | HID0_DPM;
397 1.1 matt powersave = 1;
398 1.1 matt break;
399 1.1 matt
400 1.11 matt case MPC7457:
401 1.1 matt case MPC7455:
402 1.1 matt case MPC7450:
403 1.5 matt /* Enable the 7450 branch caches */
404 1.5 matt hid0 |= HID0_SGE | HID0_BTIC;
405 1.5 matt hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
406 1.1 matt /* Disable BTIC on 7450 Rev 2.0 or earlier */
407 1.5 matt if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
408 1.1 matt hid0 &= ~HID0_BTIC;
409 1.1 matt /* Select NAP mode. */
410 1.19 chs hid0 &= ~(HID0_HIGH_BAT_EN | HID0_SLEEP);
411 1.1 matt hid0 |= HID0_NAP | HID0_DPM;
412 1.19 chs powersave = 1;
413 1.1 matt break;
414 1.1 matt
415 1.1 matt default:
416 1.1 matt /* No power-saving mode is available. */ ;
417 1.1 matt }
418 1.1 matt
419 1.1 matt #ifdef NAPMODE
420 1.1 matt switch (vers) {
421 1.1 matt case IBM750FX:
422 1.1 matt case MPC750:
423 1.1 matt case MPC7400:
424 1.1 matt /* Select NAP mode. */
425 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
426 1.1 matt hid0 |= HID0_NAP;
427 1.1 matt break;
428 1.1 matt }
429 1.1 matt #endif
430 1.1 matt
431 1.1 matt switch (vers) {
432 1.1 matt case IBM750FX:
433 1.1 matt case MPC750:
434 1.1 matt hid0 &= ~HID0_DBP; /* XXX correct? */
435 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
436 1.1 matt break;
437 1.1 matt
438 1.1 matt case MPC7400:
439 1.1 matt case MPC7410:
440 1.1 matt hid0 &= ~HID0_SPD;
441 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
442 1.1 matt hid0 |= HID0_EIEC;
443 1.1 matt break;
444 1.1 matt }
445 1.1 matt
446 1.1 matt mtspr(SPR_HID0, hid0);
447 1.1 matt
448 1.1 matt switch (vers) {
449 1.1 matt case MPC601:
450 1.1 matt bitmask = HID0_601_BITMASK;
451 1.1 matt break;
452 1.1 matt case MPC7450:
453 1.1 matt case MPC7455:
454 1.11 matt case MPC7457:
455 1.1 matt bitmask = HID0_7450_BITMASK;
456 1.1 matt break;
457 1.1 matt default:
458 1.1 matt bitmask = HID0_BITMASK;
459 1.1 matt break;
460 1.1 matt }
461 1.1 matt bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
462 1.3 matt aprint_normal("%s: HID0 %s\n", self->dv_xname, hidbuf);
463 1.1 matt
464 1.1 matt /*
465 1.1 matt * Display speed and cache configuration.
466 1.1 matt */
467 1.15 briggs switch (vers) {
468 1.15 briggs case MPC604:
469 1.15 briggs case MPC604e:
470 1.15 briggs case MPC604ev:
471 1.15 briggs case MPC750:
472 1.15 briggs case IBM750FX:
473 1.16 briggs case MPC7400:
474 1.15 briggs case MPC7410:
475 1.16 briggs case MPC7450:
476 1.16 briggs case MPC7455:
477 1.16 briggs case MPC7457:
478 1.7 matt aprint_normal("%s: ", self->dv_xname);
479 1.1 matt cpu_print_speed();
480 1.15 briggs
481 1.17 briggs if (vers == IBM750FX || vers == MPC750 ||
482 1.17 briggs vers == MPC7400 || vers == MPC7410 || MPC745X_P(vers)) {
483 1.15 briggs if (MPC745X_P(vers)) {
484 1.15 briggs cpu_config_l3cr(vers);
485 1.15 briggs } else {
486 1.15 briggs cpu_config_l2cr(pvr);
487 1.15 briggs }
488 1.7 matt }
489 1.7 matt aprint_normal("\n");
490 1.15 briggs break;
491 1.1 matt }
492 1.1 matt
493 1.1 matt #if NSYSMON_ENVSYS > 0
494 1.1 matt /*
495 1.1 matt * Attach MPC750 temperature sensor to the envsys subsystem.
496 1.1 matt * XXX the 74xx series also has this sensor, but it is not
497 1.1 matt * XXX supported by Motorola and may return values that are off by
498 1.1 matt * XXX 35-55 degrees C.
499 1.1 matt */
500 1.1 matt if (vers == MPC750 || vers == IBM750FX)
501 1.1 matt cpu_tau_setup(ci);
502 1.1 matt #endif
503 1.1 matt
504 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
505 1.1 matt NULL, self->dv_xname, "clock");
506 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
507 1.1 matt NULL, self->dv_xname, "soft clock");
508 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
509 1.1 matt NULL, self->dv_xname, "soft net");
510 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
511 1.1 matt NULL, self->dv_xname, "soft serial");
512 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
513 1.1 matt NULL, self->dv_xname, "traps");
514 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
515 1.1 matt &ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
516 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
517 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user DSI traps");
518 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
519 1.1 matt &ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
520 1.10 matt evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
521 1.10 matt &ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
522 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
523 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user ISI traps");
524 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
525 1.1 matt &ci->ci_ev_isi, self->dv_xname, "user ISI failures");
526 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
527 1.1 matt &ci->ci_ev_traps, self->dv_xname, "system call traps");
528 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
529 1.1 matt &ci->ci_ev_traps, self->dv_xname, "PGM traps");
530 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
531 1.1 matt &ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
532 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
533 1.1 matt &ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
534 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
535 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user alignment traps");
536 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
537 1.1 matt &ci->ci_ev_ali, self->dv_xname, "user alignment traps");
538 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
539 1.1 matt &ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
540 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
541 1.1 matt &ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
542 1.1 matt #ifdef ALTIVEC
543 1.1 matt if (cpu_altivec) {
544 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
545 1.1 matt &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
546 1.1 matt }
547 1.1 matt #endif
548 1.1 matt }
549 1.1 matt
550 1.1 matt void
551 1.1 matt cpu_identify(char *str, size_t len)
552 1.1 matt {
553 1.1 matt u_int pvr, maj, min;
554 1.1 matt uint16_t vers, rev, revfmt;
555 1.1 matt const struct cputab *cp;
556 1.1 matt const char *name;
557 1.1 matt size_t n;
558 1.1 matt
559 1.1 matt pvr = mfpvr();
560 1.1 matt vers = pvr >> 16;
561 1.1 matt rev = pvr;
562 1.1 matt switch (vers) {
563 1.1 matt case MPC7410:
564 1.1 matt min = (pvr >> 0) & 0xff;
565 1.1 matt maj = min <= 4 ? 1 : 2;
566 1.1 matt break;
567 1.1 matt default:
568 1.1 matt maj = (pvr >> 8) & 0xf;
569 1.1 matt min = (pvr >> 0) & 0xf;
570 1.1 matt }
571 1.1 matt
572 1.1 matt for (cp = models; cp->name[0] != '\0'; cp++) {
573 1.1 matt if (cp->version == vers)
574 1.1 matt break;
575 1.1 matt }
576 1.1 matt
577 1.1 matt if (str == NULL) {
578 1.1 matt str = cpu_model;
579 1.1 matt len = sizeof(cpu_model);
580 1.1 matt cpu = vers;
581 1.1 matt }
582 1.1 matt
583 1.1 matt revfmt = cp->revfmt;
584 1.1 matt name = cp->name;
585 1.1 matt if (rev == MPC750 && pvr == 15) {
586 1.1 matt name = "755";
587 1.1 matt revfmt = REVFMT_HEX;
588 1.1 matt }
589 1.1 matt
590 1.1 matt if (cp->name[0] != '\0') {
591 1.1 matt n = snprintf(str, len, "%s (Revision ", cp->name);
592 1.1 matt } else {
593 1.1 matt n = snprintf(str, len, "Version %#x (Revision ", vers);
594 1.1 matt }
595 1.1 matt if (len > n) {
596 1.1 matt switch (revfmt) {
597 1.1 matt case REVFMT_MAJMIN:
598 1.1 matt snprintf(str + n, len - n, "%u.%u)", maj, min);
599 1.1 matt break;
600 1.1 matt case REVFMT_HEX:
601 1.1 matt snprintf(str + n, len - n, "0x%04x)", rev);
602 1.1 matt break;
603 1.1 matt case REVFMT_DEC:
604 1.1 matt snprintf(str + n, len - n, "%u)", rev);
605 1.1 matt break;
606 1.1 matt }
607 1.1 matt }
608 1.1 matt }
609 1.1 matt
610 1.1 matt #ifdef L2CR_CONFIG
611 1.1 matt u_int l2cr_config = L2CR_CONFIG;
612 1.1 matt #else
613 1.1 matt u_int l2cr_config = 0;
614 1.1 matt #endif
615 1.1 matt
616 1.2 jklos #ifdef L3CR_CONFIG
617 1.2 jklos u_int l3cr_config = L3CR_CONFIG;
618 1.2 jklos #else
619 1.2 jklos u_int l3cr_config = 0;
620 1.2 jklos #endif
621 1.2 jklos
622 1.1 matt void
623 1.7 matt cpu_enable_l2cr(register_t l2cr)
624 1.7 matt {
625 1.7 matt register_t msr, x;
626 1.7 matt
627 1.7 matt /* Disable interrupts and set the cache config bits. */
628 1.7 matt msr = mfmsr();
629 1.7 matt mtmsr(msr & ~PSL_EE);
630 1.7 matt #ifdef ALTIVEC
631 1.7 matt if (cpu_altivec)
632 1.7 matt __asm __volatile("dssall");
633 1.7 matt #endif
634 1.7 matt __asm __volatile("sync");
635 1.7 matt mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
636 1.7 matt __asm __volatile("sync");
637 1.7 matt
638 1.7 matt /* Wait for L2 clock to be stable (640 L2 clocks). */
639 1.7 matt delay(100);
640 1.7 matt
641 1.7 matt /* Invalidate all L2 contents. */
642 1.7 matt mtspr(SPR_L2CR, l2cr | L2CR_L2I);
643 1.7 matt do {
644 1.7 matt x = mfspr(SPR_L2CR);
645 1.7 matt } while (x & L2CR_L2IP);
646 1.7 matt
647 1.7 matt /* Enable L2 cache. */
648 1.7 matt l2cr |= L2CR_L2E;
649 1.7 matt mtspr(SPR_L2CR, l2cr);
650 1.7 matt mtmsr(msr);
651 1.7 matt }
652 1.7 matt
653 1.7 matt void
654 1.7 matt cpu_enable_l3cr(register_t l3cr)
655 1.1 matt {
656 1.7 matt register_t x;
657 1.7 matt
658 1.7 matt /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
659 1.7 matt
660 1.7 matt /*
661 1.7 matt * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
662 1.7 matt * L3CLKEN. (also mask off reserved bits in case they were included
663 1.7 matt * in L3CR_CONFIG)
664 1.7 matt */
665 1.7 matt l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
666 1.7 matt mtspr(SPR_L3CR, l3cr);
667 1.7 matt
668 1.7 matt /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
669 1.7 matt l3cr |= 0x04000000;
670 1.7 matt mtspr(SPR_L3CR, l3cr);
671 1.7 matt
672 1.7 matt /* 3: Set L3CLKEN to 1*/
673 1.7 matt l3cr |= L3CR_L3CLKEN;
674 1.7 matt mtspr(SPR_L3CR, l3cr);
675 1.7 matt
676 1.7 matt /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
677 1.7 matt __asm __volatile("dssall;sync");
678 1.7 matt /* L3 cache is already disabled, no need to clear L3E */
679 1.7 matt mtspr(SPR_L3CR, l3cr|L3CR_L3I);
680 1.7 matt do {
681 1.7 matt x = mfspr(SPR_L3CR);
682 1.7 matt } while (x & L3CR_L3I);
683 1.7 matt
684 1.7 matt /* 6: Clear L3CLKEN to 0 */
685 1.7 matt l3cr &= ~L3CR_L3CLKEN;
686 1.7 matt mtspr(SPR_L3CR, l3cr);
687 1.7 matt
688 1.7 matt /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
689 1.7 matt __asm __volatile("sync");
690 1.7 matt delay(100);
691 1.7 matt
692 1.7 matt /* 8: Set L3E and L3CLKEN */
693 1.7 matt l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
694 1.7 matt mtspr(SPR_L3CR, l3cr);
695 1.7 matt
696 1.7 matt /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
697 1.7 matt __asm __volatile("sync");
698 1.7 matt delay(100);
699 1.7 matt }
700 1.7 matt
701 1.7 matt void
702 1.7 matt cpu_config_l2cr(int pvr)
703 1.7 matt {
704 1.7 matt register_t l2cr;
705 1.1 matt
706 1.1 matt l2cr = mfspr(SPR_L2CR);
707 1.1 matt
708 1.1 matt /*
709 1.1 matt * For MP systems, the firmware may only configure the L2 cache
710 1.1 matt * on the first CPU. In this case, assume that the other CPUs
711 1.1 matt * should use the same value for L2CR.
712 1.1 matt */
713 1.1 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
714 1.1 matt l2cr_config = l2cr;
715 1.1 matt }
716 1.1 matt
717 1.1 matt /*
718 1.1 matt * Configure L2 cache if not enabled.
719 1.1 matt */
720 1.8 scw if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
721 1.7 matt cpu_enable_l2cr(l2cr_config);
722 1.8 scw l2cr = mfspr(SPR_L2CR);
723 1.8 scw }
724 1.7 matt
725 1.15 briggs if ((l2cr & L2CR_L2E) == 0) {
726 1.15 briggs aprint_normal(" L2 cache present but not enabled ");
727 1.7 matt return;
728 1.15 briggs }
729 1.1 matt
730 1.7 matt aprint_normal(",");
731 1.7 matt if ((pvr >> 16) == IBM750FX ||
732 1.7 matt (pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
733 1.7 matt (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */) {
734 1.7 matt cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
735 1.7 matt } else {
736 1.7 matt cpu_fmttab_print(cpu_l2cr_formats, l2cr);
737 1.1 matt }
738 1.7 matt }
739 1.1 matt
740 1.7 matt void
741 1.7 matt cpu_config_l3cr(int vers)
742 1.7 matt {
743 1.7 matt register_t l2cr;
744 1.7 matt register_t l3cr;
745 1.7 matt
746 1.7 matt l2cr = mfspr(SPR_L2CR);
747 1.1 matt
748 1.7 matt /*
749 1.7 matt * For MP systems, the firmware may only configure the L2 cache
750 1.7 matt * on the first CPU. In this case, assume that the other CPUs
751 1.7 matt * should use the same value for L2CR.
752 1.7 matt */
753 1.7 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
754 1.7 matt l2cr_config = l2cr;
755 1.7 matt }
756 1.1 matt
757 1.7 matt /*
758 1.7 matt * Configure L2 cache if not enabled.
759 1.7 matt */
760 1.7 matt if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
761 1.7 matt cpu_enable_l2cr(l2cr_config);
762 1.7 matt l2cr = mfspr(SPR_L2CR);
763 1.7 matt }
764 1.7 matt
765 1.7 matt aprint_normal(",");
766 1.11 matt cpu_fmttab_print(vers == MPC7457
767 1.11 matt ? cpu_7457_l2cr_formats : cpu_7450_l2cr_formats, l2cr);
768 1.2 jklos
769 1.7 matt l3cr = mfspr(SPR_L3CR);
770 1.1 matt
771 1.7 matt /*
772 1.7 matt * For MP systems, the firmware may only configure the L3 cache
773 1.7 matt * on the first CPU. In this case, assume that the other CPUs
774 1.7 matt * should use the same value for L3CR.
775 1.7 matt */
776 1.7 matt if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
777 1.7 matt l3cr_config = l3cr;
778 1.7 matt }
779 1.1 matt
780 1.7 matt /*
781 1.7 matt * Configure L3 cache if not enabled.
782 1.7 matt */
783 1.7 matt if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
784 1.7 matt cpu_enable_l3cr(l3cr_config);
785 1.7 matt l3cr = mfspr(SPR_L3CR);
786 1.7 matt }
787 1.7 matt
788 1.7 matt if (l3cr & L3CR_L3E) {
789 1.7 matt aprint_normal(",");
790 1.7 matt cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
791 1.7 matt }
792 1.1 matt }
793 1.1 matt
794 1.1 matt void
795 1.1 matt cpu_print_speed(void)
796 1.1 matt {
797 1.1 matt uint64_t cps;
798 1.1 matt
799 1.7 matt mtspr(SPR_MMCR0, MMCR0_FC);
800 1.1 matt mtspr(SPR_PMC1, 0);
801 1.7 matt mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
802 1.1 matt delay(100000);
803 1.1 matt cps = (mfspr(SPR_PMC1) * 10) + 4999;
804 1.1 matt
805 1.15 briggs mtspr(SPR_MMCR0, MMCR0_FC);
806 1.15 briggs
807 1.7 matt aprint_normal("%lld.%02lld MHz", cps / 1000000, (cps / 10000) % 100);
808 1.1 matt }
809 1.1 matt
810 1.1 matt #if NSYSMON_ENVSYS > 0
811 1.1 matt const struct envsys_range cpu_tau_ranges[] = {
812 1.1 matt { 0, 0, ENVSYS_STEMP}
813 1.1 matt };
814 1.1 matt
815 1.1 matt struct envsys_basic_info cpu_tau_info[] = {
816 1.1 matt { 0, ENVSYS_STEMP, "CPU temp", 0, 0, ENVSYS_FVALID}
817 1.1 matt };
818 1.1 matt
819 1.1 matt void
820 1.1 matt cpu_tau_setup(struct cpu_info *ci)
821 1.1 matt {
822 1.12 matt struct {
823 1.12 matt struct sysmon_envsys sme;
824 1.12 matt struct envsys_tre_data tau_info;
825 1.12 matt } *datap;
826 1.1 matt int error;
827 1.1 matt
828 1.13 christos datap = malloc(sizeof(*datap), M_DEVBUF, M_WAITOK | M_ZERO);
829 1.12 matt
830 1.12 matt ci->ci_sysmon_cookie = &datap->sme;
831 1.12 matt datap->sme.sme_nsensors = 1;
832 1.12 matt datap->sme.sme_envsys_version = 1000;
833 1.12 matt datap->sme.sme_ranges = cpu_tau_ranges;
834 1.12 matt datap->sme.sme_sensor_info = cpu_tau_info;
835 1.12 matt datap->sme.sme_sensor_data = &datap->tau_info;
836 1.1 matt
837 1.12 matt datap->sme.sme_sensor_data->sensor = 0;
838 1.12 matt datap->sme.sme_sensor_data->warnflags = ENVSYS_WARN_OK;
839 1.12 matt datap->sme.sme_sensor_data->validflags = ENVSYS_FVALID|ENVSYS_FCURVALID;
840 1.12 matt datap->sme.sme_cookie = ci;
841 1.12 matt datap->sme.sme_gtredata = cpu_tau_gtredata;
842 1.12 matt datap->sme.sme_streinfo = cpu_tau_streinfo;
843 1.13 christos datap->sme.sme_flags = 0;
844 1.1 matt
845 1.12 matt if ((error = sysmon_envsys_register(&datap->sme)) != 0)
846 1.3 matt aprint_error("%s: unable to register with sysmon (%d)\n",
847 1.1 matt ci->ci_dev->dv_xname, error);
848 1.1 matt }
849 1.1 matt
850 1.1 matt
851 1.1 matt /* Find the temperature of the CPU. */
852 1.1 matt int
853 1.12 matt cpu_tau_gtredata(struct sysmon_envsys *sme, struct envsys_tre_data *tred)
854 1.1 matt {
855 1.1 matt int i, threshold, count;
856 1.1 matt
857 1.1 matt if (tred->sensor != 0) {
858 1.1 matt tred->validflags = 0;
859 1.1 matt return 0;
860 1.1 matt }
861 1.1 matt
862 1.1 matt threshold = 64; /* Half of the 7-bit sensor range */
863 1.1 matt mtspr(SPR_THRM1, 0);
864 1.1 matt mtspr(SPR_THRM2, 0);
865 1.1 matt /* XXX This counter is supposed to be "at least 20 microseonds, in
866 1.1 matt * XXX units of clock cycles". Since we don't have convenient
867 1.1 matt * XXX access to the CPU speed, set it to a conservative value,
868 1.1 matt * XXX that is, assuming a fast (1GHz) G3 CPU (As of February 2002,
869 1.1 matt * XXX the fastest G3 processor is 700MHz) . The cost is that
870 1.1 matt * XXX measuring the temperature takes a bit longer.
871 1.1 matt */
872 1.1 matt mtspr(SPR_THRM3, SPR_THRM_TIMER(20000) | SPR_THRM_ENABLE);
873 1.1 matt
874 1.1 matt /* Successive-approximation code adapted from Motorola
875 1.1 matt * application note AN1800/D, "Programming the Thermal Assist
876 1.1 matt * Unit in the MPC750 Microprocessor".
877 1.1 matt */
878 1.1 matt for (i = 4; i >= 0 ; i--) {
879 1.1 matt mtspr(SPR_THRM1,
880 1.1 matt SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
881 1.1 matt count = 0;
882 1.1 matt while ((count < 100) &&
883 1.1 matt ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
884 1.1 matt count++;
885 1.1 matt delay(1);
886 1.1 matt }
887 1.1 matt if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
888 1.1 matt /* The interrupt bit was set, meaning the
889 1.1 matt * temperature was above the threshold
890 1.1 matt */
891 1.1 matt threshold += 2 << i;
892 1.1 matt } else {
893 1.1 matt /* Temperature was below the threshold */
894 1.1 matt threshold -= 2 << i;
895 1.1 matt }
896 1.1 matt }
897 1.1 matt threshold += 2;
898 1.1 matt
899 1.1 matt /* Convert the temperature in degrees C to microkelvin */
900 1.12 matt sme->sme_sensor_data->cur.data_us = (threshold * 1000000) + 273150000;
901 1.1 matt
902 1.12 matt *tred = *sme->sme_sensor_data;
903 1.1 matt
904 1.1 matt return 0;
905 1.1 matt }
906 1.1 matt
907 1.1 matt int
908 1.12 matt cpu_tau_streinfo(struct sysmon_envsys *sme, struct envsys_basic_info *binfo)
909 1.1 matt {
910 1.1 matt
911 1.1 matt /* There is nothing to set here. */
912 1.1 matt return (EINVAL);
913 1.1 matt }
914 1.1 matt #endif /* NSYSMON_ENVSYS > 0 */
915