cpu_subr.c revision 1.27 1 1.27 sanjayl /* $NetBSD: cpu_subr.c,v 1.27 2006/08/05 21:26:49 sanjayl Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2001 Matt Thomas.
5 1.1 matt * Copyright (c) 2001 Tsubai Masanari.
6 1.1 matt * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by
20 1.1 matt * Internet Research Institute, Inc.
21 1.1 matt * 4. The name of the author may not be used to endorse or promote products
22 1.1 matt * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 1.1 matt * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 matt */
35 1.9 lukem
36 1.9 lukem #include <sys/cdefs.h>
37 1.27 sanjayl __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.27 2006/08/05 21:26:49 sanjayl Exp $");
38 1.1 matt
39 1.1 matt #include "opt_ppcparam.h"
40 1.1 matt #include "opt_multiprocessor.h"
41 1.1 matt #include "opt_altivec.h"
42 1.1 matt #include "sysmon_envsys.h"
43 1.1 matt
44 1.1 matt #include <sys/param.h>
45 1.1 matt #include <sys/systm.h>
46 1.1 matt #include <sys/device.h>
47 1.12 matt #include <sys/malloc.h>
48 1.1 matt
49 1.1 matt #include <uvm/uvm_extern.h>
50 1.1 matt
51 1.1 matt #include <powerpc/oea/hid.h>
52 1.1 matt #include <powerpc/oea/hid_601.h>
53 1.1 matt #include <powerpc/spr.h>
54 1.1 matt
55 1.1 matt #include <dev/sysmon/sysmonvar.h>
56 1.1 matt
57 1.7 matt static void cpu_enable_l2cr(register_t);
58 1.7 matt static void cpu_enable_l3cr(register_t);
59 1.1 matt static void cpu_config_l2cr(int);
60 1.7 matt static void cpu_config_l3cr(int);
61 1.23 briggs static void cpu_probe_speed(struct cpu_info *);
62 1.20 matt static void cpu_idlespin(void);
63 1.1 matt #if NSYSMON_ENVSYS > 0
64 1.1 matt static void cpu_tau_setup(struct cpu_info *);
65 1.1 matt static int cpu_tau_gtredata __P((struct sysmon_envsys *,
66 1.1 matt struct envsys_tre_data *));
67 1.1 matt static int cpu_tau_streinfo __P((struct sysmon_envsys *,
68 1.1 matt struct envsys_basic_info *));
69 1.1 matt #endif
70 1.1 matt
71 1.1 matt int cpu;
72 1.1 matt int ncpus;
73 1.1 matt
74 1.7 matt struct fmttab {
75 1.7 matt register_t fmt_mask;
76 1.7 matt register_t fmt_value;
77 1.7 matt const char *fmt_string;
78 1.7 matt };
79 1.7 matt
80 1.7 matt static const struct fmttab cpu_7450_l2cr_formats[] = {
81 1.7 matt { L2CR_L2E, 0, " disabled" },
82 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
83 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
84 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
85 1.7 matt { L2CR_L2E, ~0, " 256KB L2 cache" },
86 1.7 matt { 0 }
87 1.7 matt };
88 1.7 matt
89 1.22 matt static const struct fmttab cpu_7448_l2cr_formats[] = {
90 1.22 matt { L2CR_L2E, 0, " disabled" },
91 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
92 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
93 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
94 1.22 matt { L2CR_L2E, ~0, " 1MB L2 cache" },
95 1.22 matt { 0 }
96 1.22 matt };
97 1.22 matt
98 1.11 matt static const struct fmttab cpu_7457_l2cr_formats[] = {
99 1.11 matt { L2CR_L2E, 0, " disabled" },
100 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
101 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
102 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
103 1.11 matt { L2CR_L2E, ~0, " 512KB L2 cache" },
104 1.11 matt { 0 }
105 1.11 matt };
106 1.11 matt
107 1.7 matt static const struct fmttab cpu_7450_l3cr_formats[] = {
108 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
109 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
110 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
111 1.7 matt { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
112 1.7 matt { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
113 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
114 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
115 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
116 1.7 matt { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
117 1.7 matt { L3CR_L3SIZ, ~0, " L3 cache" },
118 1.7 matt { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
119 1.7 matt { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
120 1.7 matt { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
121 1.7 matt { L3CR_L3CLK, ~0, " at" },
122 1.7 matt { L3CR_L3CLK, L3CLK_20, " 2:1" },
123 1.7 matt { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
124 1.7 matt { L3CR_L3CLK, L3CLK_30, " 3:1" },
125 1.7 matt { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
126 1.7 matt { L3CR_L3CLK, L3CLK_40, " 4:1" },
127 1.7 matt { L3CR_L3CLK, L3CLK_50, " 5:1" },
128 1.7 matt { L3CR_L3CLK, L3CLK_60, " 6:1" },
129 1.7 matt { L3CR_L3CLK, ~0, " ratio" },
130 1.7 matt { 0, 0 },
131 1.7 matt };
132 1.7 matt
133 1.7 matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
134 1.7 matt { L2CR_L2E, 0, " disabled" },
135 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
136 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
137 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
138 1.7 matt { 0, ~0, " 512KB" },
139 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
140 1.7 matt { L2CR_L2WT, 0, " WB" },
141 1.7 matt { L2CR_L2PE, L2CR_L2PE, " with ECC" },
142 1.7 matt { 0, ~0, " L2 cache" },
143 1.7 matt { 0 }
144 1.7 matt };
145 1.7 matt
146 1.7 matt static const struct fmttab cpu_l2cr_formats[] = {
147 1.7 matt { L2CR_L2E, 0, " disabled" },
148 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
149 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
150 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
151 1.7 matt { L2CR_L2PE, L2CR_L2PE, " parity" },
152 1.7 matt { L2CR_L2PE, 0, " no-parity" },
153 1.7 matt { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
154 1.7 matt { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
155 1.7 matt { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
156 1.7 matt { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
157 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
158 1.7 matt { L2CR_L2WT, 0, " WB" },
159 1.7 matt { L2CR_L2E, ~0, " L2 cache" },
160 1.7 matt { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
161 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
162 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
163 1.7 matt { L2CR_L2CLK, ~0, " at" },
164 1.7 matt { L2CR_L2CLK, L2CLK_10, " 1:1" },
165 1.7 matt { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
166 1.7 matt { L2CR_L2CLK, L2CLK_20, " 2:1" },
167 1.7 matt { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
168 1.7 matt { L2CR_L2CLK, L2CLK_30, " 3:1" },
169 1.7 matt { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
170 1.7 matt { L2CR_L2CLK, L2CLK_40, " 4:1" },
171 1.7 matt { L2CR_L2CLK, ~0, " ratio" },
172 1.7 matt { 0 }
173 1.7 matt };
174 1.7 matt
175 1.7 matt static void cpu_fmttab_print(const struct fmttab *, register_t);
176 1.7 matt
177 1.7 matt struct cputab {
178 1.7 matt const char name[8];
179 1.7 matt uint16_t version;
180 1.7 matt uint16_t revfmt;
181 1.7 matt };
182 1.7 matt #define REVFMT_MAJMIN 1 /* %u.%u */
183 1.7 matt #define REVFMT_HEX 2 /* 0x%04x */
184 1.7 matt #define REVFMT_DEC 3 /* %u */
185 1.7 matt static const struct cputab models[] = {
186 1.7 matt { "601", MPC601, REVFMT_DEC },
187 1.7 matt { "602", MPC602, REVFMT_DEC },
188 1.7 matt { "603", MPC603, REVFMT_MAJMIN },
189 1.7 matt { "603e", MPC603e, REVFMT_MAJMIN },
190 1.7 matt { "603ev", MPC603ev, REVFMT_MAJMIN },
191 1.7 matt { "604", MPC604, REVFMT_MAJMIN },
192 1.15 briggs { "604e", MPC604e, REVFMT_MAJMIN },
193 1.7 matt { "604ev", MPC604ev, REVFMT_MAJMIN },
194 1.7 matt { "620", MPC620, REVFMT_HEX },
195 1.7 matt { "750", MPC750, REVFMT_MAJMIN },
196 1.7 matt { "750FX", IBM750FX, REVFMT_MAJMIN },
197 1.7 matt { "7400", MPC7400, REVFMT_MAJMIN },
198 1.7 matt { "7410", MPC7410, REVFMT_MAJMIN },
199 1.7 matt { "7450", MPC7450, REVFMT_MAJMIN },
200 1.7 matt { "7455", MPC7455, REVFMT_MAJMIN },
201 1.11 matt { "7457", MPC7457, REVFMT_MAJMIN },
202 1.21 matt { "7447A", MPC7447A, REVFMT_MAJMIN },
203 1.22 matt { "7448", MPC7448, REVFMT_MAJMIN },
204 1.7 matt { "8240", MPC8240, REVFMT_MAJMIN },
205 1.27 sanjayl { "970", IBM970, REVFMT_MAJMIN },
206 1.27 sanjayl { "970FX", IBM970FX, REVFMT_MAJMIN },
207 1.7 matt { "", 0, REVFMT_HEX }
208 1.7 matt };
209 1.7 matt
210 1.7 matt
211 1.1 matt #ifdef MULTIPROCESSOR
212 1.1 matt struct cpu_info cpu_info[CPU_MAXNUM];
213 1.1 matt #else
214 1.1 matt struct cpu_info cpu_info[1];
215 1.1 matt #endif
216 1.1 matt
217 1.1 matt int cpu_altivec;
218 1.14 kleink int cpu_psluserset, cpu_pslusermod;
219 1.1 matt char cpu_model[80];
220 1.1 matt
221 1.1 matt void
222 1.7 matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
223 1.7 matt {
224 1.7 matt for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
225 1.7 matt if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
226 1.7 matt (data & fmt->fmt_mask) == fmt->fmt_value)
227 1.7 matt aprint_normal("%s", fmt->fmt_string);
228 1.7 matt }
229 1.7 matt }
230 1.7 matt
231 1.7 matt void
232 1.20 matt cpu_idlespin(void)
233 1.20 matt {
234 1.20 matt register_t msr;
235 1.20 matt
236 1.20 matt if (powersave <= 0)
237 1.20 matt return;
238 1.20 matt
239 1.26 perry __asm volatile(
240 1.20 matt "sync;"
241 1.20 matt "mfmsr %0;"
242 1.20 matt "oris %0,%0,%1@h;" /* enter power saving mode */
243 1.20 matt "mtmsr %0;"
244 1.20 matt "isync;"
245 1.20 matt : "=r"(msr)
246 1.20 matt : "J"(PSL_POW));
247 1.20 matt }
248 1.20 matt
249 1.20 matt void
250 1.1 matt cpu_probe_cache(void)
251 1.1 matt {
252 1.1 matt u_int assoc, pvr, vers;
253 1.1 matt
254 1.1 matt pvr = mfpvr();
255 1.1 matt vers = pvr >> 16;
256 1.1 matt
257 1.27 sanjayl
258 1.27 sanjayl /* Presently common across almost all implementations. */
259 1.27 sanjayl curcpu()->ci_ci.dcache_line_size = CACHELINESIZE;
260 1.27 sanjayl curcpu()->ci_ci.icache_line_size = CACHELINESIZE;
261 1.27 sanjayl
262 1.27 sanjayl
263 1.1 matt switch (vers) {
264 1.1 matt #define K *1024
265 1.1 matt case IBM750FX:
266 1.1 matt case MPC601:
267 1.1 matt case MPC750:
268 1.22 matt case MPC7447A:
269 1.22 matt case MPC7448:
270 1.1 matt case MPC7450:
271 1.1 matt case MPC7455:
272 1.11 matt case MPC7457:
273 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
274 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
275 1.1 matt assoc = 8;
276 1.1 matt break;
277 1.1 matt case MPC603:
278 1.1 matt curcpu()->ci_ci.dcache_size = 8 K;
279 1.1 matt curcpu()->ci_ci.icache_size = 8 K;
280 1.1 matt assoc = 2;
281 1.1 matt break;
282 1.1 matt case MPC603e:
283 1.1 matt case MPC603ev:
284 1.1 matt case MPC604:
285 1.1 matt case MPC8240:
286 1.1 matt case MPC8245:
287 1.1 matt curcpu()->ci_ci.dcache_size = 16 K;
288 1.1 matt curcpu()->ci_ci.icache_size = 16 K;
289 1.1 matt assoc = 4;
290 1.1 matt break;
291 1.15 briggs case MPC604e:
292 1.1 matt case MPC604ev:
293 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
294 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
295 1.1 matt assoc = 4;
296 1.1 matt break;
297 1.27 sanjayl case IBM970:
298 1.27 sanjayl case IBM970FX:
299 1.27 sanjayl curcpu()->ci_ci.dcache_size = 32 K;
300 1.27 sanjayl curcpu()->ci_ci.icache_size = 64 K;
301 1.27 sanjayl curcpu()->ci_ci.dcache_line_size = 128;
302 1.27 sanjayl curcpu()->ci_ci.icache_line_size = 128;
303 1.27 sanjayl assoc = 2;
304 1.27 sanjayl break;
305 1.27 sanjayl
306 1.1 matt default:
307 1.6 thorpej curcpu()->ci_ci.dcache_size = PAGE_SIZE;
308 1.6 thorpej curcpu()->ci_ci.icache_size = PAGE_SIZE;
309 1.1 matt assoc = 1;
310 1.1 matt #undef K
311 1.1 matt }
312 1.1 matt
313 1.1 matt /*
314 1.1 matt * Possibly recolor.
315 1.1 matt */
316 1.1 matt uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
317 1.1 matt }
318 1.1 matt
319 1.1 matt struct cpu_info *
320 1.1 matt cpu_attach_common(struct device *self, int id)
321 1.1 matt {
322 1.1 matt struct cpu_info *ci;
323 1.1 matt u_int pvr, vers;
324 1.1 matt
325 1.1 matt ncpus++;
326 1.1 matt ci = &cpu_info[id];
327 1.1 matt #ifndef MULTIPROCESSOR
328 1.1 matt /*
329 1.1 matt * If this isn't the primary CPU, print an error message
330 1.1 matt * and just bail out.
331 1.1 matt */
332 1.1 matt if (id != 0) {
333 1.3 matt aprint_normal(": ID %d\n", id);
334 1.3 matt aprint_normal("%s: processor off-line; multiprocessor support "
335 1.1 matt "not present in kernel\n", self->dv_xname);
336 1.1 matt return (NULL);
337 1.1 matt }
338 1.1 matt #endif
339 1.1 matt
340 1.1 matt ci->ci_cpuid = id;
341 1.1 matt ci->ci_intrdepth = -1;
342 1.1 matt ci->ci_dev = self;
343 1.20 matt ci->ci_idlespin = cpu_idlespin;
344 1.1 matt
345 1.1 matt pvr = mfpvr();
346 1.1 matt vers = (pvr >> 16) & 0xffff;
347 1.1 matt
348 1.1 matt switch (id) {
349 1.1 matt case 0:
350 1.1 matt /* load my cpu_number to PIR */
351 1.1 matt switch (vers) {
352 1.1 matt case MPC601:
353 1.1 matt case MPC604:
354 1.15 briggs case MPC604e:
355 1.1 matt case MPC604ev:
356 1.1 matt case MPC7400:
357 1.1 matt case MPC7410:
358 1.22 matt case MPC7447A:
359 1.22 matt case MPC7448:
360 1.1 matt case MPC7450:
361 1.1 matt case MPC7455:
362 1.11 matt case MPC7457:
363 1.1 matt mtspr(SPR_PIR, id);
364 1.1 matt }
365 1.1 matt cpu_setup(self, ci);
366 1.1 matt break;
367 1.1 matt default:
368 1.1 matt if (id >= CPU_MAXNUM) {
369 1.3 matt aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
370 1.1 matt panic("cpuattach");
371 1.1 matt }
372 1.1 matt #ifndef MULTIPROCESSOR
373 1.3 matt aprint_normal(" not configured\n");
374 1.1 matt return NULL;
375 1.1 matt #endif
376 1.1 matt }
377 1.1 matt return (ci);
378 1.1 matt }
379 1.1 matt
380 1.1 matt void
381 1.1 matt cpu_setup(self, ci)
382 1.1 matt struct device *self;
383 1.1 matt struct cpu_info *ci;
384 1.1 matt {
385 1.1 matt u_int hid0, pvr, vers;
386 1.24 he const char *bitmask;
387 1.24 he char hidbuf[128];
388 1.1 matt char model[80];
389 1.1 matt
390 1.1 matt pvr = mfpvr();
391 1.1 matt vers = (pvr >> 16) & 0xffff;
392 1.1 matt
393 1.1 matt cpu_identify(model, sizeof(model));
394 1.3 matt aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
395 1.1 matt cpu_number() == 0 ? " (primary)" : "");
396 1.1 matt
397 1.27 sanjayl #if defined (PPC_OEA) || defined (PPC_OEA64)
398 1.1 matt hid0 = mfspr(SPR_HID0);
399 1.27 sanjayl #elif defined (PPC_OEA64_BRIDGE)
400 1.27 sanjayl hid0 = mfspr(SPR_HID0);
401 1.27 sanjayl #endif
402 1.27 sanjayl
403 1.1 matt cpu_probe_cache();
404 1.1 matt
405 1.1 matt /*
406 1.1 matt * Configure power-saving mode.
407 1.1 matt */
408 1.1 matt switch (vers) {
409 1.18 briggs case MPC604:
410 1.18 briggs case MPC604e:
411 1.18 briggs case MPC604ev:
412 1.18 briggs /*
413 1.18 briggs * Do not have HID0 support settings, but can support
414 1.18 briggs * MSR[POW] off
415 1.18 briggs */
416 1.18 briggs powersave = 1;
417 1.18 briggs break;
418 1.18 briggs
419 1.1 matt case MPC603:
420 1.1 matt case MPC603e:
421 1.1 matt case MPC603ev:
422 1.1 matt case MPC750:
423 1.1 matt case IBM750FX:
424 1.1 matt case MPC7400:
425 1.1 matt case MPC7410:
426 1.1 matt case MPC8240:
427 1.1 matt case MPC8245:
428 1.1 matt /* Select DOZE mode. */
429 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
430 1.1 matt hid0 |= HID0_DOZE | HID0_DPM;
431 1.1 matt powersave = 1;
432 1.1 matt break;
433 1.1 matt
434 1.22 matt case MPC7447A:
435 1.22 matt case MPC7448:
436 1.11 matt case MPC7457:
437 1.1 matt case MPC7455:
438 1.1 matt case MPC7450:
439 1.5 matt /* Enable the 7450 branch caches */
440 1.5 matt hid0 |= HID0_SGE | HID0_BTIC;
441 1.5 matt hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
442 1.1 matt /* Disable BTIC on 7450 Rev 2.0 or earlier */
443 1.5 matt if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
444 1.1 matt hid0 &= ~HID0_BTIC;
445 1.1 matt /* Select NAP mode. */
446 1.19 chs hid0 &= ~(HID0_HIGH_BAT_EN | HID0_SLEEP);
447 1.22 matt hid0 |= HID0_NAP | HID0_DPM /* | HID0_XBSEN */;
448 1.19 chs powersave = 1;
449 1.1 matt break;
450 1.1 matt
451 1.27 sanjayl case IBM970:
452 1.27 sanjayl case IBM970FX:
453 1.1 matt default:
454 1.1 matt /* No power-saving mode is available. */ ;
455 1.1 matt }
456 1.1 matt
457 1.1 matt #ifdef NAPMODE
458 1.1 matt switch (vers) {
459 1.1 matt case IBM750FX:
460 1.1 matt case MPC750:
461 1.1 matt case MPC7400:
462 1.1 matt /* Select NAP mode. */
463 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
464 1.1 matt hid0 |= HID0_NAP;
465 1.1 matt break;
466 1.1 matt }
467 1.1 matt #endif
468 1.1 matt
469 1.1 matt switch (vers) {
470 1.1 matt case IBM750FX:
471 1.1 matt case MPC750:
472 1.1 matt hid0 &= ~HID0_DBP; /* XXX correct? */
473 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
474 1.1 matt break;
475 1.1 matt
476 1.1 matt case MPC7400:
477 1.1 matt case MPC7410:
478 1.1 matt hid0 &= ~HID0_SPD;
479 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
480 1.1 matt hid0 |= HID0_EIEC;
481 1.1 matt break;
482 1.1 matt }
483 1.1 matt
484 1.27 sanjayl #if defined (PPC_OEA)
485 1.1 matt mtspr(SPR_HID0, hid0);
486 1.26 perry __asm volatile("sync;isync");
487 1.27 sanjayl #endif
488 1.1 matt
489 1.1 matt switch (vers) {
490 1.1 matt case MPC601:
491 1.1 matt bitmask = HID0_601_BITMASK;
492 1.1 matt break;
493 1.1 matt case MPC7450:
494 1.1 matt case MPC7455:
495 1.11 matt case MPC7457:
496 1.1 matt bitmask = HID0_7450_BITMASK;
497 1.1 matt break;
498 1.27 sanjayl case IBM970:
499 1.27 sanjayl case IBM970FX:
500 1.27 sanjayl bitmask = 0;
501 1.27 sanjayl break;
502 1.1 matt default:
503 1.1 matt bitmask = HID0_BITMASK;
504 1.1 matt break;
505 1.1 matt }
506 1.1 matt bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
507 1.27 sanjayl aprint_normal("%s: HID0 %s, powersave: %d\n", self->dv_xname, hidbuf, powersave);
508 1.1 matt
509 1.23 briggs ci->ci_khz = 0;
510 1.23 briggs
511 1.1 matt /*
512 1.1 matt * Display speed and cache configuration.
513 1.1 matt */
514 1.15 briggs switch (vers) {
515 1.15 briggs case MPC604:
516 1.15 briggs case MPC604e:
517 1.15 briggs case MPC604ev:
518 1.15 briggs case MPC750:
519 1.15 briggs case IBM750FX:
520 1.16 briggs case MPC7400:
521 1.15 briggs case MPC7410:
522 1.22 matt case MPC7447A:
523 1.22 matt case MPC7448:
524 1.16 briggs case MPC7450:
525 1.16 briggs case MPC7455:
526 1.16 briggs case MPC7457:
527 1.7 matt aprint_normal("%s: ", self->dv_xname);
528 1.23 briggs cpu_probe_speed(ci);
529 1.23 briggs aprint_normal("%u.%02u MHz",
530 1.23 briggs ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
531 1.15 briggs
532 1.17 briggs if (vers == IBM750FX || vers == MPC750 ||
533 1.17 briggs vers == MPC7400 || vers == MPC7410 || MPC745X_P(vers)) {
534 1.15 briggs if (MPC745X_P(vers)) {
535 1.15 briggs cpu_config_l3cr(vers);
536 1.15 briggs } else {
537 1.15 briggs cpu_config_l2cr(pvr);
538 1.15 briggs }
539 1.7 matt }
540 1.7 matt aprint_normal("\n");
541 1.15 briggs break;
542 1.1 matt }
543 1.1 matt
544 1.1 matt #if NSYSMON_ENVSYS > 0
545 1.1 matt /*
546 1.1 matt * Attach MPC750 temperature sensor to the envsys subsystem.
547 1.1 matt * XXX the 74xx series also has this sensor, but it is not
548 1.1 matt * XXX supported by Motorola and may return values that are off by
549 1.1 matt * XXX 35-55 degrees C.
550 1.1 matt */
551 1.1 matt if (vers == MPC750 || vers == IBM750FX)
552 1.1 matt cpu_tau_setup(ci);
553 1.1 matt #endif
554 1.1 matt
555 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
556 1.1 matt NULL, self->dv_xname, "clock");
557 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
558 1.1 matt NULL, self->dv_xname, "soft clock");
559 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
560 1.1 matt NULL, self->dv_xname, "soft net");
561 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
562 1.1 matt NULL, self->dv_xname, "soft serial");
563 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
564 1.1 matt NULL, self->dv_xname, "traps");
565 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
566 1.1 matt &ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
567 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
568 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user DSI traps");
569 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
570 1.1 matt &ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
571 1.10 matt evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
572 1.10 matt &ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
573 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
574 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user ISI traps");
575 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
576 1.1 matt &ci->ci_ev_isi, self->dv_xname, "user ISI failures");
577 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
578 1.1 matt &ci->ci_ev_traps, self->dv_xname, "system call traps");
579 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
580 1.1 matt &ci->ci_ev_traps, self->dv_xname, "PGM traps");
581 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
582 1.1 matt &ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
583 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
584 1.1 matt &ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
585 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
586 1.1 matt &ci->ci_ev_traps, self->dv_xname, "user alignment traps");
587 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
588 1.1 matt &ci->ci_ev_ali, self->dv_xname, "user alignment traps");
589 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
590 1.1 matt &ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
591 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
592 1.1 matt &ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
593 1.1 matt #ifdef ALTIVEC
594 1.1 matt if (cpu_altivec) {
595 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
596 1.1 matt &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
597 1.1 matt }
598 1.1 matt #endif
599 1.1 matt }
600 1.1 matt
601 1.1 matt void
602 1.1 matt cpu_identify(char *str, size_t len)
603 1.1 matt {
604 1.24 he u_int pvr, major, minor;
605 1.1 matt uint16_t vers, rev, revfmt;
606 1.1 matt const struct cputab *cp;
607 1.1 matt const char *name;
608 1.1 matt size_t n;
609 1.1 matt
610 1.1 matt pvr = mfpvr();
611 1.1 matt vers = pvr >> 16;
612 1.1 matt rev = pvr;
613 1.27 sanjayl
614 1.1 matt switch (vers) {
615 1.1 matt case MPC7410:
616 1.24 he minor = (pvr >> 0) & 0xff;
617 1.24 he major = minor <= 4 ? 1 : 2;
618 1.1 matt break;
619 1.1 matt default:
620 1.24 he major = (pvr >> 8) & 0xf;
621 1.24 he minor = (pvr >> 0) & 0xf;
622 1.1 matt }
623 1.1 matt
624 1.1 matt for (cp = models; cp->name[0] != '\0'; cp++) {
625 1.1 matt if (cp->version == vers)
626 1.1 matt break;
627 1.1 matt }
628 1.1 matt
629 1.1 matt if (str == NULL) {
630 1.1 matt str = cpu_model;
631 1.1 matt len = sizeof(cpu_model);
632 1.1 matt cpu = vers;
633 1.1 matt }
634 1.1 matt
635 1.1 matt revfmt = cp->revfmt;
636 1.1 matt name = cp->name;
637 1.1 matt if (rev == MPC750 && pvr == 15) {
638 1.1 matt name = "755";
639 1.1 matt revfmt = REVFMT_HEX;
640 1.1 matt }
641 1.1 matt
642 1.1 matt if (cp->name[0] != '\0') {
643 1.1 matt n = snprintf(str, len, "%s (Revision ", cp->name);
644 1.1 matt } else {
645 1.1 matt n = snprintf(str, len, "Version %#x (Revision ", vers);
646 1.1 matt }
647 1.1 matt if (len > n) {
648 1.1 matt switch (revfmt) {
649 1.1 matt case REVFMT_MAJMIN:
650 1.24 he snprintf(str + n, len - n, "%u.%u)", major, minor);
651 1.1 matt break;
652 1.1 matt case REVFMT_HEX:
653 1.1 matt snprintf(str + n, len - n, "0x%04x)", rev);
654 1.1 matt break;
655 1.1 matt case REVFMT_DEC:
656 1.1 matt snprintf(str + n, len - n, "%u)", rev);
657 1.1 matt break;
658 1.1 matt }
659 1.1 matt }
660 1.1 matt }
661 1.1 matt
662 1.1 matt #ifdef L2CR_CONFIG
663 1.1 matt u_int l2cr_config = L2CR_CONFIG;
664 1.1 matt #else
665 1.1 matt u_int l2cr_config = 0;
666 1.1 matt #endif
667 1.1 matt
668 1.2 jklos #ifdef L3CR_CONFIG
669 1.2 jklos u_int l3cr_config = L3CR_CONFIG;
670 1.2 jklos #else
671 1.2 jklos u_int l3cr_config = 0;
672 1.2 jklos #endif
673 1.2 jklos
674 1.1 matt void
675 1.7 matt cpu_enable_l2cr(register_t l2cr)
676 1.7 matt {
677 1.7 matt register_t msr, x;
678 1.7 matt
679 1.7 matt /* Disable interrupts and set the cache config bits. */
680 1.7 matt msr = mfmsr();
681 1.7 matt mtmsr(msr & ~PSL_EE);
682 1.7 matt #ifdef ALTIVEC
683 1.7 matt if (cpu_altivec)
684 1.26 perry __asm volatile("dssall");
685 1.7 matt #endif
686 1.26 perry __asm volatile("sync");
687 1.7 matt mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
688 1.26 perry __asm volatile("sync");
689 1.7 matt
690 1.7 matt /* Wait for L2 clock to be stable (640 L2 clocks). */
691 1.7 matt delay(100);
692 1.7 matt
693 1.7 matt /* Invalidate all L2 contents. */
694 1.7 matt mtspr(SPR_L2CR, l2cr | L2CR_L2I);
695 1.7 matt do {
696 1.7 matt x = mfspr(SPR_L2CR);
697 1.7 matt } while (x & L2CR_L2IP);
698 1.7 matt
699 1.7 matt /* Enable L2 cache. */
700 1.7 matt l2cr |= L2CR_L2E;
701 1.7 matt mtspr(SPR_L2CR, l2cr);
702 1.7 matt mtmsr(msr);
703 1.7 matt }
704 1.7 matt
705 1.7 matt void
706 1.7 matt cpu_enable_l3cr(register_t l3cr)
707 1.1 matt {
708 1.7 matt register_t x;
709 1.7 matt
710 1.7 matt /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
711 1.7 matt
712 1.7 matt /*
713 1.7 matt * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
714 1.7 matt * L3CLKEN. (also mask off reserved bits in case they were included
715 1.7 matt * in L3CR_CONFIG)
716 1.7 matt */
717 1.7 matt l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
718 1.7 matt mtspr(SPR_L3CR, l3cr);
719 1.7 matt
720 1.7 matt /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
721 1.7 matt l3cr |= 0x04000000;
722 1.7 matt mtspr(SPR_L3CR, l3cr);
723 1.7 matt
724 1.7 matt /* 3: Set L3CLKEN to 1*/
725 1.7 matt l3cr |= L3CR_L3CLKEN;
726 1.7 matt mtspr(SPR_L3CR, l3cr);
727 1.7 matt
728 1.7 matt /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
729 1.26 perry __asm volatile("dssall;sync");
730 1.7 matt /* L3 cache is already disabled, no need to clear L3E */
731 1.7 matt mtspr(SPR_L3CR, l3cr|L3CR_L3I);
732 1.7 matt do {
733 1.7 matt x = mfspr(SPR_L3CR);
734 1.7 matt } while (x & L3CR_L3I);
735 1.7 matt
736 1.7 matt /* 6: Clear L3CLKEN to 0 */
737 1.7 matt l3cr &= ~L3CR_L3CLKEN;
738 1.7 matt mtspr(SPR_L3CR, l3cr);
739 1.7 matt
740 1.7 matt /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
741 1.26 perry __asm volatile("sync");
742 1.7 matt delay(100);
743 1.7 matt
744 1.7 matt /* 8: Set L3E and L3CLKEN */
745 1.7 matt l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
746 1.7 matt mtspr(SPR_L3CR, l3cr);
747 1.7 matt
748 1.7 matt /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
749 1.26 perry __asm volatile("sync");
750 1.7 matt delay(100);
751 1.7 matt }
752 1.7 matt
753 1.7 matt void
754 1.7 matt cpu_config_l2cr(int pvr)
755 1.7 matt {
756 1.7 matt register_t l2cr;
757 1.1 matt
758 1.1 matt l2cr = mfspr(SPR_L2CR);
759 1.1 matt
760 1.1 matt /*
761 1.1 matt * For MP systems, the firmware may only configure the L2 cache
762 1.1 matt * on the first CPU. In this case, assume that the other CPUs
763 1.1 matt * should use the same value for L2CR.
764 1.1 matt */
765 1.1 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
766 1.1 matt l2cr_config = l2cr;
767 1.1 matt }
768 1.1 matt
769 1.1 matt /*
770 1.1 matt * Configure L2 cache if not enabled.
771 1.1 matt */
772 1.8 scw if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
773 1.7 matt cpu_enable_l2cr(l2cr_config);
774 1.8 scw l2cr = mfspr(SPR_L2CR);
775 1.8 scw }
776 1.7 matt
777 1.15 briggs if ((l2cr & L2CR_L2E) == 0) {
778 1.15 briggs aprint_normal(" L2 cache present but not enabled ");
779 1.7 matt return;
780 1.15 briggs }
781 1.1 matt
782 1.7 matt aprint_normal(",");
783 1.7 matt if ((pvr >> 16) == IBM750FX ||
784 1.7 matt (pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
785 1.7 matt (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */) {
786 1.7 matt cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
787 1.7 matt } else {
788 1.7 matt cpu_fmttab_print(cpu_l2cr_formats, l2cr);
789 1.1 matt }
790 1.7 matt }
791 1.1 matt
792 1.7 matt void
793 1.7 matt cpu_config_l3cr(int vers)
794 1.7 matt {
795 1.7 matt register_t l2cr;
796 1.7 matt register_t l3cr;
797 1.7 matt
798 1.7 matt l2cr = mfspr(SPR_L2CR);
799 1.1 matt
800 1.7 matt /*
801 1.7 matt * For MP systems, the firmware may only configure the L2 cache
802 1.7 matt * on the first CPU. In this case, assume that the other CPUs
803 1.7 matt * should use the same value for L2CR.
804 1.7 matt */
805 1.7 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
806 1.7 matt l2cr_config = l2cr;
807 1.7 matt }
808 1.1 matt
809 1.7 matt /*
810 1.7 matt * Configure L2 cache if not enabled.
811 1.7 matt */
812 1.7 matt if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
813 1.7 matt cpu_enable_l2cr(l2cr_config);
814 1.7 matt l2cr = mfspr(SPR_L2CR);
815 1.7 matt }
816 1.7 matt
817 1.7 matt aprint_normal(",");
818 1.22 matt switch (vers) {
819 1.22 matt case MPC7447A:
820 1.22 matt case MPC7457:
821 1.22 matt cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
822 1.22 matt return;
823 1.22 matt case MPC7448:
824 1.22 matt cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
825 1.22 matt return;
826 1.22 matt default:
827 1.22 matt cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
828 1.22 matt break;
829 1.22 matt }
830 1.2 jklos
831 1.7 matt l3cr = mfspr(SPR_L3CR);
832 1.1 matt
833 1.7 matt /*
834 1.7 matt * For MP systems, the firmware may only configure the L3 cache
835 1.7 matt * on the first CPU. In this case, assume that the other CPUs
836 1.7 matt * should use the same value for L3CR.
837 1.7 matt */
838 1.7 matt if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
839 1.7 matt l3cr_config = l3cr;
840 1.7 matt }
841 1.1 matt
842 1.7 matt /*
843 1.7 matt * Configure L3 cache if not enabled.
844 1.7 matt */
845 1.7 matt if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
846 1.7 matt cpu_enable_l3cr(l3cr_config);
847 1.7 matt l3cr = mfspr(SPR_L3CR);
848 1.7 matt }
849 1.7 matt
850 1.7 matt if (l3cr & L3CR_L3E) {
851 1.7 matt aprint_normal(",");
852 1.7 matt cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
853 1.7 matt }
854 1.1 matt }
855 1.1 matt
856 1.1 matt void
857 1.23 briggs cpu_probe_speed(struct cpu_info *ci)
858 1.1 matt {
859 1.1 matt uint64_t cps;
860 1.1 matt
861 1.7 matt mtspr(SPR_MMCR0, MMCR0_FC);
862 1.1 matt mtspr(SPR_PMC1, 0);
863 1.7 matt mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
864 1.1 matt delay(100000);
865 1.1 matt cps = (mfspr(SPR_PMC1) * 10) + 4999;
866 1.1 matt
867 1.15 briggs mtspr(SPR_MMCR0, MMCR0_FC);
868 1.15 briggs
869 1.23 briggs ci->ci_khz = cps / 1000;
870 1.1 matt }
871 1.1 matt
872 1.1 matt #if NSYSMON_ENVSYS > 0
873 1.1 matt const struct envsys_range cpu_tau_ranges[] = {
874 1.1 matt { 0, 0, ENVSYS_STEMP}
875 1.1 matt };
876 1.1 matt
877 1.1 matt struct envsys_basic_info cpu_tau_info[] = {
878 1.1 matt { 0, ENVSYS_STEMP, "CPU temp", 0, 0, ENVSYS_FVALID}
879 1.1 matt };
880 1.1 matt
881 1.1 matt void
882 1.1 matt cpu_tau_setup(struct cpu_info *ci)
883 1.1 matt {
884 1.12 matt struct {
885 1.12 matt struct sysmon_envsys sme;
886 1.12 matt struct envsys_tre_data tau_info;
887 1.12 matt } *datap;
888 1.1 matt int error;
889 1.1 matt
890 1.13 christos datap = malloc(sizeof(*datap), M_DEVBUF, M_WAITOK | M_ZERO);
891 1.12 matt
892 1.12 matt ci->ci_sysmon_cookie = &datap->sme;
893 1.12 matt datap->sme.sme_nsensors = 1;
894 1.12 matt datap->sme.sme_envsys_version = 1000;
895 1.12 matt datap->sme.sme_ranges = cpu_tau_ranges;
896 1.12 matt datap->sme.sme_sensor_info = cpu_tau_info;
897 1.12 matt datap->sme.sme_sensor_data = &datap->tau_info;
898 1.1 matt
899 1.12 matt datap->sme.sme_sensor_data->sensor = 0;
900 1.12 matt datap->sme.sme_sensor_data->warnflags = ENVSYS_WARN_OK;
901 1.12 matt datap->sme.sme_sensor_data->validflags = ENVSYS_FVALID|ENVSYS_FCURVALID;
902 1.12 matt datap->sme.sme_cookie = ci;
903 1.12 matt datap->sme.sme_gtredata = cpu_tau_gtredata;
904 1.12 matt datap->sme.sme_streinfo = cpu_tau_streinfo;
905 1.13 christos datap->sme.sme_flags = 0;
906 1.1 matt
907 1.12 matt if ((error = sysmon_envsys_register(&datap->sme)) != 0)
908 1.3 matt aprint_error("%s: unable to register with sysmon (%d)\n",
909 1.1 matt ci->ci_dev->dv_xname, error);
910 1.1 matt }
911 1.1 matt
912 1.1 matt
913 1.1 matt /* Find the temperature of the CPU. */
914 1.1 matt int
915 1.12 matt cpu_tau_gtredata(struct sysmon_envsys *sme, struct envsys_tre_data *tred)
916 1.1 matt {
917 1.1 matt int i, threshold, count;
918 1.1 matt
919 1.1 matt if (tred->sensor != 0) {
920 1.1 matt tred->validflags = 0;
921 1.1 matt return 0;
922 1.1 matt }
923 1.1 matt
924 1.1 matt threshold = 64; /* Half of the 7-bit sensor range */
925 1.1 matt mtspr(SPR_THRM1, 0);
926 1.1 matt mtspr(SPR_THRM2, 0);
927 1.1 matt /* XXX This counter is supposed to be "at least 20 microseonds, in
928 1.1 matt * XXX units of clock cycles". Since we don't have convenient
929 1.1 matt * XXX access to the CPU speed, set it to a conservative value,
930 1.1 matt * XXX that is, assuming a fast (1GHz) G3 CPU (As of February 2002,
931 1.1 matt * XXX the fastest G3 processor is 700MHz) . The cost is that
932 1.1 matt * XXX measuring the temperature takes a bit longer.
933 1.1 matt */
934 1.1 matt mtspr(SPR_THRM3, SPR_THRM_TIMER(20000) | SPR_THRM_ENABLE);
935 1.1 matt
936 1.1 matt /* Successive-approximation code adapted from Motorola
937 1.1 matt * application note AN1800/D, "Programming the Thermal Assist
938 1.1 matt * Unit in the MPC750 Microprocessor".
939 1.1 matt */
940 1.1 matt for (i = 4; i >= 0 ; i--) {
941 1.1 matt mtspr(SPR_THRM1,
942 1.1 matt SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
943 1.1 matt count = 0;
944 1.1 matt while ((count < 100) &&
945 1.1 matt ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
946 1.1 matt count++;
947 1.1 matt delay(1);
948 1.1 matt }
949 1.1 matt if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
950 1.1 matt /* The interrupt bit was set, meaning the
951 1.1 matt * temperature was above the threshold
952 1.1 matt */
953 1.1 matt threshold += 2 << i;
954 1.1 matt } else {
955 1.1 matt /* Temperature was below the threshold */
956 1.1 matt threshold -= 2 << i;
957 1.1 matt }
958 1.1 matt }
959 1.1 matt threshold += 2;
960 1.1 matt
961 1.1 matt /* Convert the temperature in degrees C to microkelvin */
962 1.12 matt sme->sme_sensor_data->cur.data_us = (threshold * 1000000) + 273150000;
963 1.1 matt
964 1.12 matt *tred = *sme->sme_sensor_data;
965 1.1 matt
966 1.1 matt return 0;
967 1.1 matt }
968 1.1 matt
969 1.1 matt int
970 1.12 matt cpu_tau_streinfo(struct sysmon_envsys *sme, struct envsys_basic_info *binfo)
971 1.1 matt {
972 1.1 matt
973 1.1 matt /* There is nothing to set here. */
974 1.1 matt return (EINVAL);
975 1.1 matt }
976 1.1 matt #endif /* NSYSMON_ENVSYS > 0 */
977