Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.32.10.1
      1  1.32.10.1      matt /*	$NetBSD: cpu_subr.c,v 1.32.10.1 2007/11/06 23:20:43 matt Exp $	*/
      2        1.1      matt 
      3        1.1      matt /*-
      4        1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5        1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6        1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7        1.1      matt  * All rights reserved.
      8        1.1      matt  *
      9        1.1      matt  * Redistribution and use in source and binary forms, with or without
     10        1.1      matt  * modification, are permitted provided that the following conditions
     11        1.1      matt  * are met:
     12        1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13        1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14        1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16        1.1      matt  *    documentation and/or other materials provided with the distribution.
     17        1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18        1.1      matt  *    must display the following acknowledgement:
     19        1.1      matt  *	This product includes software developed by
     20        1.1      matt  *	Internet Research Institute, Inc.
     21        1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22        1.1      matt  *    derived from this software without specific prior written permission.
     23        1.1      matt  *
     24        1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25        1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26        1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27        1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28        1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29        1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30        1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31        1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32        1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33        1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34        1.1      matt  */
     35        1.9     lukem 
     36        1.9     lukem #include <sys/cdefs.h>
     37  1.32.10.1      matt __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.32.10.1 2007/11/06 23:20:43 matt Exp $");
     38        1.1      matt 
     39        1.1      matt #include "opt_ppcparam.h"
     40        1.1      matt #include "opt_multiprocessor.h"
     41        1.1      matt #include "opt_altivec.h"
     42        1.1      matt #include "sysmon_envsys.h"
     43        1.1      matt 
     44        1.1      matt #include <sys/param.h>
     45        1.1      matt #include <sys/systm.h>
     46        1.1      matt #include <sys/device.h>
     47  1.32.10.1      matt #include <sys/types.h>
     48  1.32.10.1      matt #include <sys/lwp.h>
     49  1.32.10.1      matt #include <sys/user.h>
     50       1.12      matt #include <sys/malloc.h>
     51        1.1      matt 
     52        1.1      matt #include <uvm/uvm_extern.h>
     53        1.1      matt 
     54        1.1      matt #include <powerpc/oea/hid.h>
     55        1.1      matt #include <powerpc/oea/hid_601.h>
     56        1.1      matt #include <powerpc/spr.h>
     57        1.1      matt 
     58        1.1      matt #include <dev/sysmon/sysmonvar.h>
     59        1.1      matt 
     60        1.7      matt static void cpu_enable_l2cr(register_t);
     61        1.7      matt static void cpu_enable_l3cr(register_t);
     62        1.1      matt static void cpu_config_l2cr(int);
     63        1.7      matt static void cpu_config_l3cr(int);
     64       1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     65       1.20      matt static void cpu_idlespin(void);
     66        1.1      matt #if NSYSMON_ENVSYS > 0
     67        1.1      matt static void cpu_tau_setup(struct cpu_info *);
     68       1.32   xtraeme static int cpu_tau_gtredata(struct sysmon_envsys *, envsys_data_t *);
     69        1.1      matt #endif
     70        1.1      matt 
     71        1.1      matt int cpu;
     72        1.1      matt int ncpus;
     73        1.1      matt 
     74        1.7      matt struct fmttab {
     75        1.7      matt 	register_t fmt_mask;
     76        1.7      matt 	register_t fmt_value;
     77        1.7      matt 	const char *fmt_string;
     78        1.7      matt };
     79        1.7      matt 
     80        1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     81        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     82        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     83        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     84        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     85        1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     86       1.28   garbled 	{ 0, 0, NULL }
     87        1.7      matt };
     88        1.7      matt 
     89       1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
     90       1.22      matt 	{ L2CR_L2E, 0, " disabled" },
     91       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     92       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     93       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     94       1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
     95       1.28   garbled 	{ 0, 0, NULL }
     96       1.22      matt };
     97       1.22      matt 
     98       1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
     99       1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    100       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    101       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    102       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    103       1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    104       1.28   garbled 	{ 0, 0, NULL }
    105       1.11      matt };
    106       1.11      matt 
    107        1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    108        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    109        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    110        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    111        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    112        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    113        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    114        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    115        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    116        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    117        1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    118        1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    119        1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    120        1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    121        1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    122        1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    123        1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    124        1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    125        1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    126        1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    127        1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    128        1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    129        1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    130       1.28   garbled 	{ 0, 0, NULL },
    131        1.7      matt };
    132        1.7      matt 
    133        1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    134        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    135        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    136        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    137        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    138        1.7      matt 	{ 0, ~0, " 512KB" },
    139        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    140        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    141        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    142        1.7      matt 	{ 0, ~0, " L2 cache" },
    143       1.28   garbled 	{ 0, 0, NULL }
    144        1.7      matt };
    145        1.7      matt 
    146        1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    147        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    148        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    149        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    150        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    151        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    152        1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    153        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    154        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    155        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    156        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    157        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    158        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    159        1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    160        1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    161        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    162        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    163        1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    164        1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    165        1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    166        1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    167        1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    168        1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    169        1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    170        1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    171        1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    172       1.28   garbled 	{ 0, 0, NULL }
    173        1.7      matt };
    174        1.7      matt 
    175        1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    176        1.7      matt 
    177        1.7      matt struct cputab {
    178        1.7      matt 	const char name[8];
    179        1.7      matt 	uint16_t version;
    180        1.7      matt 	uint16_t revfmt;
    181        1.7      matt };
    182        1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    183        1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    184        1.7      matt #define	REVFMT_DEC	3		/* %u */
    185        1.7      matt static const struct cputab models[] = {
    186        1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    187        1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    188        1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    189        1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    190        1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    191       1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    192        1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    193       1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    194        1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    195        1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    196        1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    197        1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    198        1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    199        1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    200        1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    201        1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    202       1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    203       1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    204       1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    205        1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    206       1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    207       1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    208       1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    209        1.7      matt 	{ "",		0,		REVFMT_HEX }
    210        1.7      matt };
    211        1.7      matt 
    212        1.1      matt #ifdef MULTIPROCESSOR
    213  1.32.10.1      matt struct cpu_info cpu_info[CPU_MAXNUM] = { { .ci_curlwp = &lwp0, }, };
    214  1.32.10.1      matt volatile struct cpu_hatch_data *cpu_hatch_data;
    215  1.32.10.1      matt volatile int cpu_hatch_stack;
    216  1.32.10.1      matt extern int ticks_per_intr;
    217  1.32.10.1      matt #include <powerpc/oea/bat.h>
    218  1.32.10.1      matt #include <arch/powerpc/pic/picvar.h>
    219  1.32.10.1      matt #include <arch/powerpc/pic/ipivar.h>
    220  1.32.10.1      matt extern struct bat battable[];
    221        1.1      matt #else
    222  1.32.10.1      matt struct cpu_info cpu_info[1] = { { .ci_curlwp = &lwp0, }, };
    223  1.32.10.1      matt #endif /*MULTIPROCESSOR*/
    224        1.1      matt 
    225        1.1      matt int cpu_altivec;
    226       1.14    kleink int cpu_psluserset, cpu_pslusermod;
    227        1.1      matt char cpu_model[80];
    228        1.1      matt 
    229        1.1      matt void
    230        1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    231        1.7      matt {
    232        1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    233        1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    234        1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    235        1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    236        1.7      matt 	}
    237        1.7      matt }
    238        1.7      matt 
    239        1.7      matt void
    240       1.20      matt cpu_idlespin(void)
    241       1.20      matt {
    242       1.20      matt 	register_t msr;
    243       1.20      matt 
    244       1.20      matt 	if (powersave <= 0)
    245       1.20      matt 		return;
    246       1.20      matt 
    247       1.26     perry 	__asm volatile(
    248       1.20      matt 		"sync;"
    249       1.20      matt 		"mfmsr	%0;"
    250       1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    251       1.20      matt 		"mtmsr	%0;"
    252       1.20      matt 		"isync;"
    253       1.20      matt 	    :	"=r"(msr)
    254       1.20      matt 	    :	"J"(PSL_POW));
    255       1.20      matt }
    256       1.20      matt 
    257       1.20      matt void
    258        1.1      matt cpu_probe_cache(void)
    259        1.1      matt {
    260        1.1      matt 	u_int assoc, pvr, vers;
    261        1.1      matt 
    262        1.1      matt 	pvr = mfpvr();
    263        1.1      matt 	vers = pvr >> 16;
    264        1.1      matt 
    265       1.27   sanjayl 
    266       1.27   sanjayl 	/* Presently common across almost all implementations. */
    267       1.27   sanjayl 	curcpu()->ci_ci.dcache_line_size = CACHELINESIZE;
    268       1.27   sanjayl 	curcpu()->ci_ci.icache_line_size = CACHELINESIZE;
    269       1.27   sanjayl 
    270       1.27   sanjayl 
    271        1.1      matt 	switch (vers) {
    272        1.1      matt #define	K	*1024
    273        1.1      matt 	case IBM750FX:
    274        1.1      matt 	case MPC601:
    275        1.1      matt 	case MPC750:
    276       1.22      matt 	case MPC7447A:
    277       1.22      matt 	case MPC7448:
    278        1.1      matt 	case MPC7450:
    279        1.1      matt 	case MPC7455:
    280       1.11      matt 	case MPC7457:
    281        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    282        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    283        1.1      matt 		assoc = 8;
    284        1.1      matt 		break;
    285        1.1      matt 	case MPC603:
    286        1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    287        1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    288        1.1      matt 		assoc = 2;
    289        1.1      matt 		break;
    290        1.1      matt 	case MPC603e:
    291        1.1      matt 	case MPC603ev:
    292        1.1      matt 	case MPC604:
    293        1.1      matt 	case MPC8240:
    294        1.1      matt 	case MPC8245:
    295       1.31   aymeric 	case MPCG2:
    296        1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    297        1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    298        1.1      matt 		assoc = 4;
    299        1.1      matt 		break;
    300       1.15    briggs 	case MPC604e:
    301        1.1      matt 	case MPC604ev:
    302        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    303        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    304        1.1      matt 		assoc = 4;
    305        1.1      matt 		break;
    306       1.27   sanjayl 	case IBM970:
    307       1.27   sanjayl 	case IBM970FX:
    308       1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    309       1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    310       1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    311       1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    312       1.27   sanjayl 		assoc = 2;
    313       1.27   sanjayl 		break;
    314       1.27   sanjayl 
    315        1.1      matt 	default:
    316        1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    317        1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    318        1.1      matt 		assoc = 1;
    319        1.1      matt #undef	K
    320        1.1      matt 	}
    321        1.1      matt 
    322        1.1      matt 	/*
    323        1.1      matt 	 * Possibly recolor.
    324        1.1      matt 	 */
    325        1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    326        1.1      matt }
    327        1.1      matt 
    328        1.1      matt struct cpu_info *
    329        1.1      matt cpu_attach_common(struct device *self, int id)
    330        1.1      matt {
    331        1.1      matt 	struct cpu_info *ci;
    332        1.1      matt 	u_int pvr, vers;
    333        1.1      matt 
    334        1.1      matt 	ci = &cpu_info[id];
    335        1.1      matt #ifndef MULTIPROCESSOR
    336        1.1      matt 	/*
    337        1.1      matt 	 * If this isn't the primary CPU, print an error message
    338        1.1      matt 	 * and just bail out.
    339        1.1      matt 	 */
    340        1.1      matt 	if (id != 0) {
    341        1.3      matt 		aprint_normal(": ID %d\n", id);
    342        1.3      matt 		aprint_normal("%s: processor off-line; multiprocessor support "
    343        1.1      matt 		    "not present in kernel\n", self->dv_xname);
    344        1.1      matt 		return (NULL);
    345        1.1      matt 	}
    346        1.1      matt #endif
    347        1.1      matt 
    348        1.1      matt 	ci->ci_cpuid = id;
    349        1.1      matt 	ci->ci_intrdepth = -1;
    350        1.1      matt 	ci->ci_dev = self;
    351       1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    352        1.1      matt 
    353        1.1      matt 	pvr = mfpvr();
    354        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    355        1.1      matt 
    356        1.1      matt 	switch (id) {
    357        1.1      matt 	case 0:
    358        1.1      matt 		/* load my cpu_number to PIR */
    359        1.1      matt 		switch (vers) {
    360        1.1      matt 		case MPC601:
    361        1.1      matt 		case MPC604:
    362       1.15    briggs 		case MPC604e:
    363        1.1      matt 		case MPC604ev:
    364        1.1      matt 		case MPC7400:
    365        1.1      matt 		case MPC7410:
    366       1.22      matt 		case MPC7447A:
    367       1.22      matt 		case MPC7448:
    368        1.1      matt 		case MPC7450:
    369        1.1      matt 		case MPC7455:
    370       1.11      matt 		case MPC7457:
    371        1.1      matt 			mtspr(SPR_PIR, id);
    372        1.1      matt 		}
    373        1.1      matt 		cpu_setup(self, ci);
    374        1.1      matt 		break;
    375        1.1      matt 	default:
    376        1.1      matt 		if (id >= CPU_MAXNUM) {
    377        1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    378        1.1      matt 			panic("cpuattach");
    379        1.1      matt 		}
    380        1.1      matt #ifndef MULTIPROCESSOR
    381        1.3      matt 		aprint_normal(" not configured\n");
    382        1.1      matt 		return NULL;
    383       1.29      yamt #else
    384       1.29      yamt 		mi_cpu_attach(ci);
    385       1.29      yamt 		break;
    386        1.1      matt #endif
    387        1.1      matt 	}
    388        1.1      matt 	return (ci);
    389        1.1      matt }
    390        1.1      matt 
    391        1.1      matt void
    392        1.1      matt cpu_setup(self, ci)
    393        1.1      matt 	struct device *self;
    394        1.1      matt 	struct cpu_info *ci;
    395        1.1      matt {
    396        1.1      matt 	u_int hid0, pvr, vers;
    397       1.24        he 	const char *bitmask;
    398       1.24        he 	char hidbuf[128];
    399        1.1      matt 	char model[80];
    400        1.1      matt 
    401        1.1      matt 	pvr = mfpvr();
    402        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    403        1.1      matt 
    404        1.1      matt 	cpu_identify(model, sizeof(model));
    405        1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    406        1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    407        1.1      matt 
    408       1.27   sanjayl #if defined (PPC_OEA) || defined (PPC_OEA64)
    409        1.1      matt 	hid0 = mfspr(SPR_HID0);
    410       1.27   sanjayl #elif defined (PPC_OEA64_BRIDGE)
    411       1.27   sanjayl 	hid0 = mfspr(SPR_HID0);
    412       1.27   sanjayl #endif
    413       1.27   sanjayl 
    414        1.1      matt 	cpu_probe_cache();
    415        1.1      matt 
    416        1.1      matt 	/*
    417        1.1      matt 	 * Configure power-saving mode.
    418        1.1      matt 	 */
    419        1.1      matt 	switch (vers) {
    420       1.18    briggs 	case MPC604:
    421       1.18    briggs 	case MPC604e:
    422       1.18    briggs 	case MPC604ev:
    423       1.18    briggs 		/*
    424       1.18    briggs 		 * Do not have HID0 support settings, but can support
    425       1.18    briggs 		 * MSR[POW] off
    426       1.18    briggs 		 */
    427       1.18    briggs 		powersave = 1;
    428       1.18    briggs 		break;
    429       1.18    briggs 
    430        1.1      matt 	case MPC603:
    431        1.1      matt 	case MPC603e:
    432        1.1      matt 	case MPC603ev:
    433        1.1      matt 	case MPC750:
    434        1.1      matt 	case IBM750FX:
    435        1.1      matt 	case MPC7400:
    436        1.1      matt 	case MPC7410:
    437        1.1      matt 	case MPC8240:
    438        1.1      matt 	case MPC8245:
    439       1.31   aymeric 	case MPCG2:
    440        1.1      matt 		/* Select DOZE mode. */
    441        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    442        1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    443        1.1      matt 		powersave = 1;
    444        1.1      matt 		break;
    445        1.1      matt 
    446       1.22      matt 	case MPC7447A:
    447       1.22      matt 	case MPC7448:
    448       1.11      matt 	case MPC7457:
    449        1.1      matt 	case MPC7455:
    450        1.1      matt 	case MPC7450:
    451        1.5      matt 		/* Enable the 7450 branch caches */
    452        1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    453        1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    454        1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    455        1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    456        1.1      matt 			hid0 &= ~HID0_BTIC;
    457        1.1      matt 		/* Select NAP mode. */
    458       1.19       chs 		hid0 &= ~(HID0_HIGH_BAT_EN | HID0_SLEEP);
    459       1.22      matt 		hid0 |= HID0_NAP | HID0_DPM /* | HID0_XBSEN */;
    460       1.19       chs 		powersave = 1;
    461        1.1      matt 		break;
    462        1.1      matt 
    463       1.27   sanjayl 	case IBM970:
    464       1.27   sanjayl 	case IBM970FX:
    465        1.1      matt 	default:
    466        1.1      matt 		/* No power-saving mode is available. */ ;
    467        1.1      matt 	}
    468        1.1      matt 
    469        1.1      matt #ifdef NAPMODE
    470        1.1      matt 	switch (vers) {
    471        1.1      matt 	case IBM750FX:
    472        1.1      matt 	case MPC750:
    473        1.1      matt 	case MPC7400:
    474        1.1      matt 		/* Select NAP mode. */
    475        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    476        1.1      matt 		hid0 |= HID0_NAP;
    477        1.1      matt 		break;
    478        1.1      matt 	}
    479        1.1      matt #endif
    480        1.1      matt 
    481        1.1      matt 	switch (vers) {
    482        1.1      matt 	case IBM750FX:
    483        1.1      matt 	case MPC750:
    484        1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    485        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    486        1.1      matt 		break;
    487        1.1      matt 
    488        1.1      matt 	case MPC7400:
    489        1.1      matt 	case MPC7410:
    490        1.1      matt 		hid0 &= ~HID0_SPD;
    491        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    492        1.1      matt 		hid0 |= HID0_EIEC;
    493        1.1      matt 		break;
    494        1.1      matt 	}
    495        1.1      matt 
    496       1.27   sanjayl #if defined (PPC_OEA)
    497        1.1      matt 	mtspr(SPR_HID0, hid0);
    498       1.26     perry 	__asm volatile("sync;isync");
    499       1.27   sanjayl #endif
    500        1.1      matt 
    501        1.1      matt 	switch (vers) {
    502        1.1      matt 	case MPC601:
    503        1.1      matt 		bitmask = HID0_601_BITMASK;
    504        1.1      matt 		break;
    505        1.1      matt 	case MPC7450:
    506        1.1      matt 	case MPC7455:
    507       1.11      matt 	case MPC7457:
    508        1.1      matt 		bitmask = HID0_7450_BITMASK;
    509        1.1      matt 		break;
    510       1.27   sanjayl 	case IBM970:
    511       1.27   sanjayl 	case IBM970FX:
    512       1.27   sanjayl 		bitmask = 0;
    513       1.27   sanjayl 		break;
    514        1.1      matt 	default:
    515        1.1      matt 		bitmask = HID0_BITMASK;
    516        1.1      matt 		break;
    517        1.1      matt 	}
    518        1.1      matt 	bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
    519       1.27   sanjayl 	aprint_normal("%s: HID0 %s, powersave: %d\n", self->dv_xname, hidbuf, powersave);
    520        1.1      matt 
    521       1.23    briggs 	ci->ci_khz = 0;
    522       1.23    briggs 
    523        1.1      matt 	/*
    524        1.1      matt 	 * Display speed and cache configuration.
    525        1.1      matt 	 */
    526       1.15    briggs 	switch (vers) {
    527       1.15    briggs 	case MPC604:
    528       1.15    briggs 	case MPC604e:
    529       1.15    briggs 	case MPC604ev:
    530       1.15    briggs 	case MPC750:
    531       1.15    briggs 	case IBM750FX:
    532       1.16    briggs 	case MPC7400:
    533       1.15    briggs 	case MPC7410:
    534       1.22      matt 	case MPC7447A:
    535       1.22      matt 	case MPC7448:
    536       1.16    briggs 	case MPC7450:
    537       1.16    briggs 	case MPC7455:
    538       1.16    briggs 	case MPC7457:
    539        1.7      matt 		aprint_normal("%s: ", self->dv_xname);
    540       1.23    briggs 		cpu_probe_speed(ci);
    541       1.23    briggs 		aprint_normal("%u.%02u MHz",
    542       1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    543       1.15    briggs 
    544       1.17    briggs 		if (vers == IBM750FX || vers == MPC750 ||
    545       1.17    briggs 		    vers == MPC7400  || vers == MPC7410 || MPC745X_P(vers)) {
    546       1.15    briggs 			if (MPC745X_P(vers)) {
    547       1.15    briggs 				cpu_config_l3cr(vers);
    548       1.15    briggs 			} else {
    549       1.15    briggs 				cpu_config_l2cr(pvr);
    550       1.15    briggs 			}
    551        1.7      matt 		}
    552        1.7      matt 		aprint_normal("\n");
    553       1.15    briggs 		break;
    554        1.1      matt 	}
    555        1.1      matt 
    556        1.1      matt #if NSYSMON_ENVSYS > 0
    557        1.1      matt 	/*
    558        1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    559        1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    560        1.1      matt 	 * XXX supported by Motorola and may return values that are off by
    561        1.1      matt 	 * XXX 35-55 degrees C.
    562        1.1      matt 	 */
    563        1.1      matt 	if (vers == MPC750 || vers == IBM750FX)
    564        1.1      matt 		cpu_tau_setup(ci);
    565        1.1      matt #endif
    566        1.1      matt 
    567        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    568        1.1      matt 		NULL, self->dv_xname, "clock");
    569        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
    570        1.1      matt 		NULL, self->dv_xname, "soft clock");
    571        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
    572        1.1      matt 		NULL, self->dv_xname, "soft net");
    573        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
    574        1.1      matt 		NULL, self->dv_xname, "soft serial");
    575        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    576        1.1      matt 		NULL, self->dv_xname, "traps");
    577        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    578        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
    579        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    580        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user DSI traps");
    581        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    582        1.1      matt 		&ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
    583       1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    584       1.10      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
    585        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    586        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user ISI traps");
    587        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    588        1.1      matt 		&ci->ci_ev_isi, self->dv_xname, "user ISI failures");
    589        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    590        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "system call traps");
    591        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    592        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "PGM traps");
    593        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    594        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
    595        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    596        1.1      matt 		&ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
    597        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    598        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user alignment traps");
    599        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    600        1.1      matt 		&ci->ci_ev_ali, self->dv_xname, "user alignment traps");
    601        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    602        1.1      matt 		&ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
    603        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    604        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
    605        1.1      matt #ifdef ALTIVEC
    606        1.1      matt 	if (cpu_altivec) {
    607        1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    608        1.1      matt 		    &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
    609        1.1      matt 	}
    610        1.1      matt #endif
    611  1.32.10.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    612  1.32.10.1      matt 		NULL, self->dv_xname, "IPIs");
    613        1.1      matt }
    614        1.1      matt 
    615        1.1      matt void
    616        1.1      matt cpu_identify(char *str, size_t len)
    617        1.1      matt {
    618       1.24        he 	u_int pvr, major, minor;
    619        1.1      matt 	uint16_t vers, rev, revfmt;
    620        1.1      matt 	const struct cputab *cp;
    621        1.1      matt 	const char *name;
    622        1.1      matt 	size_t n;
    623        1.1      matt 
    624        1.1      matt 	pvr = mfpvr();
    625        1.1      matt 	vers = pvr >> 16;
    626        1.1      matt 	rev = pvr;
    627       1.27   sanjayl 
    628        1.1      matt 	switch (vers) {
    629        1.1      matt 	case MPC7410:
    630       1.24        he 		minor = (pvr >> 0) & 0xff;
    631       1.24        he 		major = minor <= 4 ? 1 : 2;
    632        1.1      matt 		break;
    633        1.1      matt 	default:
    634       1.31   aymeric 		major = (pvr >>  4) & 0xf;
    635       1.24        he 		minor = (pvr >>  0) & 0xf;
    636        1.1      matt 	}
    637        1.1      matt 
    638        1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    639        1.1      matt 		if (cp->version == vers)
    640        1.1      matt 			break;
    641        1.1      matt 	}
    642        1.1      matt 
    643        1.1      matt 	if (str == NULL) {
    644        1.1      matt 		str = cpu_model;
    645        1.1      matt 		len = sizeof(cpu_model);
    646        1.1      matt 		cpu = vers;
    647        1.1      matt 	}
    648        1.1      matt 
    649        1.1      matt 	revfmt = cp->revfmt;
    650        1.1      matt 	name = cp->name;
    651        1.1      matt 	if (rev == MPC750 && pvr == 15) {
    652        1.1      matt 		name = "755";
    653        1.1      matt 		revfmt = REVFMT_HEX;
    654        1.1      matt 	}
    655        1.1      matt 
    656        1.1      matt 	if (cp->name[0] != '\0') {
    657        1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    658        1.1      matt 	} else {
    659        1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    660        1.1      matt 	}
    661        1.1      matt 	if (len > n) {
    662        1.1      matt 		switch (revfmt) {
    663        1.1      matt 		case REVFMT_MAJMIN:
    664       1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    665        1.1      matt 			break;
    666        1.1      matt 		case REVFMT_HEX:
    667        1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    668        1.1      matt 			break;
    669        1.1      matt 		case REVFMT_DEC:
    670        1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    671        1.1      matt 			break;
    672        1.1      matt 		}
    673        1.1      matt 	}
    674        1.1      matt }
    675        1.1      matt 
    676        1.1      matt #ifdef L2CR_CONFIG
    677        1.1      matt u_int l2cr_config = L2CR_CONFIG;
    678        1.1      matt #else
    679        1.1      matt u_int l2cr_config = 0;
    680        1.1      matt #endif
    681        1.1      matt 
    682        1.2     jklos #ifdef L3CR_CONFIG
    683        1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    684        1.2     jklos #else
    685        1.2     jklos u_int l3cr_config = 0;
    686        1.2     jklos #endif
    687        1.2     jklos 
    688        1.1      matt void
    689        1.7      matt cpu_enable_l2cr(register_t l2cr)
    690        1.7      matt {
    691        1.7      matt 	register_t msr, x;
    692        1.7      matt 
    693        1.7      matt 	/* Disable interrupts and set the cache config bits. */
    694        1.7      matt 	msr = mfmsr();
    695        1.7      matt 	mtmsr(msr & ~PSL_EE);
    696        1.7      matt #ifdef ALTIVEC
    697        1.7      matt 	if (cpu_altivec)
    698       1.26     perry 		__asm volatile("dssall");
    699        1.7      matt #endif
    700       1.26     perry 	__asm volatile("sync");
    701        1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    702       1.26     perry 	__asm volatile("sync");
    703        1.7      matt 
    704        1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    705        1.7      matt 	delay(100);
    706        1.7      matt 
    707        1.7      matt 	/* Invalidate all L2 contents. */
    708        1.7      matt 	mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    709        1.7      matt 	do {
    710        1.7      matt 		x = mfspr(SPR_L2CR);
    711        1.7      matt 	} while (x & L2CR_L2IP);
    712        1.7      matt 
    713        1.7      matt 	/* Enable L2 cache. */
    714        1.7      matt 	l2cr |= L2CR_L2E;
    715        1.7      matt 	mtspr(SPR_L2CR, l2cr);
    716        1.7      matt 	mtmsr(msr);
    717        1.7      matt }
    718        1.7      matt 
    719        1.7      matt void
    720        1.7      matt cpu_enable_l3cr(register_t l3cr)
    721        1.1      matt {
    722        1.7      matt 	register_t x;
    723        1.7      matt 
    724        1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    725        1.7      matt 
    726        1.7      matt 	/*
    727        1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    728        1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    729        1.7      matt 	 *    in L3CR_CONFIG)
    730        1.7      matt 	 */
    731        1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    732        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    733        1.7      matt 
    734        1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    735        1.7      matt 	l3cr |= 0x04000000;
    736        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    737        1.7      matt 
    738        1.7      matt 	/* 3: Set L3CLKEN to 1*/
    739        1.7      matt 	l3cr |= L3CR_L3CLKEN;
    740        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    741        1.7      matt 
    742        1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    743       1.26     perry 	__asm volatile("dssall;sync");
    744        1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    745        1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    746        1.7      matt 	do {
    747        1.7      matt 		x = mfspr(SPR_L3CR);
    748        1.7      matt 	} while (x & L3CR_L3I);
    749        1.7      matt 
    750        1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    751        1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    752        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    753        1.7      matt 
    754        1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    755       1.26     perry 	__asm volatile("sync");
    756        1.7      matt 	delay(100);
    757        1.7      matt 
    758        1.7      matt 	/* 8: Set L3E and L3CLKEN */
    759        1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    760        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    761        1.7      matt 
    762        1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    763       1.26     perry 	__asm volatile("sync");
    764        1.7      matt 	delay(100);
    765        1.7      matt }
    766        1.7      matt 
    767        1.7      matt void
    768        1.7      matt cpu_config_l2cr(int pvr)
    769        1.7      matt {
    770        1.7      matt 	register_t l2cr;
    771        1.1      matt 
    772        1.1      matt 	l2cr = mfspr(SPR_L2CR);
    773        1.1      matt 
    774        1.1      matt 	/*
    775        1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    776        1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    777        1.1      matt 	 * should use the same value for L2CR.
    778        1.1      matt 	 */
    779        1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    780        1.1      matt 		l2cr_config = l2cr;
    781        1.1      matt 	}
    782        1.1      matt 
    783        1.1      matt 	/*
    784        1.1      matt 	 * Configure L2 cache if not enabled.
    785        1.1      matt 	 */
    786        1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    787        1.7      matt 		cpu_enable_l2cr(l2cr_config);
    788        1.8       scw 		l2cr = mfspr(SPR_L2CR);
    789        1.8       scw 	}
    790        1.7      matt 
    791       1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
    792       1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
    793        1.7      matt 		return;
    794       1.15    briggs 	}
    795        1.1      matt 
    796        1.7      matt 	aprint_normal(",");
    797        1.7      matt 	if ((pvr >> 16) == IBM750FX ||
    798        1.7      matt 	    (pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
    799        1.7      matt 	    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */) {
    800        1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    801        1.7      matt 	} else {
    802        1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    803        1.1      matt 	}
    804        1.7      matt }
    805        1.1      matt 
    806        1.7      matt void
    807        1.7      matt cpu_config_l3cr(int vers)
    808        1.7      matt {
    809        1.7      matt 	register_t l2cr;
    810        1.7      matt 	register_t l3cr;
    811        1.7      matt 
    812        1.7      matt 	l2cr = mfspr(SPR_L2CR);
    813        1.1      matt 
    814        1.7      matt 	/*
    815        1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
    816        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    817        1.7      matt 	 * should use the same value for L2CR.
    818        1.7      matt 	 */
    819        1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    820        1.7      matt 		l2cr_config = l2cr;
    821        1.7      matt 	}
    822        1.1      matt 
    823        1.7      matt 	/*
    824        1.7      matt 	 * Configure L2 cache if not enabled.
    825        1.7      matt 	 */
    826        1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    827        1.7      matt 		cpu_enable_l2cr(l2cr_config);
    828        1.7      matt 		l2cr = mfspr(SPR_L2CR);
    829        1.7      matt 	}
    830        1.7      matt 
    831        1.7      matt 	aprint_normal(",");
    832       1.22      matt 	switch (vers) {
    833       1.22      matt 	case MPC7447A:
    834       1.22      matt 	case MPC7457:
    835       1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    836       1.22      matt 		return;
    837       1.22      matt 	case MPC7448:
    838       1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    839       1.22      matt 		return;
    840       1.22      matt 	default:
    841       1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    842       1.22      matt 		break;
    843       1.22      matt 	}
    844        1.2     jklos 
    845        1.7      matt 	l3cr = mfspr(SPR_L3CR);
    846        1.1      matt 
    847        1.7      matt 	/*
    848        1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
    849        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    850        1.7      matt 	 * should use the same value for L3CR.
    851        1.7      matt 	 */
    852        1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
    853        1.7      matt 		l3cr_config = l3cr;
    854        1.7      matt 	}
    855        1.1      matt 
    856        1.7      matt 	/*
    857        1.7      matt 	 * Configure L3 cache if not enabled.
    858        1.7      matt 	 */
    859        1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
    860        1.7      matt 		cpu_enable_l3cr(l3cr_config);
    861        1.7      matt 		l3cr = mfspr(SPR_L3CR);
    862        1.7      matt 	}
    863        1.7      matt 
    864        1.7      matt 	if (l3cr & L3CR_L3E) {
    865        1.7      matt 		aprint_normal(",");
    866        1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
    867        1.7      matt 	}
    868        1.1      matt }
    869        1.1      matt 
    870        1.1      matt void
    871       1.23    briggs cpu_probe_speed(struct cpu_info *ci)
    872        1.1      matt {
    873        1.1      matt 	uint64_t cps;
    874        1.1      matt 
    875        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
    876        1.1      matt 	mtspr(SPR_PMC1, 0);
    877        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
    878        1.1      matt 	delay(100000);
    879        1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
    880        1.1      matt 
    881       1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
    882       1.15    briggs 
    883       1.23    briggs 	ci->ci_khz = cps / 1000;
    884        1.1      matt }
    885        1.1      matt 
    886        1.1      matt #if NSYSMON_ENVSYS > 0
    887        1.1      matt void
    888        1.1      matt cpu_tau_setup(struct cpu_info *ci)
    889        1.1      matt {
    890       1.12      matt 	struct {
    891       1.12      matt 		struct sysmon_envsys sme;
    892       1.32   xtraeme 		envsys_data_t edata;
    893       1.12      matt 	} *datap;
    894        1.1      matt 	int error;
    895        1.1      matt 
    896       1.13  christos 	datap = malloc(sizeof(*datap), M_DEVBUF, M_WAITOK | M_ZERO);
    897       1.12      matt 
    898       1.32   xtraeme 	datap->edata.sensor = 0;
    899       1.32   xtraeme 	datap->edata.units = ENVSYS_STEMP;
    900       1.32   xtraeme 	datap->edata.state = ENVSYS_SVALID;
    901       1.32   xtraeme 	(void)strlcpy(datap->edata.desc, "CPU Temp",
    902       1.32   xtraeme 	    sizeof(datap->edata.desc));
    903       1.32   xtraeme 
    904       1.12      matt 	ci->ci_sysmon_cookie = &datap->sme;
    905       1.12      matt 	datap->sme.sme_nsensors = 1;
    906       1.32   xtraeme 	datap->sme.sme_sensor_data = &datap->edata;
    907       1.32   xtraeme 	datap->sme.sme_name = ci->ci_dev->dv_xname;
    908       1.12      matt 	datap->sme.sme_cookie = ci;
    909       1.12      matt 	datap->sme.sme_gtredata = cpu_tau_gtredata;
    910        1.1      matt 
    911       1.12      matt 	if ((error = sysmon_envsys_register(&datap->sme)) != 0)
    912        1.3      matt 		aprint_error("%s: unable to register with sysmon (%d)\n",
    913        1.1      matt 		    ci->ci_dev->dv_xname, error);
    914        1.1      matt }
    915        1.1      matt 
    916        1.1      matt 
    917        1.1      matt /* Find the temperature of the CPU. */
    918        1.1      matt int
    919       1.32   xtraeme cpu_tau_gtredata(struct sysmon_envsys *sme, envsys_data_t *edata)
    920        1.1      matt {
    921        1.1      matt 	int i, threshold, count;
    922        1.1      matt 
    923       1.32   xtraeme 	if (edata->sensor != 0) {
    924       1.32   xtraeme 		edata->state = ENVSYS_SINVALID;
    925        1.1      matt 		return 0;
    926        1.1      matt 	}
    927        1.1      matt 
    928        1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
    929        1.1      matt 	mtspr(SPR_THRM1, 0);
    930        1.1      matt 	mtspr(SPR_THRM2, 0);
    931        1.1      matt 	/* XXX This counter is supposed to be "at least 20 microseonds, in
    932        1.1      matt 	 * XXX units of clock cycles". Since we don't have convenient
    933        1.1      matt 	 * XXX access to the CPU speed, set it to a conservative value,
    934        1.1      matt 	 * XXX that is, assuming a fast (1GHz) G3 CPU (As of February 2002,
    935        1.1      matt 	 * XXX the fastest G3 processor is 700MHz) . The cost is that
    936        1.1      matt 	 * XXX measuring the temperature takes a bit longer.
    937        1.1      matt 	 */
    938        1.1      matt         mtspr(SPR_THRM3, SPR_THRM_TIMER(20000) | SPR_THRM_ENABLE);
    939        1.1      matt 
    940        1.1      matt 	/* Successive-approximation code adapted from Motorola
    941        1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
    942        1.1      matt 	 * Unit in the MPC750 Microprocessor".
    943        1.1      matt 	 */
    944        1.1      matt 	for (i = 4; i >= 0 ; i--) {
    945        1.1      matt 		mtspr(SPR_THRM1,
    946        1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
    947        1.1      matt 		count = 0;
    948        1.1      matt 		while ((count < 100) &&
    949        1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
    950        1.1      matt 			count++;
    951        1.1      matt 			delay(1);
    952        1.1      matt 		}
    953        1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
    954        1.1      matt 			/* The interrupt bit was set, meaning the
    955        1.1      matt 			 * temperature was above the threshold
    956        1.1      matt 			 */
    957        1.1      matt 			threshold += 2 << i;
    958        1.1      matt 		} else {
    959        1.1      matt 			/* Temperature was below the threshold */
    960        1.1      matt 			threshold -= 2 << i;
    961        1.1      matt 		}
    962        1.1      matt 	}
    963        1.1      matt 	threshold += 2;
    964        1.1      matt 
    965        1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
    966       1.32   xtraeme 	sme->sme_sensor_data->value_cur = (threshold * 1000000) + 273150000;
    967        1.1      matt 
    968        1.1      matt 	return 0;
    969        1.1      matt }
    970        1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
    971  1.32.10.1      matt 
    972  1.32.10.1      matt #ifdef MULTIPROCESSOR
    973  1.32.10.1      matt int
    974  1.32.10.1      matt cpu_spinup(struct device *self, struct cpu_info *ci)
    975  1.32.10.1      matt {
    976  1.32.10.1      matt 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
    977  1.32.10.1      matt 	struct pglist mlist;
    978  1.32.10.1      matt 	int i, error, pvr, vers;
    979  1.32.10.1      matt 	char *cp;
    980  1.32.10.1      matt 
    981  1.32.10.1      matt 	pvr = mfpvr();
    982  1.32.10.1      matt 	vers = pvr >> 16;
    983  1.32.10.1      matt 	KASSERT(ci != curcpu());
    984  1.32.10.1      matt 
    985  1.32.10.1      matt 	/*
    986  1.32.10.1      matt 	 * Allocate some contiguous pages for the intteup PCB and stack
    987  1.32.10.1      matt 	 * from the lowest 256MB (because bat0 always maps it va == pa).
    988  1.32.10.1      matt 	 */
    989  1.32.10.1      matt 	error = uvm_pglistalloc(INTSTK, 0x0, 0x10000000, 0, 0, &mlist, 1, 1);
    990  1.32.10.1      matt 	if (error) {
    991  1.32.10.1      matt 		aprint_error(": unable to allocate idle stack\n");
    992  1.32.10.1      matt 		return -1;
    993  1.32.10.1      matt 	}
    994  1.32.10.1      matt 
    995  1.32.10.1      matt 	KASSERT(ci != &cpu_info[0]);
    996  1.32.10.1      matt 
    997  1.32.10.1      matt 	cp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
    998  1.32.10.1      matt 	memset(cp, 0, INTSTK);
    999  1.32.10.1      matt 
   1000  1.32.10.1      matt 	ci->ci_intstk = cp;
   1001  1.32.10.1      matt 
   1002  1.32.10.1      matt 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1003  1.32.10.1      matt 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1004  1.32.10.1      matt 	ci->ci_curpcb = &ci->ci_curlwp->l_addr->u_pcb;
   1005  1.32.10.1      matt 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1006  1.32.10.1      matt 
   1007  1.32.10.1      matt 	cpu_hatch_data = h;
   1008  1.32.10.1      matt 	h->running = 0;
   1009  1.32.10.1      matt 	h->self = self;
   1010  1.32.10.1      matt 	h->ci = ci;
   1011  1.32.10.1      matt 	h->pir = ci->ci_cpuid;
   1012  1.32.10.1      matt 	cpu_hatch_stack = (uint32_t)cp + INTSTK - sizeof(struct trapframe);
   1013  1.32.10.1      matt 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1014  1.32.10.1      matt 
   1015  1.32.10.1      matt 	/* copy special registers */
   1016  1.32.10.1      matt 	h->hid0 = mfspr(SPR_HID0);
   1017  1.32.10.1      matt 	__asm volatile ("mfsdr1 %0" : "=r"(h->sdr1));
   1018  1.32.10.1      matt 	for (i = 0; i < 16; i++)
   1019  1.32.10.1      matt 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1020  1.32.10.1      matt 		       "r"(i << ADDR_SR_SHFT));
   1021  1.32.10.1      matt 	/* copy the bat regs */
   1022  1.32.10.1      matt 	__asm volatile ("mfibatu %0,0" : "=r"(h->batu[0]));
   1023  1.32.10.1      matt 	__asm volatile ("mfibatl %0,0" : "=r"(h->batl[0]));
   1024  1.32.10.1      matt 	__asm volatile ("mfibatu %0,1" : "=r"(h->batu[1]));
   1025  1.32.10.1      matt 	__asm volatile ("mfibatl %0,1" : "=r"(h->batl[1]));
   1026  1.32.10.1      matt 	__asm volatile ("mfibatu %0,2" : "=r"(h->batu[2]));
   1027  1.32.10.1      matt 	__asm volatile ("mfibatl %0,2" : "=r"(h->batl[2]));
   1028  1.32.10.1      matt 	__asm volatile ("mfibatu %0,3" : "=r"(h->batu[3]));
   1029  1.32.10.1      matt 	__asm volatile ("mfibatl %0,3" : "=r"(h->batl[3]));
   1030  1.32.10.1      matt 	__asm volatile ("sync; isync");
   1031  1.32.10.1      matt 
   1032  1.32.10.1      matt 	if (md_setup_trampoline(h, ci) == -1)
   1033  1.32.10.1      matt 		return -1;
   1034  1.32.10.1      matt 	md_presync_timebase(h);
   1035  1.32.10.1      matt 	md_start_timebase(h);
   1036  1.32.10.1      matt 
   1037  1.32.10.1      matt 	/* wait for secondary printf */
   1038  1.32.10.1      matt 	delay(200000);
   1039  1.32.10.1      matt 
   1040  1.32.10.1      matt 	if (h->running == 0) {
   1041  1.32.10.1      matt 		aprint_error(":CPU %d didn't start\n", ci->ci_cpuid);
   1042  1.32.10.1      matt 		return -1;
   1043  1.32.10.1      matt 	}
   1044  1.32.10.1      matt 
   1045  1.32.10.1      matt 	/* Register IPI Interrupt */
   1046  1.32.10.1      matt 	ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1047  1.32.10.1      matt 
   1048  1.32.10.1      matt 	return 0;
   1049  1.32.10.1      matt }
   1050  1.32.10.1      matt 
   1051  1.32.10.1      matt static volatile int start_secondary_cpu;
   1052  1.32.10.1      matt 
   1053  1.32.10.1      matt void
   1054  1.32.10.1      matt cpu_hatch()
   1055  1.32.10.1      matt {
   1056  1.32.10.1      matt 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1057  1.32.10.1      matt 	struct cpu_info * const ci = h->ci;
   1058  1.32.10.1      matt 	u_int msr;
   1059  1.32.10.1      matt 	int i;
   1060  1.32.10.1      matt 
   1061  1.32.10.1      matt 	/* Initialize timebase. */
   1062  1.32.10.1      matt 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1063  1.32.10.1      matt 
   1064  1.32.10.1      matt 	/* Set PIR (Processor Identification Register).  i.e. whoami */
   1065  1.32.10.1      matt 	mtspr(SPR_PIR, h->pir);
   1066  1.32.10.1      matt 	__asm volatile ("mtsprg 0,%0" :: "r"(ci));
   1067  1.32.10.1      matt 
   1068  1.32.10.1      matt 	/* Initialize MMU. */
   1069  1.32.10.1      matt 	__asm ("mtibatu 0,%0" :: "r"(h->batu[0]));
   1070  1.32.10.1      matt 	__asm ("mtibatl 0,%0" :: "r"(h->batl[0]));
   1071  1.32.10.1      matt 	__asm ("mtibatu 1,%0" :: "r"(h->batu[1]));
   1072  1.32.10.1      matt 	__asm ("mtibatl 1,%0" :: "r"(h->batl[1]));
   1073  1.32.10.1      matt 	__asm ("mtibatu 2,%0" :: "r"(h->batu[2]));
   1074  1.32.10.1      matt 	__asm ("mtibatl 2,%0" :: "r"(h->batl[2]));
   1075  1.32.10.1      matt 	__asm ("mtibatu 3,%0" :: "r"(h->batu[3]));
   1076  1.32.10.1      matt 	__asm ("mtibatl 3,%0" :: "r"(h->batl[3]));
   1077  1.32.10.1      matt 
   1078  1.32.10.1      matt 	mtspr(SPR_HID0, h->hid0);
   1079  1.32.10.1      matt 
   1080  1.32.10.1      matt 	__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1081  1.32.10.1      matt 	    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1082  1.32.10.1      matt 
   1083  1.32.10.1      matt 	for (i = 0; i < 16; i++)
   1084  1.32.10.1      matt 		__asm ("mtsrin %0,%1" :: "r"(h->sr[i]), "r"(i << ADDR_SR_SHFT));
   1085  1.32.10.1      matt 
   1086  1.32.10.1      matt 	__asm ("mtsdr1 %0" :: "r"(h->sdr1));
   1087  1.32.10.1      matt 	__asm volatile ("isync");
   1088  1.32.10.1      matt 
   1089  1.32.10.1      matt 	/* Enable I/D address translations. */
   1090  1.32.10.1      matt 	__asm volatile ("mfmsr %0" : "=r"(msr));
   1091  1.32.10.1      matt 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1092  1.32.10.1      matt 	__asm volatile ("mtmsr %0" :: "r"(msr));
   1093  1.32.10.1      matt 	__asm volatile ("sync; isync");
   1094  1.32.10.1      matt 
   1095  1.32.10.1      matt 	md_sync_timebase(h);
   1096  1.32.10.1      matt 
   1097  1.32.10.1      matt 	cpu_setup(h->self, ci);
   1098  1.32.10.1      matt 
   1099  1.32.10.1      matt 	h->running = 1;
   1100  1.32.10.1      matt 	__asm volatile ("sync; isync");
   1101  1.32.10.1      matt 
   1102  1.32.10.1      matt 	while (start_secondary_cpu == 0)
   1103  1.32.10.1      matt 		;
   1104  1.32.10.1      matt 
   1105  1.32.10.1      matt 	__asm volatile ("sync; isync");
   1106  1.32.10.1      matt 
   1107  1.32.10.1      matt 	aprint_normal("cpu%d: started\n", cpu_number());
   1108  1.32.10.1      matt 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1109  1.32.10.1      matt 
   1110  1.32.10.1      matt 	md_setup_interrupts();
   1111  1.32.10.1      matt 
   1112  1.32.10.1      matt 	ci->ci_ipending = 0;
   1113  1.32.10.1      matt 	ci->ci_cpl = 0;
   1114  1.32.10.1      matt 
   1115  1.32.10.1      matt 	mtmsr(mfmsr() | PSL_EE);
   1116  1.32.10.1      matt }
   1117  1.32.10.1      matt 
   1118  1.32.10.1      matt void
   1119  1.32.10.1      matt cpu_boot_secondary_processors()
   1120  1.32.10.1      matt {
   1121  1.32.10.1      matt 	start_secondary_cpu = 1;
   1122  1.32.10.1      matt 	__asm volatile ("sync");
   1123  1.32.10.1      matt }
   1124  1.32.10.1      matt 
   1125  1.32.10.1      matt #endif /*MULTIPROCESSOR*/
   1126